Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1 | /* |
| 2 | * B53 switch driver main logic |
| 3 | * |
| 4 | * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org> |
| 5 | * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com> |
| 6 | * |
| 7 | * Permission to use, copy, modify, and/or distribute this software for any |
| 8 | * purpose with or without fee is hereby granted, provided that the above |
| 9 | * copyright notice and this permission notice appear in all copies. |
| 10 | * |
| 11 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 12 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 13 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 14 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 15 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 16 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 17 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 18 | */ |
| 19 | |
| 20 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 21 | |
| 22 | #include <linux/delay.h> |
| 23 | #include <linux/export.h> |
| 24 | #include <linux/gpio.h> |
| 25 | #include <linux/kernel.h> |
| 26 | #include <linux/module.h> |
| 27 | #include <linux/platform_data/b53.h> |
| 28 | #include <linux/phy.h> |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 29 | #include <linux/etherdevice.h> |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 30 | #include <linux/if_bridge.h> |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 31 | #include <net/dsa.h> |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 32 | #include <net/switchdev.h> |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 33 | |
| 34 | #include "b53_regs.h" |
| 35 | #include "b53_priv.h" |
| 36 | |
| 37 | struct b53_mib_desc { |
| 38 | u8 size; |
| 39 | u8 offset; |
| 40 | const char *name; |
| 41 | }; |
| 42 | |
| 43 | /* BCM5365 MIB counters */ |
| 44 | static const struct b53_mib_desc b53_mibs_65[] = { |
| 45 | { 8, 0x00, "TxOctets" }, |
| 46 | { 4, 0x08, "TxDropPkts" }, |
| 47 | { 4, 0x10, "TxBroadcastPkts" }, |
| 48 | { 4, 0x14, "TxMulticastPkts" }, |
| 49 | { 4, 0x18, "TxUnicastPkts" }, |
| 50 | { 4, 0x1c, "TxCollisions" }, |
| 51 | { 4, 0x20, "TxSingleCollision" }, |
| 52 | { 4, 0x24, "TxMultipleCollision" }, |
| 53 | { 4, 0x28, "TxDeferredTransmit" }, |
| 54 | { 4, 0x2c, "TxLateCollision" }, |
| 55 | { 4, 0x30, "TxExcessiveCollision" }, |
| 56 | { 4, 0x38, "TxPausePkts" }, |
| 57 | { 8, 0x44, "RxOctets" }, |
| 58 | { 4, 0x4c, "RxUndersizePkts" }, |
| 59 | { 4, 0x50, "RxPausePkts" }, |
| 60 | { 4, 0x54, "Pkts64Octets" }, |
| 61 | { 4, 0x58, "Pkts65to127Octets" }, |
| 62 | { 4, 0x5c, "Pkts128to255Octets" }, |
| 63 | { 4, 0x60, "Pkts256to511Octets" }, |
| 64 | { 4, 0x64, "Pkts512to1023Octets" }, |
| 65 | { 4, 0x68, "Pkts1024to1522Octets" }, |
| 66 | { 4, 0x6c, "RxOversizePkts" }, |
| 67 | { 4, 0x70, "RxJabbers" }, |
| 68 | { 4, 0x74, "RxAlignmentErrors" }, |
| 69 | { 4, 0x78, "RxFCSErrors" }, |
| 70 | { 8, 0x7c, "RxGoodOctets" }, |
| 71 | { 4, 0x84, "RxDropPkts" }, |
| 72 | { 4, 0x88, "RxUnicastPkts" }, |
| 73 | { 4, 0x8c, "RxMulticastPkts" }, |
| 74 | { 4, 0x90, "RxBroadcastPkts" }, |
| 75 | { 4, 0x94, "RxSAChanges" }, |
| 76 | { 4, 0x98, "RxFragments" }, |
| 77 | }; |
| 78 | |
| 79 | #define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65) |
| 80 | |
| 81 | /* BCM63xx MIB counters */ |
| 82 | static const struct b53_mib_desc b53_mibs_63xx[] = { |
| 83 | { 8, 0x00, "TxOctets" }, |
| 84 | { 4, 0x08, "TxDropPkts" }, |
| 85 | { 4, 0x0c, "TxQoSPkts" }, |
| 86 | { 4, 0x10, "TxBroadcastPkts" }, |
| 87 | { 4, 0x14, "TxMulticastPkts" }, |
| 88 | { 4, 0x18, "TxUnicastPkts" }, |
| 89 | { 4, 0x1c, "TxCollisions" }, |
| 90 | { 4, 0x20, "TxSingleCollision" }, |
| 91 | { 4, 0x24, "TxMultipleCollision" }, |
| 92 | { 4, 0x28, "TxDeferredTransmit" }, |
| 93 | { 4, 0x2c, "TxLateCollision" }, |
| 94 | { 4, 0x30, "TxExcessiveCollision" }, |
| 95 | { 4, 0x38, "TxPausePkts" }, |
| 96 | { 8, 0x3c, "TxQoSOctets" }, |
| 97 | { 8, 0x44, "RxOctets" }, |
| 98 | { 4, 0x4c, "RxUndersizePkts" }, |
| 99 | { 4, 0x50, "RxPausePkts" }, |
| 100 | { 4, 0x54, "Pkts64Octets" }, |
| 101 | { 4, 0x58, "Pkts65to127Octets" }, |
| 102 | { 4, 0x5c, "Pkts128to255Octets" }, |
| 103 | { 4, 0x60, "Pkts256to511Octets" }, |
| 104 | { 4, 0x64, "Pkts512to1023Octets" }, |
| 105 | { 4, 0x68, "Pkts1024to1522Octets" }, |
| 106 | { 4, 0x6c, "RxOversizePkts" }, |
| 107 | { 4, 0x70, "RxJabbers" }, |
| 108 | { 4, 0x74, "RxAlignmentErrors" }, |
| 109 | { 4, 0x78, "RxFCSErrors" }, |
| 110 | { 8, 0x7c, "RxGoodOctets" }, |
| 111 | { 4, 0x84, "RxDropPkts" }, |
| 112 | { 4, 0x88, "RxUnicastPkts" }, |
| 113 | { 4, 0x8c, "RxMulticastPkts" }, |
| 114 | { 4, 0x90, "RxBroadcastPkts" }, |
| 115 | { 4, 0x94, "RxSAChanges" }, |
| 116 | { 4, 0x98, "RxFragments" }, |
| 117 | { 4, 0xa0, "RxSymbolErrors" }, |
| 118 | { 4, 0xa4, "RxQoSPkts" }, |
| 119 | { 8, 0xa8, "RxQoSOctets" }, |
| 120 | { 4, 0xb0, "Pkts1523to2047Octets" }, |
| 121 | { 4, 0xb4, "Pkts2048to4095Octets" }, |
| 122 | { 4, 0xb8, "Pkts4096to8191Octets" }, |
| 123 | { 4, 0xbc, "Pkts8192to9728Octets" }, |
| 124 | { 4, 0xc0, "RxDiscarded" }, |
| 125 | }; |
| 126 | |
| 127 | #define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx) |
| 128 | |
| 129 | /* MIB counters */ |
| 130 | static const struct b53_mib_desc b53_mibs[] = { |
| 131 | { 8, 0x00, "TxOctets" }, |
| 132 | { 4, 0x08, "TxDropPkts" }, |
| 133 | { 4, 0x10, "TxBroadcastPkts" }, |
| 134 | { 4, 0x14, "TxMulticastPkts" }, |
| 135 | { 4, 0x18, "TxUnicastPkts" }, |
| 136 | { 4, 0x1c, "TxCollisions" }, |
| 137 | { 4, 0x20, "TxSingleCollision" }, |
| 138 | { 4, 0x24, "TxMultipleCollision" }, |
| 139 | { 4, 0x28, "TxDeferredTransmit" }, |
| 140 | { 4, 0x2c, "TxLateCollision" }, |
| 141 | { 4, 0x30, "TxExcessiveCollision" }, |
| 142 | { 4, 0x38, "TxPausePkts" }, |
| 143 | { 8, 0x50, "RxOctets" }, |
| 144 | { 4, 0x58, "RxUndersizePkts" }, |
| 145 | { 4, 0x5c, "RxPausePkts" }, |
| 146 | { 4, 0x60, "Pkts64Octets" }, |
| 147 | { 4, 0x64, "Pkts65to127Octets" }, |
| 148 | { 4, 0x68, "Pkts128to255Octets" }, |
| 149 | { 4, 0x6c, "Pkts256to511Octets" }, |
| 150 | { 4, 0x70, "Pkts512to1023Octets" }, |
| 151 | { 4, 0x74, "Pkts1024to1522Octets" }, |
| 152 | { 4, 0x78, "RxOversizePkts" }, |
| 153 | { 4, 0x7c, "RxJabbers" }, |
| 154 | { 4, 0x80, "RxAlignmentErrors" }, |
| 155 | { 4, 0x84, "RxFCSErrors" }, |
| 156 | { 8, 0x88, "RxGoodOctets" }, |
| 157 | { 4, 0x90, "RxDropPkts" }, |
| 158 | { 4, 0x94, "RxUnicastPkts" }, |
| 159 | { 4, 0x98, "RxMulticastPkts" }, |
| 160 | { 4, 0x9c, "RxBroadcastPkts" }, |
| 161 | { 4, 0xa0, "RxSAChanges" }, |
| 162 | { 4, 0xa4, "RxFragments" }, |
| 163 | { 4, 0xa8, "RxJumboPkts" }, |
| 164 | { 4, 0xac, "RxSymbolErrors" }, |
| 165 | { 4, 0xc0, "RxDiscarded" }, |
| 166 | }; |
| 167 | |
| 168 | #define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs) |
| 169 | |
Florian Fainelli | bde5d13 | 2016-08-26 12:18:31 -0700 | [diff] [blame] | 170 | static const struct b53_mib_desc b53_mibs_58xx[] = { |
| 171 | { 8, 0x00, "TxOctets" }, |
| 172 | { 4, 0x08, "TxDropPkts" }, |
| 173 | { 4, 0x0c, "TxQPKTQ0" }, |
| 174 | { 4, 0x10, "TxBroadcastPkts" }, |
| 175 | { 4, 0x14, "TxMulticastPkts" }, |
| 176 | { 4, 0x18, "TxUnicastPKts" }, |
| 177 | { 4, 0x1c, "TxCollisions" }, |
| 178 | { 4, 0x20, "TxSingleCollision" }, |
| 179 | { 4, 0x24, "TxMultipleCollision" }, |
| 180 | { 4, 0x28, "TxDeferredCollision" }, |
| 181 | { 4, 0x2c, "TxLateCollision" }, |
| 182 | { 4, 0x30, "TxExcessiveCollision" }, |
| 183 | { 4, 0x34, "TxFrameInDisc" }, |
| 184 | { 4, 0x38, "TxPausePkts" }, |
| 185 | { 4, 0x3c, "TxQPKTQ1" }, |
| 186 | { 4, 0x40, "TxQPKTQ2" }, |
| 187 | { 4, 0x44, "TxQPKTQ3" }, |
| 188 | { 4, 0x48, "TxQPKTQ4" }, |
| 189 | { 4, 0x4c, "TxQPKTQ5" }, |
| 190 | { 8, 0x50, "RxOctets" }, |
| 191 | { 4, 0x58, "RxUndersizePkts" }, |
| 192 | { 4, 0x5c, "RxPausePkts" }, |
| 193 | { 4, 0x60, "RxPkts64Octets" }, |
| 194 | { 4, 0x64, "RxPkts65to127Octets" }, |
| 195 | { 4, 0x68, "RxPkts128to255Octets" }, |
| 196 | { 4, 0x6c, "RxPkts256to511Octets" }, |
| 197 | { 4, 0x70, "RxPkts512to1023Octets" }, |
| 198 | { 4, 0x74, "RxPkts1024toMaxPktsOctets" }, |
| 199 | { 4, 0x78, "RxOversizePkts" }, |
| 200 | { 4, 0x7c, "RxJabbers" }, |
| 201 | { 4, 0x80, "RxAlignmentErrors" }, |
| 202 | { 4, 0x84, "RxFCSErrors" }, |
| 203 | { 8, 0x88, "RxGoodOctets" }, |
| 204 | { 4, 0x90, "RxDropPkts" }, |
| 205 | { 4, 0x94, "RxUnicastPkts" }, |
| 206 | { 4, 0x98, "RxMulticastPkts" }, |
| 207 | { 4, 0x9c, "RxBroadcastPkts" }, |
| 208 | { 4, 0xa0, "RxSAChanges" }, |
| 209 | { 4, 0xa4, "RxFragments" }, |
| 210 | { 4, 0xa8, "RxJumboPkt" }, |
| 211 | { 4, 0xac, "RxSymblErr" }, |
| 212 | { 4, 0xb0, "InRangeErrCount" }, |
| 213 | { 4, 0xb4, "OutRangeErrCount" }, |
| 214 | { 4, 0xb8, "EEELpiEvent" }, |
| 215 | { 4, 0xbc, "EEELpiDuration" }, |
| 216 | { 4, 0xc0, "RxDiscard" }, |
| 217 | { 4, 0xc8, "TxQPKTQ6" }, |
| 218 | { 4, 0xcc, "TxQPKTQ7" }, |
| 219 | { 4, 0xd0, "TxPkts64Octets" }, |
| 220 | { 4, 0xd4, "TxPkts65to127Octets" }, |
| 221 | { 4, 0xd8, "TxPkts128to255Octets" }, |
| 222 | { 4, 0xdc, "TxPkts256to511Ocets" }, |
| 223 | { 4, 0xe0, "TxPkts512to1023Ocets" }, |
| 224 | { 4, 0xe4, "TxPkts1024toMaxPktOcets" }, |
| 225 | }; |
| 226 | |
| 227 | #define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx) |
| 228 | |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 229 | static int b53_do_vlan_op(struct b53_device *dev, u8 op) |
| 230 | { |
| 231 | unsigned int i; |
| 232 | |
| 233 | b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op); |
| 234 | |
| 235 | for (i = 0; i < 10; i++) { |
| 236 | u8 vta; |
| 237 | |
| 238 | b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta); |
| 239 | if (!(vta & VTA_START_CMD)) |
| 240 | return 0; |
| 241 | |
| 242 | usleep_range(100, 200); |
| 243 | } |
| 244 | |
| 245 | return -EIO; |
| 246 | } |
| 247 | |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 248 | static void b53_set_vlan_entry(struct b53_device *dev, u16 vid, |
| 249 | struct b53_vlan *vlan) |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 250 | { |
| 251 | if (is5325(dev)) { |
| 252 | u32 entry = 0; |
| 253 | |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 254 | if (vlan->members) { |
| 255 | entry = ((vlan->untag & VA_UNTAG_MASK_25) << |
| 256 | VA_UNTAG_S_25) | vlan->members; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 257 | if (dev->core_rev >= 3) |
| 258 | entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S; |
| 259 | else |
| 260 | entry |= VA_VALID_25; |
| 261 | } |
| 262 | |
| 263 | b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry); |
| 264 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | |
| 265 | VTA_RW_STATE_WR | VTA_RW_OP_EN); |
| 266 | } else if (is5365(dev)) { |
| 267 | u16 entry = 0; |
| 268 | |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 269 | if (vlan->members) |
| 270 | entry = ((vlan->untag & VA_UNTAG_MASK_65) << |
| 271 | VA_UNTAG_S_65) | vlan->members | VA_VALID_65; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 272 | |
| 273 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry); |
| 274 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | |
| 275 | VTA_RW_STATE_WR | VTA_RW_OP_EN); |
| 276 | } else { |
| 277 | b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); |
| 278 | b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 279 | (vlan->untag << VTE_UNTAG_S) | vlan->members); |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 280 | |
| 281 | b53_do_vlan_op(dev, VTA_CMD_WRITE); |
| 282 | } |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 283 | |
| 284 | dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n", |
| 285 | vid, vlan->members, vlan->untag); |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 286 | } |
| 287 | |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 288 | static void b53_get_vlan_entry(struct b53_device *dev, u16 vid, |
| 289 | struct b53_vlan *vlan) |
| 290 | { |
| 291 | if (is5325(dev)) { |
| 292 | u32 entry = 0; |
| 293 | |
| 294 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid | |
| 295 | VTA_RW_STATE_RD | VTA_RW_OP_EN); |
| 296 | b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry); |
| 297 | |
| 298 | if (dev->core_rev >= 3) |
| 299 | vlan->valid = !!(entry & VA_VALID_25_R4); |
| 300 | else |
| 301 | vlan->valid = !!(entry & VA_VALID_25); |
| 302 | vlan->members = entry & VA_MEMBER_MASK; |
| 303 | vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25; |
| 304 | |
| 305 | } else if (is5365(dev)) { |
| 306 | u16 entry = 0; |
| 307 | |
| 308 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid | |
| 309 | VTA_RW_STATE_WR | VTA_RW_OP_EN); |
| 310 | b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry); |
| 311 | |
| 312 | vlan->valid = !!(entry & VA_VALID_65); |
| 313 | vlan->members = entry & VA_MEMBER_MASK; |
| 314 | vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65; |
| 315 | } else { |
| 316 | u32 entry = 0; |
| 317 | |
| 318 | b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid); |
| 319 | b53_do_vlan_op(dev, VTA_CMD_READ); |
| 320 | b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry); |
| 321 | vlan->members = entry & VTE_MEMBERS; |
| 322 | vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS; |
| 323 | vlan->valid = true; |
| 324 | } |
| 325 | } |
| 326 | |
| 327 | static void b53_set_forwarding(struct b53_device *dev, int enable) |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 328 | { |
| 329 | u8 mgmt; |
| 330 | |
| 331 | b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); |
| 332 | |
| 333 | if (enable) |
| 334 | mgmt |= SM_SW_FWD_EN; |
| 335 | else |
| 336 | mgmt &= ~SM_SW_FWD_EN; |
| 337 | |
| 338 | b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); |
| 339 | } |
| 340 | |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 341 | static void b53_enable_vlan(struct b53_device *dev, bool enable) |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 342 | { |
| 343 | u8 mgmt, vc0, vc1, vc4 = 0, vc5; |
| 344 | |
| 345 | b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); |
| 346 | b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0); |
| 347 | b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1); |
| 348 | |
| 349 | if (is5325(dev) || is5365(dev)) { |
| 350 | b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); |
| 351 | b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5); |
| 352 | } else if (is63xx(dev)) { |
| 353 | b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4); |
| 354 | b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5); |
| 355 | } else { |
| 356 | b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4); |
| 357 | b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5); |
| 358 | } |
| 359 | |
| 360 | mgmt &= ~SM_SW_FWD_MODE; |
| 361 | |
| 362 | if (enable) { |
| 363 | vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID; |
| 364 | vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN; |
| 365 | vc4 &= ~VC4_ING_VID_CHECK_MASK; |
| 366 | vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S; |
| 367 | vc5 |= VC5_DROP_VTABLE_MISS; |
| 368 | |
| 369 | if (is5325(dev)) |
| 370 | vc0 &= ~VC0_RESERVED_1; |
| 371 | |
| 372 | if (is5325(dev) || is5365(dev)) |
| 373 | vc1 |= VC1_RX_MCST_TAG_EN; |
| 374 | |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 375 | } else { |
| 376 | vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID); |
| 377 | vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN); |
| 378 | vc4 &= ~VC4_ING_VID_CHECK_MASK; |
| 379 | vc5 &= ~VC5_DROP_VTABLE_MISS; |
| 380 | |
| 381 | if (is5325(dev) || is5365(dev)) |
| 382 | vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S; |
| 383 | else |
| 384 | vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S; |
| 385 | |
| 386 | if (is5325(dev) || is5365(dev)) |
| 387 | vc1 &= ~VC1_RX_MCST_TAG_EN; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 388 | } |
| 389 | |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 390 | if (!is5325(dev) && !is5365(dev)) |
| 391 | vc5 &= ~VC5_VID_FFF_EN; |
| 392 | |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 393 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0); |
| 394 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1); |
| 395 | |
| 396 | if (is5325(dev) || is5365(dev)) { |
| 397 | /* enable the high 8 bit vid check on 5325 */ |
| 398 | if (is5325(dev) && enable) |
| 399 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, |
| 400 | VC3_HIGH_8BIT_EN); |
| 401 | else |
| 402 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); |
| 403 | |
| 404 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4); |
| 405 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5); |
| 406 | } else if (is63xx(dev)) { |
| 407 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0); |
| 408 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4); |
| 409 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5); |
| 410 | } else { |
| 411 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0); |
| 412 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4); |
| 413 | b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5); |
| 414 | } |
| 415 | |
| 416 | b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); |
| 417 | } |
| 418 | |
| 419 | static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100) |
| 420 | { |
| 421 | u32 port_mask = 0; |
| 422 | u16 max_size = JMS_MIN_SIZE; |
| 423 | |
| 424 | if (is5325(dev) || is5365(dev)) |
| 425 | return -EINVAL; |
| 426 | |
| 427 | if (enable) { |
| 428 | port_mask = dev->enabled_ports; |
| 429 | max_size = JMS_MAX_SIZE; |
| 430 | if (allow_10_100) |
| 431 | port_mask |= JPM_10_100_JUMBO_EN; |
| 432 | } |
| 433 | |
| 434 | b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask); |
| 435 | return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size); |
| 436 | } |
| 437 | |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 438 | static int b53_flush_arl(struct b53_device *dev, u8 mask) |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 439 | { |
| 440 | unsigned int i; |
| 441 | |
| 442 | b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 443 | FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask); |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 444 | |
| 445 | for (i = 0; i < 10; i++) { |
| 446 | u8 fast_age_ctrl; |
| 447 | |
| 448 | b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, |
| 449 | &fast_age_ctrl); |
| 450 | |
| 451 | if (!(fast_age_ctrl & FAST_AGE_DONE)) |
| 452 | goto out; |
| 453 | |
| 454 | msleep(1); |
| 455 | } |
| 456 | |
| 457 | return -ETIMEDOUT; |
| 458 | out: |
| 459 | /* Only age dynamic entries (default behavior) */ |
| 460 | b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC); |
| 461 | return 0; |
| 462 | } |
| 463 | |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 464 | static int b53_fast_age_port(struct b53_device *dev, int port) |
| 465 | { |
| 466 | b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port); |
| 467 | |
| 468 | return b53_flush_arl(dev, FAST_AGE_PORT); |
| 469 | } |
| 470 | |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 471 | static int b53_fast_age_vlan(struct b53_device *dev, u16 vid) |
| 472 | { |
| 473 | b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid); |
| 474 | |
| 475 | return b53_flush_arl(dev, FAST_AGE_VLAN); |
| 476 | } |
| 477 | |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 478 | static void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port) |
| 479 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 480 | struct b53_device *dev = ds->priv; |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 481 | unsigned int i; |
| 482 | u16 pvlan; |
| 483 | |
| 484 | /* Enable the IMP port to be in the same VLAN as the other ports |
| 485 | * on a per-port basis such that we only have Port i and IMP in |
| 486 | * the same VLAN. |
| 487 | */ |
| 488 | b53_for_each_port(dev, i) { |
| 489 | b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan); |
| 490 | pvlan |= BIT(cpu_port); |
| 491 | b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan); |
| 492 | } |
| 493 | } |
| 494 | |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 495 | static int b53_enable_port(struct dsa_switch *ds, int port, |
| 496 | struct phy_device *phy) |
| 497 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 498 | struct b53_device *dev = ds->priv; |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 499 | unsigned int cpu_port = dev->cpu_port; |
| 500 | u16 pvlan; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 501 | |
| 502 | /* Clear the Rx and Tx disable bits and set to no spanning tree */ |
| 503 | b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0); |
| 504 | |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 505 | /* Set this port, and only this one to be in the default VLAN, |
| 506 | * if member of a bridge, restore its membership prior to |
| 507 | * bringing down this port. |
| 508 | */ |
| 509 | b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); |
| 510 | pvlan &= ~0x1ff; |
| 511 | pvlan |= BIT(port); |
| 512 | pvlan |= dev->ports[port].vlan_ctl_mask; |
| 513 | b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); |
| 514 | |
| 515 | b53_imp_vlan_setup(ds, cpu_port); |
| 516 | |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 517 | return 0; |
| 518 | } |
| 519 | |
| 520 | static void b53_disable_port(struct dsa_switch *ds, int port, |
| 521 | struct phy_device *phy) |
| 522 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 523 | struct b53_device *dev = ds->priv; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 524 | u8 reg; |
| 525 | |
| 526 | /* Disable Tx/Rx for the port */ |
| 527 | b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); |
| 528 | reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE; |
| 529 | b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); |
| 530 | } |
| 531 | |
| 532 | static void b53_enable_cpu_port(struct b53_device *dev) |
| 533 | { |
| 534 | unsigned int cpu_port = dev->cpu_port; |
| 535 | u8 port_ctrl; |
| 536 | |
| 537 | /* BCM5325 CPU port is at 8 */ |
| 538 | if ((is5325(dev) || is5365(dev)) && cpu_port == B53_CPU_PORT_25) |
| 539 | cpu_port = B53_CPU_PORT; |
| 540 | |
| 541 | port_ctrl = PORT_CTRL_RX_BCST_EN | |
| 542 | PORT_CTRL_RX_MCST_EN | |
| 543 | PORT_CTRL_RX_UCST_EN; |
| 544 | b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(cpu_port), port_ctrl); |
| 545 | } |
| 546 | |
| 547 | static void b53_enable_mib(struct b53_device *dev) |
| 548 | { |
| 549 | u8 gc; |
| 550 | |
| 551 | b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); |
| 552 | gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN); |
| 553 | b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc); |
| 554 | } |
| 555 | |
| 556 | static int b53_configure_vlan(struct b53_device *dev) |
| 557 | { |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 558 | struct b53_vlan vl = { 0 }; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 559 | int i; |
| 560 | |
| 561 | /* clear all vlan entries */ |
| 562 | if (is5325(dev) || is5365(dev)) { |
| 563 | for (i = 1; i < dev->num_vlans; i++) |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 564 | b53_set_vlan_entry(dev, i, &vl); |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 565 | } else { |
| 566 | b53_do_vlan_op(dev, VTA_CMD_CLEAR); |
| 567 | } |
| 568 | |
| 569 | b53_enable_vlan(dev, false); |
| 570 | |
| 571 | b53_for_each_port(dev, i) |
| 572 | b53_write16(dev, B53_VLAN_PAGE, |
| 573 | B53_VLAN_PORT_DEF_TAG(i), 1); |
| 574 | |
| 575 | if (!is5325(dev) && !is5365(dev)) |
| 576 | b53_set_jumbo(dev, dev->enable_jumbo, false); |
| 577 | |
| 578 | return 0; |
| 579 | } |
| 580 | |
| 581 | static void b53_switch_reset_gpio(struct b53_device *dev) |
| 582 | { |
| 583 | int gpio = dev->reset_gpio; |
| 584 | |
| 585 | if (gpio < 0) |
| 586 | return; |
| 587 | |
| 588 | /* Reset sequence: RESET low(50ms)->high(20ms) |
| 589 | */ |
| 590 | gpio_set_value(gpio, 0); |
| 591 | mdelay(50); |
| 592 | |
| 593 | gpio_set_value(gpio, 1); |
| 594 | mdelay(20); |
| 595 | |
| 596 | dev->current_page = 0xff; |
| 597 | } |
| 598 | |
| 599 | static int b53_switch_reset(struct b53_device *dev) |
| 600 | { |
| 601 | u8 mgmt; |
| 602 | |
| 603 | b53_switch_reset_gpio(dev); |
| 604 | |
| 605 | if (is539x(dev)) { |
| 606 | b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83); |
| 607 | b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00); |
| 608 | } |
| 609 | |
| 610 | b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); |
| 611 | |
| 612 | if (!(mgmt & SM_SW_FWD_EN)) { |
| 613 | mgmt &= ~SM_SW_FWD_MODE; |
| 614 | mgmt |= SM_SW_FWD_EN; |
| 615 | |
| 616 | b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt); |
| 617 | b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt); |
| 618 | |
| 619 | if (!(mgmt & SM_SW_FWD_EN)) { |
| 620 | dev_err(dev->dev, "Failed to enable switch!\n"); |
| 621 | return -EINVAL; |
| 622 | } |
| 623 | } |
| 624 | |
| 625 | b53_enable_mib(dev); |
| 626 | |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 627 | return b53_flush_arl(dev, FAST_AGE_STATIC); |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 628 | } |
| 629 | |
| 630 | static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg) |
| 631 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 632 | struct b53_device *priv = ds->priv; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 633 | u16 value = 0; |
| 634 | int ret; |
| 635 | |
| 636 | if (priv->ops->phy_read16) |
| 637 | ret = priv->ops->phy_read16(priv, addr, reg, &value); |
| 638 | else |
| 639 | ret = b53_read16(priv, B53_PORT_MII_PAGE(addr), |
| 640 | reg * 2, &value); |
| 641 | |
| 642 | return ret ? ret : value; |
| 643 | } |
| 644 | |
| 645 | static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val) |
| 646 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 647 | struct b53_device *priv = ds->priv; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 648 | |
| 649 | if (priv->ops->phy_write16) |
| 650 | return priv->ops->phy_write16(priv, addr, reg, val); |
| 651 | |
| 652 | return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val); |
| 653 | } |
| 654 | |
| 655 | static int b53_reset_switch(struct b53_device *priv) |
| 656 | { |
| 657 | /* reset vlans */ |
| 658 | priv->enable_jumbo = false; |
| 659 | |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 660 | memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans); |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 661 | memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports); |
| 662 | |
| 663 | return b53_switch_reset(priv); |
| 664 | } |
| 665 | |
| 666 | static int b53_apply_config(struct b53_device *priv) |
| 667 | { |
| 668 | /* disable switching */ |
| 669 | b53_set_forwarding(priv, 0); |
| 670 | |
| 671 | b53_configure_vlan(priv); |
| 672 | |
| 673 | /* enable switching */ |
| 674 | b53_set_forwarding(priv, 1); |
| 675 | |
| 676 | return 0; |
| 677 | } |
| 678 | |
| 679 | static void b53_reset_mib(struct b53_device *priv) |
| 680 | { |
| 681 | u8 gc; |
| 682 | |
| 683 | b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc); |
| 684 | |
| 685 | b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB); |
| 686 | msleep(1); |
| 687 | b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB); |
| 688 | msleep(1); |
| 689 | } |
| 690 | |
| 691 | static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev) |
| 692 | { |
| 693 | if (is5365(dev)) |
| 694 | return b53_mibs_65; |
| 695 | else if (is63xx(dev)) |
| 696 | return b53_mibs_63xx; |
Florian Fainelli | bde5d13 | 2016-08-26 12:18:31 -0700 | [diff] [blame] | 697 | else if (is58xx(dev)) |
| 698 | return b53_mibs_58xx; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 699 | else |
| 700 | return b53_mibs; |
| 701 | } |
| 702 | |
| 703 | static unsigned int b53_get_mib_size(struct b53_device *dev) |
| 704 | { |
| 705 | if (is5365(dev)) |
| 706 | return B53_MIBS_65_SIZE; |
| 707 | else if (is63xx(dev)) |
| 708 | return B53_MIBS_63XX_SIZE; |
Florian Fainelli | bde5d13 | 2016-08-26 12:18:31 -0700 | [diff] [blame] | 709 | else if (is58xx(dev)) |
| 710 | return B53_MIBS_58XX_SIZE; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 711 | else |
| 712 | return B53_MIBS_SIZE; |
| 713 | } |
| 714 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 715 | void b53_get_strings(struct dsa_switch *ds, int port, uint8_t *data) |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 716 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 717 | struct b53_device *dev = ds->priv; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 718 | const struct b53_mib_desc *mibs = b53_get_mib(dev); |
| 719 | unsigned int mib_size = b53_get_mib_size(dev); |
| 720 | unsigned int i; |
| 721 | |
| 722 | for (i = 0; i < mib_size; i++) |
| 723 | memcpy(data + i * ETH_GSTRING_LEN, |
| 724 | mibs[i].name, ETH_GSTRING_LEN); |
| 725 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 726 | EXPORT_SYMBOL(b53_get_strings); |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 727 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 728 | void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data) |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 729 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 730 | struct b53_device *dev = ds->priv; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 731 | const struct b53_mib_desc *mibs = b53_get_mib(dev); |
| 732 | unsigned int mib_size = b53_get_mib_size(dev); |
| 733 | const struct b53_mib_desc *s; |
| 734 | unsigned int i; |
| 735 | u64 val = 0; |
| 736 | |
| 737 | if (is5365(dev) && port == 5) |
| 738 | port = 8; |
| 739 | |
| 740 | mutex_lock(&dev->stats_mutex); |
| 741 | |
| 742 | for (i = 0; i < mib_size; i++) { |
| 743 | s = &mibs[i]; |
| 744 | |
Florian Fainelli | 51dca8a | 2016-06-20 18:26:53 -0700 | [diff] [blame] | 745 | if (s->size == 8) { |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 746 | b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val); |
| 747 | } else { |
| 748 | u32 val32; |
| 749 | |
| 750 | b53_read32(dev, B53_MIB_PAGE(port), s->offset, |
| 751 | &val32); |
| 752 | val = val32; |
| 753 | } |
| 754 | data[i] = (u64)val; |
| 755 | } |
| 756 | |
| 757 | mutex_unlock(&dev->stats_mutex); |
| 758 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 759 | EXPORT_SYMBOL(b53_get_ethtool_stats); |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 760 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 761 | int b53_get_sset_count(struct dsa_switch *ds) |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 762 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 763 | struct b53_device *dev = ds->priv; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 764 | |
| 765 | return b53_get_mib_size(dev); |
| 766 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 767 | EXPORT_SYMBOL(b53_get_sset_count); |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 768 | |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 769 | static int b53_setup(struct dsa_switch *ds) |
| 770 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 771 | struct b53_device *dev = ds->priv; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 772 | unsigned int port; |
| 773 | int ret; |
| 774 | |
| 775 | ret = b53_reset_switch(dev); |
| 776 | if (ret) { |
| 777 | dev_err(ds->dev, "failed to reset switch\n"); |
| 778 | return ret; |
| 779 | } |
| 780 | |
| 781 | b53_reset_mib(dev); |
| 782 | |
| 783 | ret = b53_apply_config(dev); |
| 784 | if (ret) |
| 785 | dev_err(ds->dev, "failed to apply configuration\n"); |
| 786 | |
| 787 | for (port = 0; port < dev->num_ports; port++) { |
| 788 | if (BIT(port) & ds->enabled_port_mask) |
| 789 | b53_enable_port(ds, port, NULL); |
| 790 | else if (dsa_is_cpu_port(ds, port)) |
| 791 | b53_enable_cpu_port(dev); |
| 792 | else |
| 793 | b53_disable_port(ds, port, NULL); |
| 794 | } |
| 795 | |
| 796 | return ret; |
| 797 | } |
| 798 | |
| 799 | static void b53_adjust_link(struct dsa_switch *ds, int port, |
| 800 | struct phy_device *phydev) |
| 801 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 802 | struct b53_device *dev = ds->priv; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 803 | u8 rgmii_ctrl = 0, reg = 0, off; |
| 804 | |
| 805 | if (!phy_is_pseudo_fixed_link(phydev)) |
| 806 | return; |
| 807 | |
| 808 | /* Override the port settings */ |
| 809 | if (port == dev->cpu_port) { |
| 810 | off = B53_PORT_OVERRIDE_CTRL; |
| 811 | reg = PORT_OVERRIDE_EN; |
| 812 | } else { |
| 813 | off = B53_GMII_PORT_OVERRIDE_CTRL(port); |
| 814 | reg = GMII_PO_EN; |
| 815 | } |
| 816 | |
| 817 | /* Set the link UP */ |
| 818 | if (phydev->link) |
| 819 | reg |= PORT_OVERRIDE_LINK; |
| 820 | |
| 821 | if (phydev->duplex == DUPLEX_FULL) |
| 822 | reg |= PORT_OVERRIDE_FULL_DUPLEX; |
| 823 | |
| 824 | switch (phydev->speed) { |
| 825 | case 2000: |
| 826 | reg |= PORT_OVERRIDE_SPEED_2000M; |
| 827 | /* fallthrough */ |
| 828 | case SPEED_1000: |
| 829 | reg |= PORT_OVERRIDE_SPEED_1000M; |
| 830 | break; |
| 831 | case SPEED_100: |
| 832 | reg |= PORT_OVERRIDE_SPEED_100M; |
| 833 | break; |
| 834 | case SPEED_10: |
| 835 | reg |= PORT_OVERRIDE_SPEED_10M; |
| 836 | break; |
| 837 | default: |
| 838 | dev_err(ds->dev, "unknown speed: %d\n", phydev->speed); |
| 839 | return; |
| 840 | } |
| 841 | |
| 842 | /* Enable flow control on BCM5301x's CPU port */ |
| 843 | if (is5301x(dev) && port == dev->cpu_port) |
| 844 | reg |= PORT_OVERRIDE_RX_FLOW | PORT_OVERRIDE_TX_FLOW; |
| 845 | |
| 846 | if (phydev->pause) { |
| 847 | if (phydev->asym_pause) |
| 848 | reg |= PORT_OVERRIDE_TX_FLOW; |
| 849 | reg |= PORT_OVERRIDE_RX_FLOW; |
| 850 | } |
| 851 | |
| 852 | b53_write8(dev, B53_CTRL_PAGE, off, reg); |
| 853 | |
| 854 | if (is531x5(dev) && phy_interface_is_rgmii(phydev)) { |
| 855 | if (port == 8) |
| 856 | off = B53_RGMII_CTRL_IMP; |
| 857 | else |
| 858 | off = B53_RGMII_CTRL_P(port); |
| 859 | |
| 860 | /* Configure the port RGMII clock delay by DLL disabled and |
| 861 | * tx_clk aligned timing (restoring to reset defaults) |
| 862 | */ |
| 863 | b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl); |
| 864 | rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC | |
| 865 | RGMII_CTRL_TIMING_SEL); |
| 866 | |
| 867 | /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make |
| 868 | * sure that we enable the port TX clock internal delay to |
| 869 | * account for this internal delay that is inserted, otherwise |
| 870 | * the switch won't be able to receive correctly. |
| 871 | * |
| 872 | * PHY_INTERFACE_MODE_RGMII means that we are not introducing |
| 873 | * any delay neither on transmission nor reception, so the |
| 874 | * BCM53125 must also be configured accordingly to account for |
| 875 | * the lack of delay and introduce |
| 876 | * |
| 877 | * The BCM53125 switch has its RX clock and TX clock control |
| 878 | * swapped, hence the reason why we modify the TX clock path in |
| 879 | * the "RGMII" case |
| 880 | */ |
| 881 | if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) |
| 882 | rgmii_ctrl |= RGMII_CTRL_DLL_TXC; |
| 883 | if (phydev->interface == PHY_INTERFACE_MODE_RGMII) |
| 884 | rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC; |
| 885 | rgmii_ctrl |= RGMII_CTRL_TIMING_SEL; |
| 886 | b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl); |
| 887 | |
| 888 | dev_info(ds->dev, "Configured port %d for %s\n", port, |
| 889 | phy_modes(phydev->interface)); |
| 890 | } |
| 891 | |
| 892 | /* configure MII port if necessary */ |
| 893 | if (is5325(dev)) { |
| 894 | b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, |
| 895 | ®); |
| 896 | |
| 897 | /* reverse mii needs to be enabled */ |
| 898 | if (!(reg & PORT_OVERRIDE_RV_MII_25)) { |
| 899 | b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, |
| 900 | reg | PORT_OVERRIDE_RV_MII_25); |
| 901 | b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL, |
| 902 | ®); |
| 903 | |
| 904 | if (!(reg & PORT_OVERRIDE_RV_MII_25)) { |
| 905 | dev_err(ds->dev, |
| 906 | "Failed to enable reverse MII mode\n"); |
| 907 | return; |
| 908 | } |
| 909 | } |
| 910 | } else if (is5301x(dev)) { |
| 911 | if (port != dev->cpu_port) { |
| 912 | u8 po_reg = B53_GMII_PORT_OVERRIDE_CTRL(dev->cpu_port); |
| 913 | u8 gmii_po; |
| 914 | |
| 915 | b53_read8(dev, B53_CTRL_PAGE, po_reg, &gmii_po); |
| 916 | gmii_po |= GMII_PO_LINK | |
| 917 | GMII_PO_RX_FLOW | |
| 918 | GMII_PO_TX_FLOW | |
| 919 | GMII_PO_EN | |
| 920 | GMII_PO_SPEED_2000M; |
| 921 | b53_write8(dev, B53_CTRL_PAGE, po_reg, gmii_po); |
| 922 | } |
| 923 | } |
| 924 | } |
| 925 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 926 | int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering) |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 927 | { |
| 928 | return 0; |
| 929 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 930 | EXPORT_SYMBOL(b53_vlan_filtering); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 931 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 932 | int b53_vlan_prepare(struct dsa_switch *ds, int port, |
| 933 | const struct switchdev_obj_port_vlan *vlan, |
| 934 | struct switchdev_trans *trans) |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 935 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 936 | struct b53_device *dev = ds->priv; |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 937 | |
| 938 | if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0) |
| 939 | return -EOPNOTSUPP; |
| 940 | |
| 941 | if (vlan->vid_end > dev->num_vlans) |
| 942 | return -ERANGE; |
| 943 | |
| 944 | b53_enable_vlan(dev, true); |
| 945 | |
| 946 | return 0; |
| 947 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 948 | EXPORT_SYMBOL(b53_vlan_prepare); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 949 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 950 | void b53_vlan_add(struct dsa_switch *ds, int port, |
| 951 | const struct switchdev_obj_port_vlan *vlan, |
| 952 | struct switchdev_trans *trans) |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 953 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 954 | struct b53_device *dev = ds->priv; |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 955 | bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; |
| 956 | bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID; |
| 957 | unsigned int cpu_port = dev->cpu_port; |
| 958 | struct b53_vlan *vl; |
| 959 | u16 vid; |
| 960 | |
| 961 | for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) { |
| 962 | vl = &dev->vlans[vid]; |
| 963 | |
| 964 | b53_get_vlan_entry(dev, vid, vl); |
| 965 | |
| 966 | vl->members |= BIT(port) | BIT(cpu_port); |
| 967 | if (untagged) |
Florian Fainelli | e47112d | 2016-11-15 15:58:15 -0800 | [diff] [blame] | 968 | vl->untag |= BIT(port); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 969 | else |
Florian Fainelli | e47112d | 2016-11-15 15:58:15 -0800 | [diff] [blame] | 970 | vl->untag &= ~BIT(port); |
| 971 | vl->untag &= ~BIT(cpu_port); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 972 | |
| 973 | b53_set_vlan_entry(dev, vid, vl); |
| 974 | b53_fast_age_vlan(dev, vid); |
| 975 | } |
| 976 | |
| 977 | if (pvid) { |
| 978 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), |
| 979 | vlan->vid_end); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 980 | b53_fast_age_vlan(dev, vid); |
| 981 | } |
| 982 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 983 | EXPORT_SYMBOL(b53_vlan_add); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 984 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 985 | int b53_vlan_del(struct dsa_switch *ds, int port, |
| 986 | const struct switchdev_obj_port_vlan *vlan) |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 987 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 988 | struct b53_device *dev = ds->priv; |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 989 | bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 990 | struct b53_vlan *vl; |
| 991 | u16 vid; |
| 992 | u16 pvid; |
| 993 | |
| 994 | b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid); |
| 995 | |
| 996 | for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) { |
| 997 | vl = &dev->vlans[vid]; |
| 998 | |
| 999 | b53_get_vlan_entry(dev, vid, vl); |
| 1000 | |
| 1001 | vl->members &= ~BIT(port); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1002 | |
| 1003 | if (pvid == vid) { |
| 1004 | if (is5325(dev) || is5365(dev)) |
| 1005 | pvid = 1; |
| 1006 | else |
| 1007 | pvid = 0; |
| 1008 | } |
| 1009 | |
Florian Fainelli | e47112d | 2016-11-15 15:58:15 -0800 | [diff] [blame] | 1010 | if (untagged) |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1011 | vl->untag &= ~(BIT(port)); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1012 | |
| 1013 | b53_set_vlan_entry(dev, vid, vl); |
| 1014 | b53_fast_age_vlan(dev, vid); |
| 1015 | } |
| 1016 | |
| 1017 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1018 | b53_fast_age_vlan(dev, pvid); |
| 1019 | |
| 1020 | return 0; |
| 1021 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1022 | EXPORT_SYMBOL(b53_vlan_del); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1023 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1024 | int b53_vlan_dump(struct dsa_switch *ds, int port, |
| 1025 | struct switchdev_obj_port_vlan *vlan, |
| 1026 | int (*cb)(struct switchdev_obj *obj)) |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1027 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 1028 | struct b53_device *dev = ds->priv; |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1029 | u16 vid, vid_start = 0, pvid; |
| 1030 | struct b53_vlan *vl; |
| 1031 | int err = 0; |
| 1032 | |
| 1033 | if (is5325(dev) || is5365(dev)) |
| 1034 | vid_start = 1; |
| 1035 | |
| 1036 | b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid); |
| 1037 | |
| 1038 | /* Use our software cache for dumps, since we do not have any HW |
| 1039 | * operation returning only the used/valid VLANs |
| 1040 | */ |
| 1041 | for (vid = vid_start; vid < dev->num_vlans; vid++) { |
| 1042 | vl = &dev->vlans[vid]; |
| 1043 | |
| 1044 | if (!vl->valid) |
| 1045 | continue; |
| 1046 | |
| 1047 | if (!(vl->members & BIT(port))) |
| 1048 | continue; |
| 1049 | |
| 1050 | vlan->vid_begin = vlan->vid_end = vid; |
| 1051 | vlan->flags = 0; |
| 1052 | |
| 1053 | if (vl->untag & BIT(port)) |
| 1054 | vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED; |
| 1055 | if (pvid == vid) |
| 1056 | vlan->flags |= BRIDGE_VLAN_INFO_PVID; |
| 1057 | |
| 1058 | err = cb(&vlan->obj); |
| 1059 | if (err) |
| 1060 | break; |
| 1061 | } |
| 1062 | |
| 1063 | return err; |
| 1064 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1065 | EXPORT_SYMBOL(b53_vlan_dump); |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1066 | |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1067 | /* Address Resolution Logic routines */ |
| 1068 | static int b53_arl_op_wait(struct b53_device *dev) |
| 1069 | { |
| 1070 | unsigned int timeout = 10; |
| 1071 | u8 reg; |
| 1072 | |
| 1073 | do { |
| 1074 | b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); |
| 1075 | if (!(reg & ARLTBL_START_DONE)) |
| 1076 | return 0; |
| 1077 | |
| 1078 | usleep_range(1000, 2000); |
| 1079 | } while (timeout--); |
| 1080 | |
| 1081 | dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg); |
| 1082 | |
| 1083 | return -ETIMEDOUT; |
| 1084 | } |
| 1085 | |
| 1086 | static int b53_arl_rw_op(struct b53_device *dev, unsigned int op) |
| 1087 | { |
| 1088 | u8 reg; |
| 1089 | |
| 1090 | if (op > ARLTBL_RW) |
| 1091 | return -EINVAL; |
| 1092 | |
| 1093 | b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, ®); |
| 1094 | reg |= ARLTBL_START_DONE; |
| 1095 | if (op) |
| 1096 | reg |= ARLTBL_RW; |
| 1097 | else |
| 1098 | reg &= ~ARLTBL_RW; |
| 1099 | b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg); |
| 1100 | |
| 1101 | return b53_arl_op_wait(dev); |
| 1102 | } |
| 1103 | |
| 1104 | static int b53_arl_read(struct b53_device *dev, u64 mac, |
| 1105 | u16 vid, struct b53_arl_entry *ent, u8 *idx, |
| 1106 | bool is_valid) |
| 1107 | { |
| 1108 | unsigned int i; |
| 1109 | int ret; |
| 1110 | |
| 1111 | ret = b53_arl_op_wait(dev); |
| 1112 | if (ret) |
| 1113 | return ret; |
| 1114 | |
| 1115 | /* Read the bins */ |
| 1116 | for (i = 0; i < dev->num_arl_entries; i++) { |
| 1117 | u64 mac_vid; |
| 1118 | u32 fwd_entry; |
| 1119 | |
| 1120 | b53_read64(dev, B53_ARLIO_PAGE, |
| 1121 | B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid); |
| 1122 | b53_read32(dev, B53_ARLIO_PAGE, |
| 1123 | B53_ARLTBL_DATA_ENTRY(i), &fwd_entry); |
| 1124 | b53_arl_to_entry(ent, mac_vid, fwd_entry); |
| 1125 | |
| 1126 | if (!(fwd_entry & ARLTBL_VALID)) |
| 1127 | continue; |
| 1128 | if ((mac_vid & ARLTBL_MAC_MASK) != mac) |
| 1129 | continue; |
| 1130 | *idx = i; |
| 1131 | } |
| 1132 | |
| 1133 | return -ENOENT; |
| 1134 | } |
| 1135 | |
| 1136 | static int b53_arl_op(struct b53_device *dev, int op, int port, |
| 1137 | const unsigned char *addr, u16 vid, bool is_valid) |
| 1138 | { |
| 1139 | struct b53_arl_entry ent; |
| 1140 | u32 fwd_entry; |
| 1141 | u64 mac, mac_vid = 0; |
| 1142 | u8 idx = 0; |
| 1143 | int ret; |
| 1144 | |
| 1145 | /* Convert the array into a 64-bit MAC */ |
Florian Fainelli | 4b92ea8 | 2017-01-05 11:08:58 -0800 | [diff] [blame] | 1146 | mac = ether_addr_to_u64(addr); |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1147 | |
| 1148 | /* Perform a read for the given MAC and VID */ |
| 1149 | b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac); |
| 1150 | b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid); |
| 1151 | |
| 1152 | /* Issue a read operation for this MAC */ |
| 1153 | ret = b53_arl_rw_op(dev, 1); |
| 1154 | if (ret) |
| 1155 | return ret; |
| 1156 | |
| 1157 | ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid); |
| 1158 | /* If this is a read, just finish now */ |
| 1159 | if (op) |
| 1160 | return ret; |
| 1161 | |
| 1162 | /* We could not find a matching MAC, so reset to a new entry */ |
| 1163 | if (ret) { |
| 1164 | fwd_entry = 0; |
| 1165 | idx = 1; |
| 1166 | } |
| 1167 | |
| 1168 | memset(&ent, 0, sizeof(ent)); |
| 1169 | ent.port = port; |
| 1170 | ent.is_valid = is_valid; |
| 1171 | ent.vid = vid; |
| 1172 | ent.is_static = true; |
| 1173 | memcpy(ent.mac, addr, ETH_ALEN); |
| 1174 | b53_arl_from_entry(&mac_vid, &fwd_entry, &ent); |
| 1175 | |
| 1176 | b53_write64(dev, B53_ARLIO_PAGE, |
| 1177 | B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid); |
| 1178 | b53_write32(dev, B53_ARLIO_PAGE, |
| 1179 | B53_ARLTBL_DATA_ENTRY(idx), fwd_entry); |
| 1180 | |
| 1181 | return b53_arl_rw_op(dev, 0); |
| 1182 | } |
| 1183 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1184 | int b53_fdb_prepare(struct dsa_switch *ds, int port, |
| 1185 | const struct switchdev_obj_port_fdb *fdb, |
| 1186 | struct switchdev_trans *trans) |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1187 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 1188 | struct b53_device *priv = ds->priv; |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1189 | |
| 1190 | /* 5325 and 5365 require some more massaging, but could |
| 1191 | * be supported eventually |
| 1192 | */ |
| 1193 | if (is5325(priv) || is5365(priv)) |
| 1194 | return -EOPNOTSUPP; |
| 1195 | |
| 1196 | return 0; |
| 1197 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1198 | EXPORT_SYMBOL(b53_fdb_prepare); |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1199 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1200 | void b53_fdb_add(struct dsa_switch *ds, int port, |
| 1201 | const struct switchdev_obj_port_fdb *fdb, |
| 1202 | struct switchdev_trans *trans) |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1203 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 1204 | struct b53_device *priv = ds->priv; |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1205 | |
| 1206 | if (b53_arl_op(priv, 0, port, fdb->addr, fdb->vid, true)) |
| 1207 | pr_err("%s: failed to add MAC address\n", __func__); |
| 1208 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1209 | EXPORT_SYMBOL(b53_fdb_add); |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1210 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1211 | int b53_fdb_del(struct dsa_switch *ds, int port, |
| 1212 | const struct switchdev_obj_port_fdb *fdb) |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1213 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 1214 | struct b53_device *priv = ds->priv; |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1215 | |
| 1216 | return b53_arl_op(priv, 0, port, fdb->addr, fdb->vid, false); |
| 1217 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1218 | EXPORT_SYMBOL(b53_fdb_del); |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1219 | |
| 1220 | static int b53_arl_search_wait(struct b53_device *dev) |
| 1221 | { |
| 1222 | unsigned int timeout = 1000; |
| 1223 | u8 reg; |
| 1224 | |
| 1225 | do { |
| 1226 | b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, ®); |
| 1227 | if (!(reg & ARL_SRCH_STDN)) |
| 1228 | return 0; |
| 1229 | |
| 1230 | if (reg & ARL_SRCH_VLID) |
| 1231 | return 0; |
| 1232 | |
| 1233 | usleep_range(1000, 2000); |
| 1234 | } while (timeout--); |
| 1235 | |
| 1236 | return -ETIMEDOUT; |
| 1237 | } |
| 1238 | |
| 1239 | static void b53_arl_search_rd(struct b53_device *dev, u8 idx, |
| 1240 | struct b53_arl_entry *ent) |
| 1241 | { |
| 1242 | u64 mac_vid; |
| 1243 | u32 fwd_entry; |
| 1244 | |
| 1245 | b53_read64(dev, B53_ARLIO_PAGE, |
| 1246 | B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid); |
| 1247 | b53_read32(dev, B53_ARLIO_PAGE, |
| 1248 | B53_ARL_SRCH_RSTL(idx), &fwd_entry); |
| 1249 | b53_arl_to_entry(ent, mac_vid, fwd_entry); |
| 1250 | } |
| 1251 | |
| 1252 | static int b53_fdb_copy(struct net_device *dev, int port, |
| 1253 | const struct b53_arl_entry *ent, |
| 1254 | struct switchdev_obj_port_fdb *fdb, |
| 1255 | int (*cb)(struct switchdev_obj *obj)) |
| 1256 | { |
| 1257 | if (!ent->is_valid) |
| 1258 | return 0; |
| 1259 | |
| 1260 | if (port != ent->port) |
| 1261 | return 0; |
| 1262 | |
| 1263 | ether_addr_copy(fdb->addr, ent->mac); |
| 1264 | fdb->vid = ent->vid; |
| 1265 | fdb->ndm_state = ent->is_static ? NUD_NOARP : NUD_REACHABLE; |
| 1266 | |
| 1267 | return cb(&fdb->obj); |
| 1268 | } |
| 1269 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1270 | int b53_fdb_dump(struct dsa_switch *ds, int port, |
| 1271 | struct switchdev_obj_port_fdb *fdb, |
| 1272 | int (*cb)(struct switchdev_obj *obj)) |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1273 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 1274 | struct b53_device *priv = ds->priv; |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1275 | struct net_device *dev = ds->ports[port].netdev; |
| 1276 | struct b53_arl_entry results[2]; |
| 1277 | unsigned int count = 0; |
| 1278 | int ret; |
| 1279 | u8 reg; |
| 1280 | |
| 1281 | /* Start search operation */ |
| 1282 | reg = ARL_SRCH_STDN; |
| 1283 | b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg); |
| 1284 | |
| 1285 | do { |
| 1286 | ret = b53_arl_search_wait(priv); |
| 1287 | if (ret) |
| 1288 | return ret; |
| 1289 | |
| 1290 | b53_arl_search_rd(priv, 0, &results[0]); |
| 1291 | ret = b53_fdb_copy(dev, port, &results[0], fdb, cb); |
| 1292 | if (ret) |
| 1293 | return ret; |
| 1294 | |
| 1295 | if (priv->num_arl_entries > 2) { |
| 1296 | b53_arl_search_rd(priv, 1, &results[1]); |
| 1297 | ret = b53_fdb_copy(dev, port, &results[1], fdb, cb); |
| 1298 | if (ret) |
| 1299 | return ret; |
| 1300 | |
| 1301 | if (!results[0].is_valid && !results[1].is_valid) |
| 1302 | break; |
| 1303 | } |
| 1304 | |
| 1305 | } while (count++ < 1024); |
| 1306 | |
| 1307 | return 0; |
| 1308 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1309 | EXPORT_SYMBOL(b53_fdb_dump); |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1310 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1311 | int b53_br_join(struct dsa_switch *ds, int port, struct net_device *bridge) |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1312 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 1313 | struct b53_device *dev = ds->priv; |
Florian Fainelli | 48aea33a | 2016-08-26 12:18:32 -0700 | [diff] [blame] | 1314 | s8 cpu_port = ds->dst->cpu_port; |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1315 | u16 pvlan, reg; |
| 1316 | unsigned int i; |
| 1317 | |
Florian Fainelli | 48aea33a | 2016-08-26 12:18:32 -0700 | [diff] [blame] | 1318 | /* Make this port leave the all VLANs join since we will have proper |
| 1319 | * VLAN entries from now on |
| 1320 | */ |
| 1321 | if (is58xx(dev)) { |
| 1322 | b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); |
| 1323 | reg &= ~BIT(port); |
| 1324 | if ((reg & BIT(cpu_port)) == BIT(cpu_port)) |
| 1325 | reg &= ~BIT(cpu_port); |
| 1326 | b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); |
| 1327 | } |
| 1328 | |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1329 | dev->ports[port].bridge_dev = bridge; |
| 1330 | b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); |
| 1331 | |
| 1332 | b53_for_each_port(dev, i) { |
| 1333 | if (dev->ports[i].bridge_dev != bridge) |
| 1334 | continue; |
| 1335 | |
| 1336 | /* Add this local port to the remote port VLAN control |
| 1337 | * membership and update the remote port bitmask |
| 1338 | */ |
| 1339 | b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); |
| 1340 | reg |= BIT(port); |
| 1341 | b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); |
| 1342 | dev->ports[i].vlan_ctl_mask = reg; |
| 1343 | |
| 1344 | pvlan |= BIT(i); |
| 1345 | } |
| 1346 | |
| 1347 | /* Configure the local port VLAN control membership to include |
| 1348 | * remote ports and update the local port bitmask |
| 1349 | */ |
| 1350 | b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); |
| 1351 | dev->ports[port].vlan_ctl_mask = pvlan; |
| 1352 | |
| 1353 | return 0; |
| 1354 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1355 | EXPORT_SYMBOL(b53_br_join); |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1356 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1357 | void b53_br_leave(struct dsa_switch *ds, int port) |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1358 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 1359 | struct b53_device *dev = ds->priv; |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1360 | struct net_device *bridge = dev->ports[port].bridge_dev; |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1361 | struct b53_vlan *vl = &dev->vlans[0]; |
Florian Fainelli | 48aea33a | 2016-08-26 12:18:32 -0700 | [diff] [blame] | 1362 | s8 cpu_port = ds->dst->cpu_port; |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1363 | unsigned int i; |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1364 | u16 pvlan, reg, pvid; |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1365 | |
| 1366 | b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan); |
| 1367 | |
| 1368 | b53_for_each_port(dev, i) { |
| 1369 | /* Don't touch the remaining ports */ |
| 1370 | if (dev->ports[i].bridge_dev != bridge) |
| 1371 | continue; |
| 1372 | |
| 1373 | b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), ®); |
| 1374 | reg &= ~BIT(port); |
| 1375 | b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg); |
| 1376 | dev->ports[port].vlan_ctl_mask = reg; |
| 1377 | |
| 1378 | /* Prevent self removal to preserve isolation */ |
| 1379 | if (port != i) |
| 1380 | pvlan &= ~BIT(i); |
| 1381 | } |
| 1382 | |
| 1383 | b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan); |
| 1384 | dev->ports[port].vlan_ctl_mask = pvlan; |
| 1385 | dev->ports[port].bridge_dev = NULL; |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1386 | |
| 1387 | if (is5325(dev) || is5365(dev)) |
| 1388 | pvid = 1; |
| 1389 | else |
| 1390 | pvid = 0; |
| 1391 | |
Florian Fainelli | 48aea33a | 2016-08-26 12:18:32 -0700 | [diff] [blame] | 1392 | /* Make this port join all VLANs without VLAN entries */ |
| 1393 | if (is58xx(dev)) { |
| 1394 | b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, ®); |
| 1395 | reg |= BIT(port); |
| 1396 | if (!(reg & BIT(cpu_port))) |
| 1397 | reg |= BIT(cpu_port); |
| 1398 | b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg); |
| 1399 | } else { |
| 1400 | b53_get_vlan_entry(dev, pvid, vl); |
| 1401 | vl->members |= BIT(port) | BIT(dev->cpu_port); |
| 1402 | vl->untag |= BIT(port) | BIT(dev->cpu_port); |
| 1403 | b53_set_vlan_entry(dev, pvid, vl); |
| 1404 | } |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1405 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1406 | EXPORT_SYMBOL(b53_br_leave); |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1407 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1408 | void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state) |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1409 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 1410 | struct b53_device *dev = ds->priv; |
Vivien Didelot | 597698f | 2016-09-22 16:49:23 -0400 | [diff] [blame] | 1411 | u8 hw_state; |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1412 | u8 reg; |
| 1413 | |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1414 | switch (state) { |
| 1415 | case BR_STATE_DISABLED: |
| 1416 | hw_state = PORT_CTRL_DIS_STATE; |
| 1417 | break; |
| 1418 | case BR_STATE_LISTENING: |
| 1419 | hw_state = PORT_CTRL_LISTEN_STATE; |
| 1420 | break; |
| 1421 | case BR_STATE_LEARNING: |
| 1422 | hw_state = PORT_CTRL_LEARN_STATE; |
| 1423 | break; |
| 1424 | case BR_STATE_FORWARDING: |
| 1425 | hw_state = PORT_CTRL_FWD_STATE; |
| 1426 | break; |
| 1427 | case BR_STATE_BLOCKING: |
| 1428 | hw_state = PORT_CTRL_BLOCK_STATE; |
| 1429 | break; |
| 1430 | default: |
| 1431 | dev_err(ds->dev, "invalid STP state: %d\n", state); |
| 1432 | return; |
| 1433 | } |
| 1434 | |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1435 | b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), ®); |
| 1436 | reg &= ~PORT_CTRL_STP_STATE_MASK; |
| 1437 | reg |= hw_state; |
| 1438 | b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg); |
| 1439 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1440 | EXPORT_SYMBOL(b53_br_set_stp_state); |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1441 | |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1442 | void b53_br_fast_age(struct dsa_switch *ds, int port) |
Vivien Didelot | 597698f | 2016-09-22 16:49:23 -0400 | [diff] [blame] | 1443 | { |
| 1444 | struct b53_device *dev = ds->priv; |
| 1445 | |
| 1446 | if (b53_fast_age_port(dev, port)) |
| 1447 | dev_err(ds->dev, "fast ageing failed\n"); |
| 1448 | } |
Florian Fainelli | 3117455 | 2017-01-08 14:52:05 -0800 | [diff] [blame] | 1449 | EXPORT_SYMBOL(b53_br_fast_age); |
Vivien Didelot | 597698f | 2016-09-22 16:49:23 -0400 | [diff] [blame] | 1450 | |
Andrew Lunn | 7b31436 | 2016-08-22 16:01:01 +0200 | [diff] [blame] | 1451 | static enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds) |
| 1452 | { |
| 1453 | return DSA_TAG_PROTO_NONE; |
| 1454 | } |
| 1455 | |
Florian Fainelli | a82f67a | 2017-01-08 14:52:08 -0800 | [diff] [blame^] | 1456 | static const struct dsa_switch_ops b53_switch_ops = { |
Andrew Lunn | 7b31436 | 2016-08-22 16:01:01 +0200 | [diff] [blame] | 1457 | .get_tag_protocol = b53_get_tag_protocol, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1458 | .setup = b53_setup, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1459 | .get_strings = b53_get_strings, |
| 1460 | .get_ethtool_stats = b53_get_ethtool_stats, |
| 1461 | .get_sset_count = b53_get_sset_count, |
| 1462 | .phy_read = b53_phy_read16, |
| 1463 | .phy_write = b53_phy_write16, |
| 1464 | .adjust_link = b53_adjust_link, |
| 1465 | .port_enable = b53_enable_port, |
| 1466 | .port_disable = b53_disable_port, |
Florian Fainelli | ff39c2d | 2016-06-09 18:23:56 -0700 | [diff] [blame] | 1467 | .port_bridge_join = b53_br_join, |
| 1468 | .port_bridge_leave = b53_br_leave, |
| 1469 | .port_stp_state_set = b53_br_set_stp_state, |
Vivien Didelot | 597698f | 2016-09-22 16:49:23 -0400 | [diff] [blame] | 1470 | .port_fast_age = b53_br_fast_age, |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1471 | .port_vlan_filtering = b53_vlan_filtering, |
| 1472 | .port_vlan_prepare = b53_vlan_prepare, |
| 1473 | .port_vlan_add = b53_vlan_add, |
| 1474 | .port_vlan_del = b53_vlan_del, |
| 1475 | .port_vlan_dump = b53_vlan_dump, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1476 | .port_fdb_prepare = b53_fdb_prepare, |
| 1477 | .port_fdb_dump = b53_fdb_dump, |
| 1478 | .port_fdb_add = b53_fdb_add, |
| 1479 | .port_fdb_del = b53_fdb_del, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1480 | }; |
| 1481 | |
| 1482 | struct b53_chip_data { |
| 1483 | u32 chip_id; |
| 1484 | const char *dev_name; |
| 1485 | u16 vlans; |
| 1486 | u16 enabled_ports; |
| 1487 | u8 cpu_port; |
| 1488 | u8 vta_regs[3]; |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1489 | u8 arl_entries; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1490 | u8 duplex_reg; |
| 1491 | u8 jumbo_pm_reg; |
| 1492 | u8 jumbo_size_reg; |
| 1493 | }; |
| 1494 | |
| 1495 | #define B53_VTA_REGS \ |
| 1496 | { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY } |
| 1497 | #define B53_VTA_REGS_9798 \ |
| 1498 | { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 } |
| 1499 | #define B53_VTA_REGS_63XX \ |
| 1500 | { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX } |
| 1501 | |
| 1502 | static const struct b53_chip_data b53_switch_chips[] = { |
| 1503 | { |
| 1504 | .chip_id = BCM5325_DEVICE_ID, |
| 1505 | .dev_name = "BCM5325", |
| 1506 | .vlans = 16, |
| 1507 | .enabled_ports = 0x1f, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1508 | .arl_entries = 2, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1509 | .cpu_port = B53_CPU_PORT_25, |
| 1510 | .duplex_reg = B53_DUPLEX_STAT_FE, |
| 1511 | }, |
| 1512 | { |
| 1513 | .chip_id = BCM5365_DEVICE_ID, |
| 1514 | .dev_name = "BCM5365", |
| 1515 | .vlans = 256, |
| 1516 | .enabled_ports = 0x1f, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1517 | .arl_entries = 2, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1518 | .cpu_port = B53_CPU_PORT_25, |
| 1519 | .duplex_reg = B53_DUPLEX_STAT_FE, |
| 1520 | }, |
| 1521 | { |
| 1522 | .chip_id = BCM5395_DEVICE_ID, |
| 1523 | .dev_name = "BCM5395", |
| 1524 | .vlans = 4096, |
| 1525 | .enabled_ports = 0x1f, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1526 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1527 | .cpu_port = B53_CPU_PORT, |
| 1528 | .vta_regs = B53_VTA_REGS, |
| 1529 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1530 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1531 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1532 | }, |
| 1533 | { |
| 1534 | .chip_id = BCM5397_DEVICE_ID, |
| 1535 | .dev_name = "BCM5397", |
| 1536 | .vlans = 4096, |
| 1537 | .enabled_ports = 0x1f, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1538 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1539 | .cpu_port = B53_CPU_PORT, |
| 1540 | .vta_regs = B53_VTA_REGS_9798, |
| 1541 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1542 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1543 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1544 | }, |
| 1545 | { |
| 1546 | .chip_id = BCM5398_DEVICE_ID, |
| 1547 | .dev_name = "BCM5398", |
| 1548 | .vlans = 4096, |
| 1549 | .enabled_ports = 0x7f, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1550 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1551 | .cpu_port = B53_CPU_PORT, |
| 1552 | .vta_regs = B53_VTA_REGS_9798, |
| 1553 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1554 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1555 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1556 | }, |
| 1557 | { |
| 1558 | .chip_id = BCM53115_DEVICE_ID, |
| 1559 | .dev_name = "BCM53115", |
| 1560 | .vlans = 4096, |
| 1561 | .enabled_ports = 0x1f, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1562 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1563 | .vta_regs = B53_VTA_REGS, |
| 1564 | .cpu_port = B53_CPU_PORT, |
| 1565 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1566 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1567 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1568 | }, |
| 1569 | { |
| 1570 | .chip_id = BCM53125_DEVICE_ID, |
| 1571 | .dev_name = "BCM53125", |
| 1572 | .vlans = 4096, |
| 1573 | .enabled_ports = 0xff, |
| 1574 | .cpu_port = B53_CPU_PORT, |
| 1575 | .vta_regs = B53_VTA_REGS, |
| 1576 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1577 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1578 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1579 | }, |
| 1580 | { |
| 1581 | .chip_id = BCM53128_DEVICE_ID, |
| 1582 | .dev_name = "BCM53128", |
| 1583 | .vlans = 4096, |
| 1584 | .enabled_ports = 0x1ff, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1585 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1586 | .cpu_port = B53_CPU_PORT, |
| 1587 | .vta_regs = B53_VTA_REGS, |
| 1588 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1589 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1590 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1591 | }, |
| 1592 | { |
| 1593 | .chip_id = BCM63XX_DEVICE_ID, |
| 1594 | .dev_name = "BCM63xx", |
| 1595 | .vlans = 4096, |
| 1596 | .enabled_ports = 0, /* pdata must provide them */ |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1597 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1598 | .cpu_port = B53_CPU_PORT, |
| 1599 | .vta_regs = B53_VTA_REGS_63XX, |
| 1600 | .duplex_reg = B53_DUPLEX_STAT_63XX, |
| 1601 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX, |
| 1602 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX, |
| 1603 | }, |
| 1604 | { |
| 1605 | .chip_id = BCM53010_DEVICE_ID, |
| 1606 | .dev_name = "BCM53010", |
| 1607 | .vlans = 4096, |
| 1608 | .enabled_ports = 0x1f, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1609 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1610 | .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ |
| 1611 | .vta_regs = B53_VTA_REGS, |
| 1612 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1613 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1614 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1615 | }, |
| 1616 | { |
| 1617 | .chip_id = BCM53011_DEVICE_ID, |
| 1618 | .dev_name = "BCM53011", |
| 1619 | .vlans = 4096, |
| 1620 | .enabled_ports = 0x1bf, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1621 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1622 | .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ |
| 1623 | .vta_regs = B53_VTA_REGS, |
| 1624 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1625 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1626 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1627 | }, |
| 1628 | { |
| 1629 | .chip_id = BCM53012_DEVICE_ID, |
| 1630 | .dev_name = "BCM53012", |
| 1631 | .vlans = 4096, |
| 1632 | .enabled_ports = 0x1bf, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1633 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1634 | .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ |
| 1635 | .vta_regs = B53_VTA_REGS, |
| 1636 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1637 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1638 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1639 | }, |
| 1640 | { |
| 1641 | .chip_id = BCM53018_DEVICE_ID, |
| 1642 | .dev_name = "BCM53018", |
| 1643 | .vlans = 4096, |
| 1644 | .enabled_ports = 0x1f, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1645 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1646 | .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ |
| 1647 | .vta_regs = B53_VTA_REGS, |
| 1648 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1649 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1650 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1651 | }, |
| 1652 | { |
| 1653 | .chip_id = BCM53019_DEVICE_ID, |
| 1654 | .dev_name = "BCM53019", |
| 1655 | .vlans = 4096, |
| 1656 | .enabled_ports = 0x1f, |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1657 | .arl_entries = 4, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1658 | .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */ |
| 1659 | .vta_regs = B53_VTA_REGS, |
| 1660 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1661 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1662 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1663 | }, |
Florian Fainelli | 991a36b | 2016-07-08 11:39:13 -0700 | [diff] [blame] | 1664 | { |
| 1665 | .chip_id = BCM58XX_DEVICE_ID, |
| 1666 | .dev_name = "BCM585xx/586xx/88312", |
| 1667 | .vlans = 4096, |
| 1668 | .enabled_ports = 0x1ff, |
| 1669 | .arl_entries = 4, |
| 1670 | .cpu_port = B53_CPU_PORT_25, |
| 1671 | .vta_regs = B53_VTA_REGS, |
| 1672 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1673 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1674 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1675 | }, |
Florian Fainelli | 130401d | 2016-08-26 12:18:30 -0700 | [diff] [blame] | 1676 | { |
| 1677 | .chip_id = BCM7445_DEVICE_ID, |
| 1678 | .dev_name = "BCM7445", |
| 1679 | .vlans = 4096, |
| 1680 | .enabled_ports = 0x1ff, |
| 1681 | .arl_entries = 4, |
| 1682 | .cpu_port = B53_CPU_PORT, |
| 1683 | .vta_regs = B53_VTA_REGS, |
| 1684 | .duplex_reg = B53_DUPLEX_STAT_GE, |
| 1685 | .jumbo_pm_reg = B53_JUMBO_PORT_MASK, |
| 1686 | .jumbo_size_reg = B53_JUMBO_MAX_SIZE, |
| 1687 | }, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1688 | }; |
| 1689 | |
| 1690 | static int b53_switch_init(struct b53_device *dev) |
| 1691 | { |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1692 | unsigned int i; |
| 1693 | int ret; |
| 1694 | |
| 1695 | for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) { |
| 1696 | const struct b53_chip_data *chip = &b53_switch_chips[i]; |
| 1697 | |
| 1698 | if (chip->chip_id == dev->chip_id) { |
| 1699 | if (!dev->enabled_ports) |
| 1700 | dev->enabled_ports = chip->enabled_ports; |
| 1701 | dev->name = chip->dev_name; |
| 1702 | dev->duplex_reg = chip->duplex_reg; |
| 1703 | dev->vta_regs[0] = chip->vta_regs[0]; |
| 1704 | dev->vta_regs[1] = chip->vta_regs[1]; |
| 1705 | dev->vta_regs[2] = chip->vta_regs[2]; |
| 1706 | dev->jumbo_pm_reg = chip->jumbo_pm_reg; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1707 | dev->cpu_port = chip->cpu_port; |
| 1708 | dev->num_vlans = chip->vlans; |
Florian Fainelli | 1da6df8 | 2016-06-09 18:23:55 -0700 | [diff] [blame] | 1709 | dev->num_arl_entries = chip->arl_entries; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1710 | break; |
| 1711 | } |
| 1712 | } |
| 1713 | |
| 1714 | /* check which BCM5325x version we have */ |
| 1715 | if (is5325(dev)) { |
| 1716 | u8 vc4; |
| 1717 | |
| 1718 | b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4); |
| 1719 | |
| 1720 | /* check reserved bits */ |
| 1721 | switch (vc4 & 3) { |
| 1722 | case 1: |
| 1723 | /* BCM5325E */ |
| 1724 | break; |
| 1725 | case 3: |
| 1726 | /* BCM5325F - do not use port 4 */ |
| 1727 | dev->enabled_ports &= ~BIT(4); |
| 1728 | break; |
| 1729 | default: |
| 1730 | /* On the BCM47XX SoCs this is the supported internal switch.*/ |
| 1731 | #ifndef CONFIG_BCM47XX |
| 1732 | /* BCM5325M */ |
| 1733 | return -EINVAL; |
| 1734 | #else |
| 1735 | break; |
| 1736 | #endif |
| 1737 | } |
| 1738 | } else if (dev->chip_id == BCM53115_DEVICE_ID) { |
| 1739 | u64 strap_value; |
| 1740 | |
| 1741 | b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value); |
| 1742 | /* use second IMP port if GMII is enabled */ |
| 1743 | if (strap_value & SV_GMII_CTRL_115) |
| 1744 | dev->cpu_port = 5; |
| 1745 | } |
| 1746 | |
| 1747 | /* cpu port is always last */ |
| 1748 | dev->num_ports = dev->cpu_port + 1; |
| 1749 | dev->enabled_ports |= BIT(dev->cpu_port); |
| 1750 | |
| 1751 | dev->ports = devm_kzalloc(dev->dev, |
| 1752 | sizeof(struct b53_port) * dev->num_ports, |
| 1753 | GFP_KERNEL); |
| 1754 | if (!dev->ports) |
| 1755 | return -ENOMEM; |
| 1756 | |
Florian Fainelli | a2482d2 | 2016-06-09 18:23:57 -0700 | [diff] [blame] | 1757 | dev->vlans = devm_kzalloc(dev->dev, |
| 1758 | sizeof(struct b53_vlan) * dev->num_vlans, |
| 1759 | GFP_KERNEL); |
| 1760 | if (!dev->vlans) |
| 1761 | return -ENOMEM; |
| 1762 | |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1763 | dev->reset_gpio = b53_switch_get_reset_gpio(dev); |
| 1764 | if (dev->reset_gpio >= 0) { |
| 1765 | ret = devm_gpio_request_one(dev->dev, dev->reset_gpio, |
| 1766 | GPIOF_OUT_INIT_HIGH, "robo_reset"); |
| 1767 | if (ret) |
| 1768 | return ret; |
| 1769 | } |
| 1770 | |
| 1771 | return 0; |
| 1772 | } |
| 1773 | |
Julia Lawall | 0dff88d | 2016-08-09 19:09:45 +0200 | [diff] [blame] | 1774 | struct b53_device *b53_switch_alloc(struct device *base, |
| 1775 | const struct b53_io_ops *ops, |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1776 | void *priv) |
| 1777 | { |
| 1778 | struct dsa_switch *ds; |
| 1779 | struct b53_device *dev; |
| 1780 | |
| 1781 | ds = devm_kzalloc(base, sizeof(*ds) + sizeof(*dev), GFP_KERNEL); |
| 1782 | if (!ds) |
| 1783 | return NULL; |
| 1784 | |
| 1785 | dev = (struct b53_device *)(ds + 1); |
| 1786 | |
| 1787 | ds->priv = dev; |
| 1788 | ds->dev = base; |
| 1789 | dev->dev = base; |
| 1790 | |
| 1791 | dev->ds = ds; |
| 1792 | dev->priv = priv; |
| 1793 | dev->ops = ops; |
Florian Fainelli | 485ebd6 | 2016-08-26 12:18:29 -0700 | [diff] [blame] | 1794 | ds->ops = &b53_switch_ops; |
Florian Fainelli | 967dd82 | 2016-06-09 18:23:53 -0700 | [diff] [blame] | 1795 | mutex_init(&dev->reg_mutex); |
| 1796 | mutex_init(&dev->stats_mutex); |
| 1797 | |
| 1798 | return dev; |
| 1799 | } |
| 1800 | EXPORT_SYMBOL(b53_switch_alloc); |
| 1801 | |
| 1802 | int b53_switch_detect(struct b53_device *dev) |
| 1803 | { |
| 1804 | u32 id32; |
| 1805 | u16 tmp; |
| 1806 | u8 id8; |
| 1807 | int ret; |
| 1808 | |
| 1809 | ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8); |
| 1810 | if (ret) |
| 1811 | return ret; |
| 1812 | |
| 1813 | switch (id8) { |
| 1814 | case 0: |
| 1815 | /* BCM5325 and BCM5365 do not have this register so reads |
| 1816 | * return 0. But the read operation did succeed, so assume this |
| 1817 | * is one of them. |
| 1818 | * |
| 1819 | * Next check if we can write to the 5325's VTA register; for |
| 1820 | * 5365 it is read only. |
| 1821 | */ |
| 1822 | b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf); |
| 1823 | b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp); |
| 1824 | |
| 1825 | if (tmp == 0xf) |
| 1826 | dev->chip_id = BCM5325_DEVICE_ID; |
| 1827 | else |
| 1828 | dev->chip_id = BCM5365_DEVICE_ID; |
| 1829 | break; |
| 1830 | case BCM5395_DEVICE_ID: |
| 1831 | case BCM5397_DEVICE_ID: |
| 1832 | case BCM5398_DEVICE_ID: |
| 1833 | dev->chip_id = id8; |
| 1834 | break; |
| 1835 | default: |
| 1836 | ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32); |
| 1837 | if (ret) |
| 1838 | return ret; |
| 1839 | |
| 1840 | switch (id32) { |
| 1841 | case BCM53115_DEVICE_ID: |
| 1842 | case BCM53125_DEVICE_ID: |
| 1843 | case BCM53128_DEVICE_ID: |
| 1844 | case BCM53010_DEVICE_ID: |
| 1845 | case BCM53011_DEVICE_ID: |
| 1846 | case BCM53012_DEVICE_ID: |
| 1847 | case BCM53018_DEVICE_ID: |
| 1848 | case BCM53019_DEVICE_ID: |
| 1849 | dev->chip_id = id32; |
| 1850 | break; |
| 1851 | default: |
| 1852 | pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n", |
| 1853 | id8, id32); |
| 1854 | return -ENODEV; |
| 1855 | } |
| 1856 | } |
| 1857 | |
| 1858 | if (dev->chip_id == BCM5325_DEVICE_ID) |
| 1859 | return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25, |
| 1860 | &dev->core_rev); |
| 1861 | else |
| 1862 | return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID, |
| 1863 | &dev->core_rev); |
| 1864 | } |
| 1865 | EXPORT_SYMBOL(b53_switch_detect); |
| 1866 | |
| 1867 | int b53_switch_register(struct b53_device *dev) |
| 1868 | { |
| 1869 | int ret; |
| 1870 | |
| 1871 | if (dev->pdata) { |
| 1872 | dev->chip_id = dev->pdata->chip_id; |
| 1873 | dev->enabled_ports = dev->pdata->enabled_ports; |
| 1874 | } |
| 1875 | |
| 1876 | if (!dev->chip_id && b53_switch_detect(dev)) |
| 1877 | return -EINVAL; |
| 1878 | |
| 1879 | ret = b53_switch_init(dev); |
| 1880 | if (ret) |
| 1881 | return ret; |
| 1882 | |
| 1883 | pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev); |
| 1884 | |
| 1885 | return dsa_register_switch(dev->ds, dev->ds->dev->of_node); |
| 1886 | } |
| 1887 | EXPORT_SYMBOL(b53_switch_register); |
| 1888 | |
| 1889 | MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>"); |
| 1890 | MODULE_DESCRIPTION("B53 switch library"); |
| 1891 | MODULE_LICENSE("Dual BSD/GPL"); |