blob: 6675b2256cdb3076ce742e0d0a59e2bd8ee96c52 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerbcc52892008-01-10 16:14:15 -080054#define DRV_VERSION "1.21"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070079#define SKY2_EEPROM_MAGIC 0x9955aabb
80
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemminger14d02632006-09-26 11:57:43 -070093static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080094module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139 { 0 }
140};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142MODULE_DEVICE_TABLE(pci, sky2_id_table);
143
144/* Avoid conditionals by using array */
145static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
146static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700147static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800149/* This driver supports yukon2 chipset only */
150static const char *yukon2_name[] = {
151 "XL", /* 0xb3 */
152 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800153 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800154 "EC", /* 0xb6 */
155 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700156 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700157};
158
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100159static void sky2_set_multicast(struct net_device *dev);
160
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800161/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700163{
164 int i;
165
166 gma_write16(hw, port, GM_SMI_DATA, val);
167 gma_write16(hw, port, GM_SMI_CTRL,
168 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
169
170 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800171 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
172 if (ctrl == 0xffff)
173 goto io_error;
174
175 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800177
178 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800181 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800183
184io_error:
185 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
186 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187}
188
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800189static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700190{
191 int i;
192
Stephen Hemminger793b8832005-09-14 16:06:14 -0700193 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700194 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
195
196 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
198 if (ctrl == 0xffff)
199 goto io_error;
200
201 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800202 *val = gma_read16(hw, port, GM_SMI_DATA);
203 return 0;
204 }
205
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700207 }
208
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211io_error:
212 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
213 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800214}
215
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800216static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800217{
218 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800219 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800220 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700221}
222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223
224static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 /* switch power to VCC (WA for VAUX problem) */
227 sky2_write8(hw, B0_POWER_CTRL,
228 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700229
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800230 /* disable Core Clock Division, */
231 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800233 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
234 /* enable bits are inverted */
235 sky2_write8(hw, B2_Y2_CLK_GATE,
236 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
237 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
238 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
239 else
240 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700241
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700242 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248 /* set all bits to 0 except bits 15..12 and 8 */
249 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700251
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700253 /* set all bits to 0 except bits 28 & 27 */
254 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800255 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700256
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800257 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700258
259 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
260 reg = sky2_read32(hw, B2_GP_IO);
261 reg |= GLB_GPIO_STAT_RACE_DIS;
262 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700263
264 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800266}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268static void sky2_power_aux(struct sky2_hw *hw)
269{
270 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
271 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
272 else
273 /* enable bits are inverted */
274 sky2_write8(hw, B2_Y2_CLK_GATE,
275 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
276 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
277 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
278
279 /* switch power to VAUX */
280 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
281 sky2_write8(hw, B0_POWER_CTRL,
282 (PC_VAUX_ENA | PC_VCC_ENA |
283 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700284}
285
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700286static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287{
288 u16 reg;
289
290 /* disable all GMAC IRQ's */
291 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
294 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
297
298 reg = gma_read16(hw, port, GM_RX_CTRL);
299 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
300 gma_write16(hw, port, GM_RX_CTRL, reg);
301}
302
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700303/* flow control to advertise bits */
304static const u16 copper_fc_adv[] = {
305 [FC_NONE] = 0,
306 [FC_TX] = PHY_M_AN_ASP,
307 [FC_RX] = PHY_M_AN_PC,
308 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
309};
310
311/* flow control to advertise bits when using 1000BaseX */
312static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700313 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700314 [FC_TX] = PHY_M_P_ASYM_MD_X,
315 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700316 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700317};
318
319/* flow control to GMA disable bits */
320static const u16 gm_fc_disable[] = {
321 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
322 [FC_TX] = GM_GPCR_FC_RX_DIS,
323 [FC_RX] = GM_GPCR_FC_TX_DIS,
324 [FC_BOTH] = 0,
325};
326
327
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
329{
330 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700331 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700333 if (sky2->autoneg == AUTONEG_ENABLE &&
334 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
336
337 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700338 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
340
Stephen Hemminger53419c62007-05-14 12:38:11 -0700341 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700342 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
345 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700346 /* set master & slave downshift counter to 1x */
347 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348
349 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
350 }
351
352 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700353 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700354 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700357
358 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
359 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
360 u16 spec;
361
362 /* Enable Class A driver for FE+ A0 */
363 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
364 spec |= PHY_M_FESC_SEL_CL_A;
365 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
366 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700367 } else {
368 /* disable energy detect */
369 ctrl &= ~PHY_M_PC_EN_DET_MSK;
370
371 /* enable automatic crossover */
372 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
373
Stephen Hemminger53419c62007-05-14 12:38:11 -0700374 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800375 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700376 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700377 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700378 ctrl &= ~PHY_M_PC_DSC_MSK;
379 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
380 }
381 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 } else {
383 /* workaround for deviation #4.88 (CRC errors) */
384 /* disable Automatic Crossover */
385
386 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700387 }
388
389 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
390
391 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700392 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
394
395 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
397 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
398 ctrl &= ~PHY_M_MAC_MD_MSK;
399 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
401
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403 /* select page 1 to access Fiber registers */
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405
406 /* for SFP-module set SIGDET polarity to low */
407 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
408 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700409 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700411
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 }
414
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700415 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416 ct1000 = 0;
417 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700418 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700419
420 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700421 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700422 if (sky2->advertising & ADVERTISED_1000baseT_Full)
423 ct1000 |= PHY_M_1000C_AFD;
424 if (sky2->advertising & ADVERTISED_1000baseT_Half)
425 ct1000 |= PHY_M_1000C_AHD;
426 if (sky2->advertising & ADVERTISED_100baseT_Full)
427 adv |= PHY_M_AN_100_FD;
428 if (sky2->advertising & ADVERTISED_100baseT_Half)
429 adv |= PHY_M_AN_100_HD;
430 if (sky2->advertising & ADVERTISED_10baseT_Full)
431 adv |= PHY_M_AN_10_FD;
432 if (sky2->advertising & ADVERTISED_10baseT_Half)
433 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700434
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700435 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700436 } else { /* special defines for FIBER (88E1040S only) */
437 if (sky2->advertising & ADVERTISED_1000baseT_Full)
438 adv |= PHY_M_AN_1000X_AFD;
439 if (sky2->advertising & ADVERTISED_1000baseT_Half)
440 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700442 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700443 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700444
445 /* Restart Auto-negotiation */
446 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
447 } else {
448 /* forced speed/duplex settings */
449 ct1000 = PHY_M_1000C_MSE;
450
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700451 /* Disable auto update for duplex flow control and speed */
452 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700453
454 switch (sky2->speed) {
455 case SPEED_1000:
456 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458 break;
459 case SPEED_100:
460 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700462 break;
463 }
464
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700465 if (sky2->duplex == DUPLEX_FULL) {
466 reg |= GM_GPCR_DUP_FULL;
467 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700468 } else if (sky2->speed < SPEED_1000)
469 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700471
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700472 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700473
474 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700475 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700476 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
477 else
478 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700479 }
480
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481 gma_write16(hw, port, GM_GP_CTRL, reg);
482
Stephen Hemminger05745c42007-09-19 15:36:45 -0700483 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700484 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
485
486 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
487 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
488
489 /* Setup Phy LED's */
490 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
491 ledover = 0;
492
493 switch (hw->chip_id) {
494 case CHIP_ID_YUKON_FE:
495 /* on 88E3082 these bits are at 11..9 (shifted left) */
496 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
497
498 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
499
500 /* delete ACT LED control bits */
501 ctrl &= ~PHY_M_FELP_LED1_MSK;
502 /* change ACT LED control to blink mode */
503 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
504 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
505 break;
506
Stephen Hemminger05745c42007-09-19 15:36:45 -0700507 case CHIP_ID_YUKON_FE_P:
508 /* Enable Link Partner Next Page */
509 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
510 ctrl |= PHY_M_PC_ENA_LIP_NP;
511
512 /* disable Energy Detect and enable scrambler */
513 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
514 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
515
516 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
517 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
518 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
519 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
520
521 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
522 break;
523
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700524 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700525 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700526
527 /* select page 3 to access LED control register */
528 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
529
530 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700531 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
532 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
533 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
534 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
535 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536
537 /* set Polarity Control register */
538 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700539 (PHY_M_POLC_LS1_P_MIX(4) |
540 PHY_M_POLC_IS0_P_MIX(4) |
541 PHY_M_POLC_LOS_CTRL(2) |
542 PHY_M_POLC_INIT_CTRL(2) |
543 PHY_M_POLC_STA1_CTRL(2) |
544 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545
546 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700547 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700548 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800549
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700550 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800551 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800552 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700553 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
554
555 /* select page 3 to access LED control register */
556 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
557
558 /* set LED Function Control register */
559 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
560 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
561 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
562 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
563 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
564
565 /* set Blink Rate in LED Timer Control Register */
566 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
567 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
568 /* restore page register */
569 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
570 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700571
572 default:
573 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
574 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
575 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800576 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577 }
578
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700579 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
580 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800581 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700582 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
583
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700585 gm_phy_write(hw, port, 0x18, 0xaa99);
586 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700587
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800588 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700589 gm_phy_write(hw, port, 0x18, 0xa204);
590 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800591
592 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700593 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700594 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
595 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
596 /* apply workaround for integrated resistors calibration */
597 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
598 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800599 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700600 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
602
603 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
604 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800605 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800606 }
607
608 if (ledover)
609 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
610
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700611 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700612
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700613 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700614 if (sky2->autoneg == AUTONEG_ENABLE)
615 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
616 else
617 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
618}
619
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700620static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
621{
622 u32 reg1;
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700623 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
624 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800626 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700627 /* Turn on/off phy power saving */
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700628 if (onoff)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700629 reg1 &= ~phy_power[port];
630 else
631 reg1 |= phy_power[port];
632
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700633 if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
634 reg1 |= coma_mode[port];
635
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800636 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
637 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700638
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700639 udelay(100);
640}
641
Stephen Hemminger1b537562005-12-20 15:08:07 -0800642/* Force a renegotiation */
643static void sky2_phy_reinit(struct sky2_port *sky2)
644{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800645 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800646 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800647 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800648}
649
Stephen Hemmingere3173832007-02-06 10:45:39 -0800650/* Put device in state to listen for Wake On Lan */
651static void sky2_wol_init(struct sky2_port *sky2)
652{
653 struct sky2_hw *hw = sky2->hw;
654 unsigned port = sky2->port;
655 enum flow_control save_mode;
656 u16 ctrl;
657 u32 reg1;
658
659 /* Bring hardware out of reset */
660 sky2_write16(hw, B0_CTST, CS_RST_CLR);
661 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
662
663 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
664 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
665
666 /* Force to 10/100
667 * sky2_reset will re-enable on resume
668 */
669 save_mode = sky2->flow_mode;
670 ctrl = sky2->advertising;
671
672 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
673 sky2->flow_mode = FC_NONE;
674 sky2_phy_power(hw, port, 1);
675 sky2_phy_reinit(sky2);
676
677 sky2->flow_mode = save_mode;
678 sky2->advertising = ctrl;
679
680 /* Set GMAC to no flow control and auto update for speed/duplex */
681 gma_write16(hw, port, GM_GP_CTRL,
682 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
683 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
684
685 /* Set WOL address */
686 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
687 sky2->netdev->dev_addr, ETH_ALEN);
688
689 /* Turn on appropriate WOL control bits */
690 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
691 ctrl = 0;
692 if (sky2->wol & WAKE_PHY)
693 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
694 else
695 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
696
697 if (sky2->wol & WAKE_MAGIC)
698 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
699 else
700 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
701
702 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
703 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
704
705 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800706 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800707 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800708 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800709
710 /* block receiver */
711 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
712
713}
714
Stephen Hemminger69161612007-06-04 17:23:26 -0700715static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
716{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700717 struct net_device *dev = hw->dev[port];
718
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800719 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
720 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
721 hw->chip_id == CHIP_ID_YUKON_FE_P ||
722 hw->chip_id == CHIP_ID_YUKON_SUPR) {
723 /* Yukon-Extreme B0 and further Extreme devices */
724 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700725
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800726 if (dev->mtu <= ETH_DATA_LEN)
727 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
728 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700729
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800730 else
731 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
732 TX_JUMBO_ENA| TX_STFW_ENA);
733 } else {
734 if (dev->mtu <= ETH_DATA_LEN)
735 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
736 else {
737 /* set Tx GMAC FIFO Almost Empty Threshold */
738 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
739 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700740
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800741 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
742
743 /* Can't do offload because of lack of store/forward */
744 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
745 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700746 }
747}
748
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700749static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
750{
751 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
752 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100753 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700754 int i;
755 const u8 *addr = hw->dev[port]->dev_addr;
756
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700757 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
758 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759
760 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
761
Stephen Hemminger793b8832005-09-14 16:06:14 -0700762 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763 /* WA DEV_472 -- looks like crossed wires on port 2 */
764 /* clear GMAC 1 Control reset */
765 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
766 do {
767 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
768 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
769 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
770 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
771 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
772 }
773
Stephen Hemminger793b8832005-09-14 16:06:14 -0700774 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700775
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700776 /* Enable Transmit FIFO Underrun */
777 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
778
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800779 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700780 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800781 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700782
783 /* MIB clear */
784 reg = gma_read16(hw, port, GM_PHY_ADDR);
785 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
786
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700787 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
788 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700789 gma_write16(hw, port, GM_PHY_ADDR, reg);
790
791 /* transmit control */
792 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
793
794 /* receive control reg: unicast + multicast + no FCS */
795 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700796 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700797
798 /* transmit flow control */
799 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
800
801 /* transmit parameter */
802 gma_write16(hw, port, GM_TX_PARAM,
803 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
804 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
805 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
806 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
807
808 /* serial mode register */
809 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700810 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700811
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700812 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 reg |= GM_SMOD_JUMBO_ENA;
814
815 gma_write16(hw, port, GM_SERIAL_MODE, reg);
816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700817 /* virtual address for data */
818 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
819
Stephen Hemminger793b8832005-09-14 16:06:14 -0700820 /* physical address: used for pause frames */
821 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
822
823 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
825 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
826 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
827
828 /* Configure Rx MAC FIFO */
829 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100830 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700831 if (hw->chip_id == CHIP_ID_YUKON_EX ||
832 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100833 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700834
Al Viro25cccec2007-07-20 16:07:33 +0100835 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800837 if (hw->chip_id == CHIP_ID_YUKON_XL) {
838 /* Hardware errata - clear flush mask */
839 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
840 } else {
841 /* Flush Rx MAC FIFO on any flow control or error */
842 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
843 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800845 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700846 reg = RX_GMF_FL_THR_DEF + 1;
847 /* Another magic mystery workaround from sk98lin */
848 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
849 hw->chip_rev == CHIP_REV_YU_FE2_A0)
850 reg = 0x178;
851 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700852
853 /* Configure Tx MAC FIFO */
854 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
855 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800856
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700857 /* On chips without ram buffer, pause is controled by MAC level */
858 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800859 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800860 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -0700861
Stephen Hemminger69161612007-06-04 17:23:26 -0700862 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800863 }
864
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800865 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
866 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
867 /* disable dynamic watermark */
868 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
869 reg &= ~TX_DYN_WM_ENA;
870 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
871 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700872}
873
Stephen Hemminger67712902006-12-04 15:53:45 -0800874/* Assign Ram Buffer allocation to queue */
875static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700876{
Stephen Hemminger67712902006-12-04 15:53:45 -0800877 u32 end;
878
879 /* convert from K bytes to qwords used for hw register */
880 start *= 1024/8;
881 space *= 1024/8;
882 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700883
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
885 sky2_write32(hw, RB_ADDR(q, RB_START), start);
886 sky2_write32(hw, RB_ADDR(q, RB_END), end);
887 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
888 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
889
890 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800891 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700892
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800893 /* On receive queue's set the thresholds
894 * give receiver priority when > 3/4 full
895 * send pause when down to 2K
896 */
897 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
898 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700899
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800900 tp = space - 2048/8;
901 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
902 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700903 } else {
904 /* Enable store & forward on Tx queue's because
905 * Tx FIFO is only 1K on Yukon
906 */
907 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
908 }
909
910 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700911 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700912}
913
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800915static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916{
917 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
918 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
919 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800920 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921}
922
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923/* Setup prefetch unit registers. This is the interface between
924 * hardware and driver list elements
925 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800926static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700927 u64 addr, u32 last)
928{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700929 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
930 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
931 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
932 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
933 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
934 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700935
936 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700937}
938
Stephen Hemminger793b8832005-09-14 16:06:14 -0700939static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
940{
941 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
942
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700943 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700944 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700945 return le;
946}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700947
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700948static void tx_init(struct sky2_port *sky2)
949{
950 struct sky2_tx_le *le;
951
952 sky2->tx_prod = sky2->tx_cons = 0;
953 sky2->tx_tcpsum = 0;
954 sky2->tx_last_mss = 0;
955
956 le = get_tx_le(sky2);
957 le->addr = 0;
958 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700959}
960
Stephen Hemminger291ea612006-09-26 11:57:41 -0700961static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
962 struct sky2_tx_le *le)
963{
964 return sky2->tx_ring + (le - sky2->tx_le);
965}
966
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800967/* Update chip's next pointer */
968static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700970 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800971 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700972 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
973
974 /* Synchronize I/O on since next processor may write to tail */
975 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976}
977
Stephen Hemminger793b8832005-09-14 16:06:14 -0700978
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700979static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
980{
981 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700982 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700983 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984 return le;
985}
986
Stephen Hemminger14d02632006-09-26 11:57:43 -0700987/* Build description to hardware for one receive segment */
988static void sky2_rx_add(struct sky2_port *sky2, u8 op,
989 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990{
991 struct sky2_rx_le *le;
992
Stephen Hemminger86c68872008-01-10 16:14:12 -0800993 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700994 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -0800995 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996 le->opcode = OP_ADDR64 | HW_OWNER;
997 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700998
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001000 le->addr = cpu_to_le32((u32) map);
1001 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001002 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003}
1004
Stephen Hemminger14d02632006-09-26 11:57:43 -07001005/* Build description to hardware for one possibly fragmented skb */
1006static void sky2_rx_submit(struct sky2_port *sky2,
1007 const struct rx_ring_info *re)
1008{
1009 int i;
1010
1011 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1012
1013 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1014 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1015}
1016
1017
1018static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1019 unsigned size)
1020{
1021 struct sk_buff *skb = re->skb;
1022 int i;
1023
1024 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1025 pci_unmap_len_set(re, data_size, size);
1026
1027 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1028 re->frag_addr[i] = pci_map_page(pdev,
1029 skb_shinfo(skb)->frags[i].page,
1030 skb_shinfo(skb)->frags[i].page_offset,
1031 skb_shinfo(skb)->frags[i].size,
1032 PCI_DMA_FROMDEVICE);
1033}
1034
1035static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1036{
1037 struct sk_buff *skb = re->skb;
1038 int i;
1039
1040 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1041 PCI_DMA_FROMDEVICE);
1042
1043 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1044 pci_unmap_page(pdev, re->frag_addr[i],
1045 skb_shinfo(skb)->frags[i].size,
1046 PCI_DMA_FROMDEVICE);
1047}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049/* Tell chip where to start receive checksum.
1050 * Actually has two checksums, but set both same to avoid possible byte
1051 * order problems.
1052 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001053static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001055 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001057 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1058 le->ctrl = 0;
1059 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001060
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001061 sky2_write32(sky2->hw,
1062 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1063 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064}
1065
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001066/*
1067 * The RX Stop command will not work for Yukon-2 if the BMU does not
1068 * reach the end of packet and since we can't make sure that we have
1069 * incoming data, we must reset the BMU while it is not doing a DMA
1070 * transfer. Since it is possible that the RX path is still active,
1071 * the RX RAM buffer will be stopped first, so any possible incoming
1072 * data will not trigger a DMA. After the RAM buffer is stopped, the
1073 * BMU is polled until any DMA in progress is ended and only then it
1074 * will be reset.
1075 */
1076static void sky2_rx_stop(struct sky2_port *sky2)
1077{
1078 struct sky2_hw *hw = sky2->hw;
1079 unsigned rxq = rxqaddr[sky2->port];
1080 int i;
1081
1082 /* disable the RAM Buffer receive queue */
1083 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1084
1085 for (i = 0; i < 0xffff; i++)
1086 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1087 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1088 goto stopped;
1089
1090 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1091 sky2->netdev->name);
1092stopped:
1093 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1094
1095 /* reset the Rx prefetch unit */
1096 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001097 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001098}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001099
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001100/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001101static void sky2_rx_clean(struct sky2_port *sky2)
1102{
1103 unsigned i;
1104
1105 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001106 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001107 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001108
1109 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001110 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001111 kfree_skb(re->skb);
1112 re->skb = NULL;
1113 }
1114 }
1115}
1116
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001117/* Basic MII support */
1118static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1119{
1120 struct mii_ioctl_data *data = if_mii(ifr);
1121 struct sky2_port *sky2 = netdev_priv(dev);
1122 struct sky2_hw *hw = sky2->hw;
1123 int err = -EOPNOTSUPP;
1124
1125 if (!netif_running(dev))
1126 return -ENODEV; /* Phy still in reset */
1127
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001128 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001129 case SIOCGMIIPHY:
1130 data->phy_id = PHY_ADDR_MARV;
1131
1132 /* fallthru */
1133 case SIOCGMIIREG: {
1134 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001135
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001136 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001137 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001138 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001139
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001140 data->val_out = val;
1141 break;
1142 }
1143
1144 case SIOCSMIIREG:
1145 if (!capable(CAP_NET_ADMIN))
1146 return -EPERM;
1147
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001148 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001149 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1150 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001151 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001152 break;
1153 }
1154 return err;
1155}
1156
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001157#ifdef SKY2_VLAN_TAG_USED
1158static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1159{
1160 struct sky2_port *sky2 = netdev_priv(dev);
1161 struct sky2_hw *hw = sky2->hw;
1162 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001163
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001164 netif_tx_lock_bh(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001165 napi_disable(&hw->napi);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001166
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001167 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001168 if (grp) {
1169 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1170 RX_VLAN_STRIP_ON);
1171 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1172 TX_VLAN_TAG_ON);
1173 } else {
1174 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1175 RX_VLAN_STRIP_OFF);
1176 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1177 TX_VLAN_TAG_OFF);
1178 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001179
David S. Millerd1d08d12008-01-07 20:53:33 -08001180 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001181 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001182 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001183}
1184#endif
1185
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001186/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001187 * Allocate an skb for receiving. If the MTU is large enough
1188 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001189 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001190static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001191{
1192 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001193 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001194
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001195 if (sky2->hw->flags & SKY2_HW_FIFO_HANG_CHECK) {
1196 unsigned char *start;
1197 /*
1198 * Workaround for a bug in FIFO that cause hang
1199 * if the FIFO if the receive buffer is not 64 byte aligned.
1200 * The buffer returned from netdev_alloc_skb is
1201 * aligned except if slab debugging is enabled.
1202 */
1203 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
1204 if (!skb)
1205 goto nomem;
1206 start = PTR_ALIGN(skb->data, 8);
1207 skb_reserve(skb, start - skb->data);
1208 } else {
1209 skb = netdev_alloc_skb(sky2->netdev,
1210 sky2->rx_data_size + NET_IP_ALIGN);
1211 if (!skb)
1212 goto nomem;
1213 skb_reserve(skb, NET_IP_ALIGN);
1214 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07001215
1216 for (i = 0; i < sky2->rx_nfrags; i++) {
1217 struct page *page = alloc_page(GFP_ATOMIC);
1218
1219 if (!page)
1220 goto free_partial;
1221 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001222 }
1223
1224 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001225free_partial:
1226 kfree_skb(skb);
1227nomem:
1228 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001229}
1230
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001231static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1232{
1233 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1234}
1235
Stephen Hemminger82788c72006-01-17 13:43:10 -08001236/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001237 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001238 * Normal case this ends up creating one list element for skb
1239 * in the receive ring. Worst case if using large MTU and each
1240 * allocation falls on a different 64 bit region, that results
1241 * in 6 list elements per ring entry.
1242 * One element is used for checksum enable/disable, and one
1243 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001244 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001245static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001246{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001247 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001248 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001249 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001250 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001251
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001252 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001253 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001254
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001255 /* On PCI express lowering the watermark gives better performance */
1256 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1257 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1258
1259 /* These chips have no ram buffer?
1260 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001261 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001262 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1263 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001264 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001265
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001266 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1267
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001268 if (!(hw->flags & SKY2_HW_NEW_LE))
1269 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001270
Stephen Hemminger14d02632006-09-26 11:57:43 -07001271 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001272 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001273
1274 /* Stopping point for hardware truncation */
1275 thresh = (size - 8) / sizeof(u32);
1276
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001277 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001278 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1279
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001280 /* Compute residue after pages */
1281 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001282
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001283 /* Optimize to handle small packets and headers */
1284 if (size < copybreak)
1285 size = copybreak;
1286 if (size < ETH_HLEN)
1287 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001288
Stephen Hemminger14d02632006-09-26 11:57:43 -07001289 sky2->rx_data_size = size;
1290
1291 /* Fill Rx ring */
1292 for (i = 0; i < sky2->rx_pending; i++) {
1293 re = sky2->rx_ring + i;
1294
1295 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001296 if (!re->skb)
1297 goto nomem;
1298
Stephen Hemminger14d02632006-09-26 11:57:43 -07001299 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1300 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001301 }
1302
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001303 /*
1304 * The receiver hangs if it receives frames larger than the
1305 * packet buffer. As a workaround, truncate oversize frames, but
1306 * the register is limited to 9 bits, so if you do frames > 2052
1307 * you better get the MTU right!
1308 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001309 if (thresh > 0x1ff)
1310 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1311 else {
1312 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1313 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1314 }
1315
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001316 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001317 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001318 return 0;
1319nomem:
1320 sky2_rx_clean(sky2);
1321 return -ENOMEM;
1322}
1323
1324/* Bring up network interface. */
1325static int sky2_up(struct net_device *dev)
1326{
1327 struct sky2_port *sky2 = netdev_priv(dev);
1328 struct sky2_hw *hw = sky2->hw;
1329 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001330 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001331 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001332 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001334 /*
1335 * On dual port PCI-X card, there is an problem where status
1336 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001337 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001338 if (otherdev && netif_running(otherdev) &&
1339 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001340 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001341
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001342 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001343 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001344 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1345
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001346 }
1347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001348 if (netif_msg_ifup(sky2))
1349 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1350
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001351 netif_carrier_off(dev);
1352
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353 /* must be power of 2 */
1354 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001355 TX_RING_SIZE *
1356 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001357 &sky2->tx_le_map);
1358 if (!sky2->tx_le)
1359 goto err_out;
1360
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001361 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001362 GFP_KERNEL);
1363 if (!sky2->tx_ring)
1364 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001365
1366 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001367
1368 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1369 &sky2->rx_le_map);
1370 if (!sky2->rx_le)
1371 goto err_out;
1372 memset(sky2->rx_le, 0, RX_LE_BYTES);
1373
Stephen Hemminger291ea612006-09-26 11:57:41 -07001374 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001375 GFP_KERNEL);
1376 if (!sky2->rx_ring)
1377 goto err_out;
1378
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001379 sky2_phy_power(hw, port, 1);
1380
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001381 sky2_mac_init(hw, port);
1382
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001383 /* Register is number of 4K blocks on internal RAM buffer. */
1384 ramsize = sky2_read8(hw, B2_E_0) * 4;
1385 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001386 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001387
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001388 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001389 if (ramsize < 16)
1390 rxspace = ramsize / 2;
1391 else
1392 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393
Stephen Hemminger67712902006-12-04 15:53:45 -08001394 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1395 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1396
1397 /* Make sure SyncQ is disabled */
1398 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1399 RB_RST_SET);
1400 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001401
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001402 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001403
Stephen Hemminger69161612007-06-04 17:23:26 -07001404 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1405 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1406 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1407
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001408 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001409 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1410 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001411 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001412
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1414 TX_RING_SIZE - 1);
1415
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001416 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001417 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001418 goto err_out;
1419
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001420 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001421 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001422 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001423 sky2_write32(hw, B0_IMSK, imask);
1424
Stephen Hemmingera7bffe72008-01-23 19:11:51 -08001425 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001426 return 0;
1427
1428err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001429 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001430 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1431 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001432 sky2->rx_le = NULL;
1433 }
1434 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001435 pci_free_consistent(hw->pdev,
1436 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1437 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001438 sky2->tx_le = NULL;
1439 }
1440 kfree(sky2->tx_ring);
1441 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442
Stephen Hemminger1b537562005-12-20 15:08:07 -08001443 sky2->tx_ring = NULL;
1444 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001445 return err;
1446}
1447
Stephen Hemminger793b8832005-09-14 16:06:14 -07001448/* Modular subtraction in ring */
1449static inline int tx_dist(unsigned tail, unsigned head)
1450{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001451 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001452}
1453
1454/* Number of list elements available for next tx */
1455static inline int tx_avail(const struct sky2_port *sky2)
1456{
1457 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1458}
1459
1460/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001461static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001462{
1463 unsigned count;
1464
1465 count = sizeof(dma_addr_t) / sizeof(u32);
1466 count += skb_shinfo(skb)->nr_frags * count;
1467
Herbert Xu89114af2006-07-08 13:34:32 -07001468 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001469 ++count;
1470
Patrick McHardy84fa7932006-08-29 16:44:56 -07001471 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001472 ++count;
1473
1474 return count;
1475}
1476
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001477/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001478 * Put one packet in ring for transmit.
1479 * A single packet can generate multiple list elements, and
1480 * the number of ring elements will probably be less than the number
1481 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001482 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001483static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1484{
1485 struct sky2_port *sky2 = netdev_priv(dev);
1486 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001487 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001488 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001489 unsigned i, len;
1490 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001491 u16 mss;
1492 u8 ctrl;
1493
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001494 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1495 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001496
Stephen Hemminger793b8832005-09-14 16:06:14 -07001497 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001498 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1499 dev->name, sky2->tx_prod, skb->len);
1500
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001501 len = skb_headlen(skb);
1502 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001503
Stephen Hemminger86c68872008-01-10 16:14:12 -08001504 /* Send high bits if needed */
1505 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001506 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001507 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001508 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001509 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001510
1511 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001512 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001513 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001514
1515 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001516 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517
Stephen Hemminger69161612007-06-04 17:23:26 -07001518 if (mss != sky2->tx_last_mss) {
1519 le = get_tx_le(sky2);
1520 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001521
1522 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001523 le->opcode = OP_MSS | HW_OWNER;
1524 else
1525 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001526 sky2->tx_last_mss = mss;
1527 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528 }
1529
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001531#ifdef SKY2_VLAN_TAG_USED
1532 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1533 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1534 if (!le) {
1535 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001536 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001537 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001538 } else
1539 le->opcode |= OP_VLAN;
1540 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1541 ctrl |= INS_VLAN;
1542 }
1543#endif
1544
1545 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001546 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001547 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001548 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001549 ctrl |= CALSUM; /* auto checksum */
1550 else {
1551 const unsigned offset = skb_transport_offset(skb);
1552 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001553
Stephen Hemminger69161612007-06-04 17:23:26 -07001554 tcpsum = offset << 16; /* sum start */
1555 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556
Stephen Hemminger69161612007-06-04 17:23:26 -07001557 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1558 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1559 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560
Stephen Hemminger69161612007-06-04 17:23:26 -07001561 if (tcpsum != sky2->tx_tcpsum) {
1562 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001563
Stephen Hemminger69161612007-06-04 17:23:26 -07001564 le = get_tx_le(sky2);
1565 le->addr = cpu_to_le32(tcpsum);
1566 le->length = 0; /* initial checksum value */
1567 le->ctrl = 1; /* one packet */
1568 le->opcode = OP_TCPLISW | HW_OWNER;
1569 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001570 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571 }
1572
1573 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001574 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575 le->length = cpu_to_le16(len);
1576 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001577 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001578
Stephen Hemminger291ea612006-09-26 11:57:41 -07001579 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001580 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001581 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001582 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583
1584 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001585 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586
1587 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1588 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001589
1590 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001591 le = get_tx_le(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001592 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001593 le->ctrl = 0;
1594 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595 }
1596
1597 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001598 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001599 le->length = cpu_to_le16(frag->size);
1600 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001601 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001602
Stephen Hemminger291ea612006-09-26 11:57:41 -07001603 re = tx_le_re(sky2, le);
1604 re->skb = skb;
1605 pci_unmap_addr_set(re, mapaddr, mapping);
1606 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609 le->ctrl |= EOP;
1610
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001611 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1612 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001613
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001614 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001616 dev->trans_start = jiffies;
1617 return NETDEV_TX_OK;
1618}
1619
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001620/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001621 * Free ring elements from starting at tx_cons until "done"
1622 *
1623 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001624 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001625 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001626static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001627{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001628 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001629 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001630 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001631
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001632 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001633
Stephen Hemminger291ea612006-09-26 11:57:41 -07001634 for (idx = sky2->tx_cons; idx != done;
1635 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1636 struct sky2_tx_le *le = sky2->tx_le + idx;
1637 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001638
Stephen Hemminger291ea612006-09-26 11:57:41 -07001639 switch(le->opcode & ~HW_OWNER) {
1640 case OP_LARGESEND:
1641 case OP_PACKET:
1642 pci_unmap_single(pdev,
1643 pci_unmap_addr(re, mapaddr),
1644 pci_unmap_len(re, maplen),
1645 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001646 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001647 case OP_BUFFER:
1648 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1649 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001650 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001651 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652 }
1653
Stephen Hemminger291ea612006-09-26 11:57:41 -07001654 if (le->ctrl & EOP) {
1655 if (unlikely(netif_msg_tx_done(sky2)))
1656 printk(KERN_DEBUG "%s: tx done %u\n",
1657 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001658
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001659 dev->stats.tx_packets++;
1660 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001661
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001662 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001663 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001664 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001665 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001666
Stephen Hemminger291ea612006-09-26 11:57:41 -07001667 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001668 smp_mb();
1669
Stephen Hemminger22e11702006-07-12 15:23:48 -07001670 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001672}
1673
1674/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001675static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001676{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001677 struct sky2_port *sky2 = netdev_priv(dev);
1678
1679 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001680 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001681 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682}
1683
1684/* Network shutdown */
1685static int sky2_down(struct net_device *dev)
1686{
1687 struct sky2_port *sky2 = netdev_priv(dev);
1688 struct sky2_hw *hw = sky2->hw;
1689 unsigned port = sky2->port;
1690 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001691 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692
Stephen Hemminger1b537562005-12-20 15:08:07 -08001693 /* Never really got started! */
1694 if (!sky2->tx_le)
1695 return 0;
1696
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697 if (netif_msg_ifdown(sky2))
1698 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1699
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001700 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701 netif_stop_queue(dev);
1702
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001703 /* Disable port IRQ */
1704 imask = sky2_read32(hw, B0_IMSK);
1705 imask &= ~portirq_msk[port];
1706 sky2_write32(hw, B0_IMSK, imask);
1707
Stephen Hemminger6de16232007-10-17 13:26:42 -07001708 synchronize_irq(hw->pdev->irq);
1709
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001710 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001711
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001712 /* Stop transmitter */
1713 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1714 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1715
1716 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001717 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718
1719 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001720 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001721 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1722
Stephen Hemminger6de16232007-10-17 13:26:42 -07001723 /* Make sure no packets are pending */
1724 napi_synchronize(&hw->napi);
1725
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001726 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1727
1728 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001729 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1730 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001731 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1732
1733 /* Disable Force Sync bit and Enable Alloc bit */
1734 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1735 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1736
1737 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1738 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1739 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1740
1741 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001742 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1743 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744
1745 /* Reset the Tx prefetch units */
1746 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1747 PREF_UNIT_RST_SET);
1748
1749 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1750
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001751 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001752
1753 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1754 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1755
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001756 sky2_phy_power(hw, port, 0);
1757
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001758 netif_carrier_off(dev);
1759
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001760 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1762
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001763 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764 sky2_rx_clean(sky2);
1765
1766 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1767 sky2->rx_le, sky2->rx_le_map);
1768 kfree(sky2->rx_ring);
1769
1770 pci_free_consistent(hw->pdev,
1771 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1772 sky2->tx_le, sky2->tx_le_map);
1773 kfree(sky2->tx_ring);
1774
Stephen Hemminger1b537562005-12-20 15:08:07 -08001775 sky2->tx_le = NULL;
1776 sky2->rx_le = NULL;
1777
1778 sky2->rx_ring = NULL;
1779 sky2->tx_ring = NULL;
1780
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001781 return 0;
1782}
1783
1784static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1785{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001786 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001787 return SPEED_1000;
1788
Stephen Hemminger05745c42007-09-19 15:36:45 -07001789 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1790 if (aux & PHY_M_PS_SPEED_100)
1791 return SPEED_100;
1792 else
1793 return SPEED_10;
1794 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795
1796 switch (aux & PHY_M_PS_SPEED_MSK) {
1797 case PHY_M_PS_SPEED_1000:
1798 return SPEED_1000;
1799 case PHY_M_PS_SPEED_100:
1800 return SPEED_100;
1801 default:
1802 return SPEED_10;
1803 }
1804}
1805
1806static void sky2_link_up(struct sky2_port *sky2)
1807{
1808 struct sky2_hw *hw = sky2->hw;
1809 unsigned port = sky2->port;
1810 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001811 static const char *fc_name[] = {
1812 [FC_NONE] = "none",
1813 [FC_TX] = "tx",
1814 [FC_RX] = "rx",
1815 [FC_BOTH] = "both",
1816 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001818 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001819 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1821 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001822
1823 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1824
1825 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826
Stephen Hemminger75e80682007-09-19 15:36:46 -07001827 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001830 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1832
1833 if (netif_msg_link(sky2))
1834 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001835 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836 sky2->netdev->name, sky2->speed,
1837 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001838 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001839}
1840
1841static void sky2_link_down(struct sky2_port *sky2)
1842{
1843 struct sky2_hw *hw = sky2->hw;
1844 unsigned port = sky2->port;
1845 u16 reg;
1846
1847 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1848
1849 reg = gma_read16(hw, port, GM_GP_CTRL);
1850 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1851 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001853 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
1855 /* Turn on link LED */
1856 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1857
1858 if (netif_msg_link(sky2))
1859 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001860
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001861 sky2_phy_init(hw, port);
1862}
1863
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001864static enum flow_control sky2_flow(int rx, int tx)
1865{
1866 if (rx)
1867 return tx ? FC_BOTH : FC_RX;
1868 else
1869 return tx ? FC_TX : FC_NONE;
1870}
1871
Stephen Hemminger793b8832005-09-14 16:06:14 -07001872static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1873{
1874 struct sky2_hw *hw = sky2->hw;
1875 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001876 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001877
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001878 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001879 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001880 if (lpa & PHY_M_AN_RF) {
1881 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1882 return -1;
1883 }
1884
Stephen Hemminger793b8832005-09-14 16:06:14 -07001885 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1886 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1887 sky2->netdev->name);
1888 return -1;
1889 }
1890
Stephen Hemminger793b8832005-09-14 16:06:14 -07001891 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001892 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001893
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001894 /* Since the pause result bits seem to in different positions on
1895 * different chips. look at registers.
1896 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001897 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001898 /* Shift for bits in fiber PHY */
1899 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1900 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001901
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001902 if (advert & ADVERTISE_1000XPAUSE)
1903 advert |= ADVERTISE_PAUSE_CAP;
1904 if (advert & ADVERTISE_1000XPSE_ASYM)
1905 advert |= ADVERTISE_PAUSE_ASYM;
1906 if (lpa & LPA_1000XPAUSE)
1907 lpa |= LPA_PAUSE_CAP;
1908 if (lpa & LPA_1000XPAUSE_ASYM)
1909 lpa |= LPA_PAUSE_ASYM;
1910 }
1911
1912 sky2->flow_status = FC_NONE;
1913 if (advert & ADVERTISE_PAUSE_CAP) {
1914 if (lpa & LPA_PAUSE_CAP)
1915 sky2->flow_status = FC_BOTH;
1916 else if (advert & ADVERTISE_PAUSE_ASYM)
1917 sky2->flow_status = FC_RX;
1918 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1919 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1920 sky2->flow_status = FC_TX;
1921 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001922
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001923 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001924 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001925 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001926
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001927 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001928 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1929 else
1930 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1931
1932 return 0;
1933}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001935/* Interrupt from PHY */
1936static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001938 struct net_device *dev = hw->dev[port];
1939 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001940 u16 istatus, phystat;
1941
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001942 if (!netif_running(dev))
1943 return;
1944
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001945 spin_lock(&sky2->phy_lock);
1946 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1947 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1948
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949 if (netif_msg_intr(sky2))
1950 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1951 sky2->netdev->name, istatus, phystat);
1952
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001953 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001954 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001956 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957 }
1958
Stephen Hemminger793b8832005-09-14 16:06:14 -07001959 if (istatus & PHY_M_IS_LSP_CHANGE)
1960 sky2->speed = sky2_phy_speed(hw, phystat);
1961
1962 if (istatus & PHY_M_IS_DUP_CHANGE)
1963 sky2->duplex =
1964 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1965
1966 if (istatus & PHY_M_IS_LST_CHANGE) {
1967 if (phystat & PHY_M_PS_LINK_UP)
1968 sky2_link_up(sky2);
1969 else
1970 sky2_link_down(sky2);
1971 }
1972out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001973 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974}
1975
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001976/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001977 * and tx queue is full (stopped).
1978 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979static void sky2_tx_timeout(struct net_device *dev)
1980{
1981 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001982 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983
1984 if (netif_msg_timer(sky2))
1985 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1986
Stephen Hemminger8f246642006-03-20 15:48:21 -08001987 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001988 dev->name, sky2->tx_cons, sky2->tx_prod,
1989 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1990 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001991
Stephen Hemminger81906792007-02-15 16:40:33 -08001992 /* can't restart safely under softirq */
1993 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001994}
1995
1996static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1997{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001998 struct sky2_port *sky2 = netdev_priv(dev);
1999 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002000 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002001 int err;
2002 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002003 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002004
2005 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2006 return -EINVAL;
2007
Stephen Hemminger05745c42007-09-19 15:36:45 -07002008 if (new_mtu > ETH_DATA_LEN &&
2009 (hw->chip_id == CHIP_ID_YUKON_FE ||
2010 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002011 return -EINVAL;
2012
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002013 if (!netif_running(dev)) {
2014 dev->mtu = new_mtu;
2015 return 0;
2016 }
2017
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002018 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002019 sky2_write32(hw, B0_IMSK, 0);
2020
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002021 dev->trans_start = jiffies; /* prevent tx timeout */
2022 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002023 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002024
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002025 synchronize_irq(hw->pdev->irq);
2026
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002027 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002028 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002029
2030 ctl = gma_read16(hw, port, GM_GP_CTRL);
2031 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002032 sky2_rx_stop(sky2);
2033 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002034
2035 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002036
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002037 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2038 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002039
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002040 if (dev->mtu > ETH_DATA_LEN)
2041 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002042
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002043 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002044
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002045 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002046
2047 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002048 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002049
David S. Millerd1d08d12008-01-07 20:53:33 -08002050 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002051 napi_enable(&hw->napi);
2052
Stephen Hemminger1b537562005-12-20 15:08:07 -08002053 if (err)
2054 dev_close(dev);
2055 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002056 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002057
Stephen Hemminger1b537562005-12-20 15:08:07 -08002058 netif_wake_queue(dev);
2059 }
2060
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061 return err;
2062}
2063
Stephen Hemminger14d02632006-09-26 11:57:43 -07002064/* For small just reuse existing skb for next receive */
2065static struct sk_buff *receive_copy(struct sky2_port *sky2,
2066 const struct rx_ring_info *re,
2067 unsigned length)
2068{
2069 struct sk_buff *skb;
2070
2071 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2072 if (likely(skb)) {
2073 skb_reserve(skb, 2);
2074 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2075 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002076 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002077 skb->ip_summed = re->skb->ip_summed;
2078 skb->csum = re->skb->csum;
2079 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2080 length, PCI_DMA_FROMDEVICE);
2081 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002082 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002083 }
2084 return skb;
2085}
2086
2087/* Adjust length of skb with fragments to match received data */
2088static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2089 unsigned int length)
2090{
2091 int i, num_frags;
2092 unsigned int size;
2093
2094 /* put header into skb */
2095 size = min(length, hdr_space);
2096 skb->tail += size;
2097 skb->len += size;
2098 length -= size;
2099
2100 num_frags = skb_shinfo(skb)->nr_frags;
2101 for (i = 0; i < num_frags; i++) {
2102 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2103
2104 if (length == 0) {
2105 /* don't need this page */
2106 __free_page(frag->page);
2107 --skb_shinfo(skb)->nr_frags;
2108 } else {
2109 size = min(length, (unsigned) PAGE_SIZE);
2110
2111 frag->size = size;
2112 skb->data_len += size;
2113 skb->truesize += size;
2114 skb->len += size;
2115 length -= size;
2116 }
2117 }
2118}
2119
2120/* Normal packet - take skb from ring element and put in a new one */
2121static struct sk_buff *receive_new(struct sky2_port *sky2,
2122 struct rx_ring_info *re,
2123 unsigned int length)
2124{
2125 struct sk_buff *skb, *nskb;
2126 unsigned hdr_space = sky2->rx_data_size;
2127
Stephen Hemminger14d02632006-09-26 11:57:43 -07002128 /* Don't be tricky about reusing pages (yet) */
2129 nskb = sky2_rx_alloc(sky2);
2130 if (unlikely(!nskb))
2131 return NULL;
2132
2133 skb = re->skb;
2134 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2135
2136 prefetch(skb->data);
2137 re->skb = nskb;
2138 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2139
2140 if (skb_shinfo(skb)->nr_frags)
2141 skb_put_frags(skb, hdr_space, length);
2142 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002143 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002144 return skb;
2145}
2146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147/*
2148 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002149 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002150 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002151static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002152 u16 length, u32 status)
2153{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002154 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002155 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002156 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002157 u16 count = (status & GMR_FS_LEN) >> 16;
2158
2159#ifdef SKY2_VLAN_TAG_USED
2160 /* Account for vlan tag */
2161 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2162 count -= VLAN_HLEN;
2163#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164
2165 if (unlikely(netif_msg_rx_status(sky2)))
2166 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002167 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168
Stephen Hemminger793b8832005-09-14 16:06:14 -07002169 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002170 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002171
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002172 /* This chip has hardware problems that generates bogus status.
2173 * So do only marginal checking and expect higher level protocols
2174 * to handle crap frames.
2175 */
2176 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2177 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2178 length != count)
2179 goto okay;
2180
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002181 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002182 goto error;
2183
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002184 if (!(status & GMR_FS_RX_OK))
2185 goto resubmit;
2186
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002187 /* if length reported by DMA does not match PHY, packet was truncated */
2188 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002189 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002190
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002191okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002192 if (length < copybreak)
2193 skb = receive_copy(sky2, re, length);
2194 else
2195 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002196resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002197 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002198
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199 return skb;
2200
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002201len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002202 /* Truncation of overlength packets
2203 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002204 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002205 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002206 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2207 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002208 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002209
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002210error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002211 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002212 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002213 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002214 goto resubmit;
2215 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002216
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002217 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002218 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002219 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002220
2221 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002222 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002224 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002225 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002226 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002227
Stephen Hemminger793b8832005-09-14 16:06:14 -07002228 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002229}
2230
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002231/* Transmit complete */
2232static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002233{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002234 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002235
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002236 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002237 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002238 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002239 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002240 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002241}
2242
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002243/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002244static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002245{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002246 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002247 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002248
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002249 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002250 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002251 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002252 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002253 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002254 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002255 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002256 u32 status;
2257 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002258 u8 opcode = le->opcode;
2259
2260 if (!(opcode & HW_OWNER))
2261 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002262
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002263 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002264
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002265 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002266 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002267 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002268 length = le16_to_cpu(le->length);
2269 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002271 le->opcode = 0;
2272 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002273 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002274 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002275 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002276 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002277 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002278 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002279 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002280
Stephen Hemminger69161612007-06-04 17:23:26 -07002281 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002282 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002283 if (sky2->rx_csum &&
2284 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2285 (le->css & CSS_TCPUDPCSOK))
2286 skb->ip_summed = CHECKSUM_UNNECESSARY;
2287 else
2288 skb->ip_summed = CHECKSUM_NONE;
2289 }
2290
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002291 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002292 dev->stats.rx_packets++;
2293 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002294 dev->last_rx = jiffies;
2295
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002296#ifdef SKY2_VLAN_TAG_USED
2297 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2298 vlan_hwaccel_receive_skb(skb,
2299 sky2->vlgrp,
2300 be16_to_cpu(sky2->rx_tag));
2301 } else
2302#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002303 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002304
Stephen Hemminger22e11702006-07-12 15:23:48 -07002305 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002306 if (++work_done >= to_do)
2307 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002308 break;
2309
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002310#ifdef SKY2_VLAN_TAG_USED
2311 case OP_RXVLAN:
2312 sky2->rx_tag = length;
2313 break;
2314
2315 case OP_RXCHKSVLAN:
2316 sky2->rx_tag = length;
2317 /* fall through */
2318#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002319 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002320 if (!sky2->rx_csum)
2321 break;
2322
Stephen Hemminger05745c42007-09-19 15:36:45 -07002323 /* If this happens then driver assuming wrong format */
2324 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2325 if (net_ratelimit())
2326 printk(KERN_NOTICE "%s: unexpected"
2327 " checksum status\n",
2328 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002329 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002330 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002331
Stephen Hemminger87418302007-03-08 12:42:30 -08002332 /* Both checksum counters are programmed to start at
2333 * the same offset, so unless there is a problem they
2334 * should match. This failure is an early indication that
2335 * hardware receive checksumming won't work.
2336 */
2337 if (likely(status >> 16 == (status & 0xffff))) {
2338 skb = sky2->rx_ring[sky2->rx_next].skb;
2339 skb->ip_summed = CHECKSUM_COMPLETE;
2340 skb->csum = status & 0xffff;
2341 } else {
2342 printk(KERN_NOTICE PFX "%s: hardware receive "
2343 "checksum problem (status = %#x)\n",
2344 dev->name, status);
2345 sky2->rx_csum = 0;
2346 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002347 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002348 BMU_DIS_RX_CHKSUM);
2349 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002350 break;
2351
2352 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002353 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002354 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2355 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002356 if (hw->dev[1])
2357 sky2_tx_done(hw->dev[1],
2358 ((status >> 24) & 0xff)
2359 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002360 break;
2361
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362 default:
2363 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002364 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002365 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002366 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002367 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002368
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002369 /* Fully processed status ring so clear irq */
2370 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2371
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002372exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002373 if (rx[0])
2374 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002375
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002376 if (rx[1])
2377 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002378
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002379 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380}
2381
2382static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2383{
2384 struct net_device *dev = hw->dev[port];
2385
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002386 if (net_ratelimit())
2387 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2388 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002389
2390 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002391 if (net_ratelimit())
2392 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2393 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002394 /* Clear IRQ */
2395 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2396 }
2397
2398 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002399 if (net_ratelimit())
2400 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2401 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402
2403 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2404 }
2405
2406 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002407 if (net_ratelimit())
2408 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2410 }
2411
2412 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002413 if (net_ratelimit())
2414 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002415 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2416 }
2417
2418 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002419 if (net_ratelimit())
2420 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2421 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2423 }
2424}
2425
2426static void sky2_hw_intr(struct sky2_hw *hw)
2427{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002428 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002429 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002430 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2431
2432 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433
Stephen Hemminger793b8832005-09-14 16:06:14 -07002434 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002436
2437 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002438 u16 pci_err;
2439
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002440 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002441 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002442 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002443 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002445 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002446 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447 }
2448
2449 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002450 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002451 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002452
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002453 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2454 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2455 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002456 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002457 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002458
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002459 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002460 }
2461
2462 if (status & Y2_HWE_L1_MASK)
2463 sky2_hw_error(hw, 0, status);
2464 status >>= 8;
2465 if (status & Y2_HWE_L1_MASK)
2466 sky2_hw_error(hw, 1, status);
2467}
2468
2469static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2470{
2471 struct net_device *dev = hw->dev[port];
2472 struct sky2_port *sky2 = netdev_priv(dev);
2473 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2474
2475 if (netif_msg_intr(sky2))
2476 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2477 dev->name, status);
2478
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002479 if (status & GM_IS_RX_CO_OV)
2480 gma_read16(hw, port, GM_RX_IRQ_SRC);
2481
2482 if (status & GM_IS_TX_CO_OV)
2483 gma_read16(hw, port, GM_TX_IRQ_SRC);
2484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002485 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002486 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002487 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2488 }
2489
2490 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002491 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2493 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002494}
2495
Stephen Hemminger40b01722007-04-11 14:47:59 -07002496/* This should never happen it is a bug. */
2497static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2498 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002499{
2500 struct net_device *dev = hw->dev[port];
2501 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002502 unsigned idx;
2503 const u64 *le = (q == Q_R1 || q == Q_R2)
2504 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002505
Stephen Hemminger40b01722007-04-11 14:47:59 -07002506 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2507 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2508 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2509 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002510
Stephen Hemminger40b01722007-04-11 14:47:59 -07002511 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002512}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002513
Stephen Hemminger75e80682007-09-19 15:36:46 -07002514static int sky2_rx_hung(struct net_device *dev)
2515{
2516 struct sky2_port *sky2 = netdev_priv(dev);
2517 struct sky2_hw *hw = sky2->hw;
2518 unsigned port = sky2->port;
2519 unsigned rxq = rxqaddr[port];
2520 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2521 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2522 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2523 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2524
2525 /* If idle and MAC or PCI is stuck */
2526 if (sky2->check.last == dev->last_rx &&
2527 ((mac_rp == sky2->check.mac_rp &&
2528 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2529 /* Check if the PCI RX hang */
2530 (fifo_rp == sky2->check.fifo_rp &&
2531 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2532 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2533 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2534 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2535 return 1;
2536 } else {
2537 sky2->check.last = dev->last_rx;
2538 sky2->check.mac_rp = mac_rp;
2539 sky2->check.mac_lev = mac_lev;
2540 sky2->check.fifo_rp = fifo_rp;
2541 sky2->check.fifo_lev = fifo_lev;
2542 return 0;
2543 }
2544}
2545
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002546static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002547{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002548 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002549
Stephen Hemminger75e80682007-09-19 15:36:46 -07002550 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002551 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002552 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002553 } else {
2554 int i, active = 0;
2555
2556 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002557 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002558 if (!netif_running(dev))
2559 continue;
2560 ++active;
2561
2562 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002563 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002564 sky2_rx_hung(dev)) {
2565 pr_info(PFX "%s: receiver hang detected\n",
2566 dev->name);
2567 schedule_work(&hw->restart_work);
2568 return;
2569 }
2570 }
2571
2572 if (active == 0)
2573 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002574 }
2575
Stephen Hemminger75e80682007-09-19 15:36:46 -07002576 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002577}
2578
Stephen Hemminger40b01722007-04-11 14:47:59 -07002579/* Hardware/software error handling */
2580static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002582 if (net_ratelimit())
2583 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002585 if (status & Y2_IS_HW_ERR)
2586 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002587
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002588 if (status & Y2_IS_IRQ_MAC1)
2589 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002591 if (status & Y2_IS_IRQ_MAC2)
2592 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002593
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002594 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002595 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002596
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002597 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002598 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002599
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002600 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002601 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002602
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002603 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002604 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2605}
2606
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002607static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002608{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002609 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002610 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002611 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002612 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002613
2614 if (unlikely(status & Y2_IS_ERROR))
2615 sky2_err_intr(hw, status);
2616
2617 if (status & Y2_IS_IRQ_PHY1)
2618 sky2_phy_intr(hw, 0);
2619
2620 if (status & Y2_IS_IRQ_PHY2)
2621 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622
Stephen Hemminger26691832007-10-11 18:31:13 -07002623 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2624 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002625
David S. Miller6f535762007-10-11 18:08:29 -07002626 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002627 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002628 }
David S. Miller6f535762007-10-11 18:08:29 -07002629
Stephen Hemminger26691832007-10-11 18:31:13 -07002630 /* Bug/Errata workaround?
2631 * Need to kick the TX irq moderation timer.
2632 */
2633 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2634 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2635 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2636 }
2637 napi_complete(napi);
2638 sky2_read32(hw, B0_Y2_SP_LISR);
2639done:
2640
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002641 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002642}
2643
David Howells7d12e782006-10-05 14:55:46 +01002644static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002645{
2646 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002647 u32 status;
2648
2649 /* Reading this mask interrupts as side effect */
2650 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2651 if (status == 0 || status == ~0)
2652 return IRQ_NONE;
2653
2654 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002655
2656 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002657
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002658 return IRQ_HANDLED;
2659}
2660
2661#ifdef CONFIG_NET_POLL_CONTROLLER
2662static void sky2_netpoll(struct net_device *dev)
2663{
2664 struct sky2_port *sky2 = netdev_priv(dev);
2665
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002666 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002667}
2668#endif
2669
2670/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002671static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002672{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002673 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002674 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002675 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002676 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002677 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002678 return 125;
2679
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002681 return 100;
2682
2683 case CHIP_ID_YUKON_FE_P:
2684 return 50;
2685
2686 case CHIP_ID_YUKON_XL:
2687 return 156;
2688
2689 default:
2690 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691 }
2692}
2693
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2695{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002696 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697}
2698
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002699static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2700{
2701 return clk / sky2_mhz(hw);
2702}
2703
2704
Stephen Hemmingere3173832007-02-06 10:45:39 -08002705static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002706{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002707 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002708
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002709 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002710 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002711
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002712 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002714 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002715 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2716
2717 switch(hw->chip_id) {
2718 case CHIP_ID_YUKON_XL:
2719 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002720 | SKY2_HW_NEWER_PHY;
2721 if (hw->chip_rev < 3)
2722 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2723
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002724 break;
2725
2726 case CHIP_ID_YUKON_EC_U:
2727 hw->flags = SKY2_HW_GIGABIT
2728 | SKY2_HW_NEWER_PHY
2729 | SKY2_HW_ADV_POWER_CTL;
2730 break;
2731
2732 case CHIP_ID_YUKON_EX:
2733 hw->flags = SKY2_HW_GIGABIT
2734 | SKY2_HW_NEWER_PHY
2735 | SKY2_HW_NEW_LE
2736 | SKY2_HW_ADV_POWER_CTL;
2737
2738 /* New transmit checksum */
2739 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2740 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2741 break;
2742
2743 case CHIP_ID_YUKON_EC:
2744 /* This rev is really old, and requires untested workarounds */
2745 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2746 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2747 return -EOPNOTSUPP;
2748 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002749 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002750 break;
2751
2752 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002753 break;
2754
Stephen Hemminger05745c42007-09-19 15:36:45 -07002755 case CHIP_ID_YUKON_FE_P:
2756 hw->flags = SKY2_HW_NEWER_PHY
2757 | SKY2_HW_NEW_LE
2758 | SKY2_HW_AUTO_TX_SUM
2759 | SKY2_HW_ADV_POWER_CTL;
2760 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002761
2762 case CHIP_ID_YUKON_SUPR:
2763 hw->flags = SKY2_HW_GIGABIT
2764 | SKY2_HW_NEWER_PHY
2765 | SKY2_HW_NEW_LE
2766 | SKY2_HW_AUTO_TX_SUM
2767 | SKY2_HW_ADV_POWER_CTL;
2768 break;
2769
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002770 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002771 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2772 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002773 return -EOPNOTSUPP;
2774 }
2775
Stephen Hemmingere3173832007-02-06 10:45:39 -08002776 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002777 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2778 hw->flags |= SKY2_HW_FIBRE_PHY;
2779
2780
Stephen Hemmingere3173832007-02-06 10:45:39 -08002781 hw->ports = 1;
2782 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2783 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2784 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2785 ++hw->ports;
2786 }
2787
2788 return 0;
2789}
2790
2791static void sky2_reset(struct sky2_hw *hw)
2792{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002793 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002794 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002795 int i, cap;
2796 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002797
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002798 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002799 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2800 status = sky2_read16(hw, HCU_CCSR);
2801 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2802 HCU_CCSR_UC_STATE_MSK);
2803 sky2_write16(hw, HCU_CCSR, status);
2804 } else
2805 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2806 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002807
2808 /* do a SW reset */
2809 sky2_write8(hw, B0_CTST, CS_RST_SET);
2810 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2811
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002812 /* allow writes to PCI config */
2813 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2814
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002815 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002816 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002817 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002818 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002819
2820 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2821
Stephen Hemminger555382c2007-08-29 12:58:14 -07002822 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2823 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002824 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2825 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002826
Stephen Hemminger555382c2007-08-29 12:58:14 -07002827 /* If error bit is stuck on ignore it */
2828 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2829 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002830 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002831 hwe_mask |= Y2_IS_PCI_EXP;
2832 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002833
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002834 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835
2836 for (i = 0; i < hw->ports; i++) {
2837 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2838 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002839
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002840 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2841 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002842 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2843 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2844 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002845 }
2846
Stephen Hemminger793b8832005-09-14 16:06:14 -07002847 /* Clear I2C IRQ noise */
2848 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849
2850 /* turn off hardware timer (unused) */
2851 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2852 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002853
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2855
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002856 /* Turn off descriptor polling */
2857 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002858
2859 /* Turn off receive timestamp */
2860 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002861 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862
2863 /* enable the Tx Arbiters */
2864 for (i = 0; i < hw->ports; i++)
2865 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2866
2867 /* Initialize ram interface */
2868 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002869 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
2871 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2872 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2873 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2874 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2875 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2876 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2877 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2878 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2879 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2880 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2881 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2882 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2883 }
2884
Stephen Hemminger555382c2007-08-29 12:58:14 -07002885 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002887 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002888 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002890 memset(hw->st_le, 0, STATUS_LE_BYTES);
2891 hw->st_idx = 0;
2892
2893 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2894 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2895
2896 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002897 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002898
2899 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002900 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002901
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002902 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2903 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002904
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002905 /* set Status-FIFO ISR watermark */
2906 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2907 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2908 else
2909 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002910
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002911 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002912 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2913 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914
Stephen Hemminger793b8832005-09-14 16:06:14 -07002915 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002916 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2917
2918 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2919 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2920 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002921}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002922
Stephen Hemminger81906792007-02-15 16:40:33 -08002923static void sky2_restart(struct work_struct *work)
2924{
2925 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2926 struct net_device *dev;
2927 int i, err;
2928
Stephen Hemminger81906792007-02-15 16:40:33 -08002929 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08002930 for (i = 0; i < hw->ports; i++) {
2931 dev = hw->dev[i];
2932 if (netif_running(dev))
2933 sky2_down(dev);
2934 }
2935
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08002936 napi_disable(&hw->napi);
2937 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08002938 sky2_reset(hw);
2939 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002940 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002941
2942 for (i = 0; i < hw->ports; i++) {
2943 dev = hw->dev[i];
2944 if (netif_running(dev)) {
2945 err = sky2_up(dev);
2946 if (err) {
2947 printk(KERN_INFO PFX "%s: could not restart %d\n",
2948 dev->name, err);
2949 dev_close(dev);
2950 }
2951 }
2952 }
2953
Stephen Hemminger81906792007-02-15 16:40:33 -08002954 rtnl_unlock();
2955}
2956
Stephen Hemmingere3173832007-02-06 10:45:39 -08002957static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2958{
2959 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2960}
2961
2962static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2963{
2964 const struct sky2_port *sky2 = netdev_priv(dev);
2965
2966 wol->supported = sky2_wol_supported(sky2->hw);
2967 wol->wolopts = sky2->wol;
2968}
2969
2970static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2971{
2972 struct sky2_port *sky2 = netdev_priv(dev);
2973 struct sky2_hw *hw = sky2->hw;
2974
2975 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2976 return -EOPNOTSUPP;
2977
2978 sky2->wol = wol->wolopts;
2979
Stephen Hemminger05745c42007-09-19 15:36:45 -07002980 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2981 hw->chip_id == CHIP_ID_YUKON_EX ||
2982 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002983 sky2_write32(hw, B0_CTST, sky2->wol
2984 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2985
2986 if (!netif_running(dev))
2987 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002988 return 0;
2989}
2990
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002991static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002992{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002993 if (sky2_is_copper(hw)) {
2994 u32 modes = SUPPORTED_10baseT_Half
2995 | SUPPORTED_10baseT_Full
2996 | SUPPORTED_100baseT_Half
2997 | SUPPORTED_100baseT_Full
2998 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003000 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003001 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003002 | SUPPORTED_1000baseT_Full;
3003 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003004 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003005 return SUPPORTED_1000baseT_Half
3006 | SUPPORTED_1000baseT_Full
3007 | SUPPORTED_Autoneg
3008 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003009}
3010
Stephen Hemminger793b8832005-09-14 16:06:14 -07003011static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012{
3013 struct sky2_port *sky2 = netdev_priv(dev);
3014 struct sky2_hw *hw = sky2->hw;
3015
3016 ecmd->transceiver = XCVR_INTERNAL;
3017 ecmd->supported = sky2_supported_modes(hw);
3018 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003019 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003021 ecmd->speed = sky2->speed;
3022 } else {
3023 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003025 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003026
3027 ecmd->advertising = sky2->advertising;
3028 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029 ecmd->duplex = sky2->duplex;
3030 return 0;
3031}
3032
3033static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3034{
3035 struct sky2_port *sky2 = netdev_priv(dev);
3036 const struct sky2_hw *hw = sky2->hw;
3037 u32 supported = sky2_supported_modes(hw);
3038
3039 if (ecmd->autoneg == AUTONEG_ENABLE) {
3040 ecmd->advertising = supported;
3041 sky2->duplex = -1;
3042 sky2->speed = -1;
3043 } else {
3044 u32 setting;
3045
Stephen Hemminger793b8832005-09-14 16:06:14 -07003046 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047 case SPEED_1000:
3048 if (ecmd->duplex == DUPLEX_FULL)
3049 setting = SUPPORTED_1000baseT_Full;
3050 else if (ecmd->duplex == DUPLEX_HALF)
3051 setting = SUPPORTED_1000baseT_Half;
3052 else
3053 return -EINVAL;
3054 break;
3055 case SPEED_100:
3056 if (ecmd->duplex == DUPLEX_FULL)
3057 setting = SUPPORTED_100baseT_Full;
3058 else if (ecmd->duplex == DUPLEX_HALF)
3059 setting = SUPPORTED_100baseT_Half;
3060 else
3061 return -EINVAL;
3062 break;
3063
3064 case SPEED_10:
3065 if (ecmd->duplex == DUPLEX_FULL)
3066 setting = SUPPORTED_10baseT_Full;
3067 else if (ecmd->duplex == DUPLEX_HALF)
3068 setting = SUPPORTED_10baseT_Half;
3069 else
3070 return -EINVAL;
3071 break;
3072 default:
3073 return -EINVAL;
3074 }
3075
3076 if ((setting & supported) == 0)
3077 return -EINVAL;
3078
3079 sky2->speed = ecmd->speed;
3080 sky2->duplex = ecmd->duplex;
3081 }
3082
3083 sky2->autoneg = ecmd->autoneg;
3084 sky2->advertising = ecmd->advertising;
3085
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003086 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003087 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003088 sky2_set_multicast(dev);
3089 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003090
3091 return 0;
3092}
3093
3094static void sky2_get_drvinfo(struct net_device *dev,
3095 struct ethtool_drvinfo *info)
3096{
3097 struct sky2_port *sky2 = netdev_priv(dev);
3098
3099 strcpy(info->driver, DRV_NAME);
3100 strcpy(info->version, DRV_VERSION);
3101 strcpy(info->fw_version, "N/A");
3102 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3103}
3104
3105static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003106 char name[ETH_GSTRING_LEN];
3107 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003108} sky2_stats[] = {
3109 { "tx_bytes", GM_TXO_OK_HI },
3110 { "rx_bytes", GM_RXO_OK_HI },
3111 { "tx_broadcast", GM_TXF_BC_OK },
3112 { "rx_broadcast", GM_RXF_BC_OK },
3113 { "tx_multicast", GM_TXF_MC_OK },
3114 { "rx_multicast", GM_RXF_MC_OK },
3115 { "tx_unicast", GM_TXF_UC_OK },
3116 { "rx_unicast", GM_RXF_UC_OK },
3117 { "tx_mac_pause", GM_TXF_MPAUSE },
3118 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003119 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120 { "late_collision",GM_TXF_LAT_COL },
3121 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003122 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003123 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003124
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003125 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003127 { "rx_64_byte_packets", GM_RXF_64B },
3128 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3129 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3130 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3131 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3132 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3133 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003134 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003135 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3136 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003137 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003138
3139 { "tx_64_byte_packets", GM_TXF_64B },
3140 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3141 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3142 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3143 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3144 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3145 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3146 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003147};
3148
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003149static u32 sky2_get_rx_csum(struct net_device *dev)
3150{
3151 struct sky2_port *sky2 = netdev_priv(dev);
3152
3153 return sky2->rx_csum;
3154}
3155
3156static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3157{
3158 struct sky2_port *sky2 = netdev_priv(dev);
3159
3160 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003161
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3163 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3164
3165 return 0;
3166}
3167
3168static u32 sky2_get_msglevel(struct net_device *netdev)
3169{
3170 struct sky2_port *sky2 = netdev_priv(netdev);
3171 return sky2->msg_enable;
3172}
3173
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003174static int sky2_nway_reset(struct net_device *dev)
3175{
3176 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003177
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003178 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003179 return -EINVAL;
3180
Stephen Hemminger1b537562005-12-20 15:08:07 -08003181 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003182 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003183
3184 return 0;
3185}
3186
Stephen Hemminger793b8832005-09-14 16:06:14 -07003187static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003188{
3189 struct sky2_hw *hw = sky2->hw;
3190 unsigned port = sky2->port;
3191 int i;
3192
3193 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003194 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003196 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197
Stephen Hemminger793b8832005-09-14 16:06:14 -07003198 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003199 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3200}
3201
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3203{
3204 struct sky2_port *sky2 = netdev_priv(netdev);
3205 sky2->msg_enable = value;
3206}
3207
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003208static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003210 switch (sset) {
3211 case ETH_SS_STATS:
3212 return ARRAY_SIZE(sky2_stats);
3213 default:
3214 return -EOPNOTSUPP;
3215 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003216}
3217
3218static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003219 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003220{
3221 struct sky2_port *sky2 = netdev_priv(dev);
3222
Stephen Hemminger793b8832005-09-14 16:06:14 -07003223 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003224}
3225
Stephen Hemminger793b8832005-09-14 16:06:14 -07003226static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227{
3228 int i;
3229
3230 switch (stringset) {
3231 case ETH_SS_STATS:
3232 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3233 memcpy(data + i * ETH_GSTRING_LEN,
3234 sky2_stats[i].name, ETH_GSTRING_LEN);
3235 break;
3236 }
3237}
3238
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239static int sky2_set_mac_address(struct net_device *dev, void *p)
3240{
3241 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003242 struct sky2_hw *hw = sky2->hw;
3243 unsigned port = sky2->port;
3244 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003245
3246 if (!is_valid_ether_addr(addr->sa_data))
3247 return -EADDRNOTAVAIL;
3248
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003250 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003251 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003252 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003253 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003254
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003255 /* virtual address for data */
3256 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3257
3258 /* physical address: used for pause frames */
3259 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003260
3261 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003262}
3263
Stephen Hemmingera052b522006-10-17 10:24:23 -07003264static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3265{
3266 u32 bit;
3267
3268 bit = ether_crc(ETH_ALEN, addr) & 63;
3269 filter[bit >> 3] |= 1 << (bit & 7);
3270}
3271
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003272static void sky2_set_multicast(struct net_device *dev)
3273{
3274 struct sky2_port *sky2 = netdev_priv(dev);
3275 struct sky2_hw *hw = sky2->hw;
3276 unsigned port = sky2->port;
3277 struct dev_mc_list *list = dev->mc_list;
3278 u16 reg;
3279 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003280 int rx_pause;
3281 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282
Stephen Hemmingera052b522006-10-17 10:24:23 -07003283 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003284 memset(filter, 0, sizeof(filter));
3285
3286 reg = gma_read16(hw, port, GM_RX_CTRL);
3287 reg |= GM_RXCR_UCF_ENA;
3288
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003289 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003290 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003291 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003292 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003293 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294 reg &= ~GM_RXCR_MCF_ENA;
3295 else {
3296 int i;
3297 reg |= GM_RXCR_MCF_ENA;
3298
Stephen Hemmingera052b522006-10-17 10:24:23 -07003299 if (rx_pause)
3300 sky2_add_filter(filter, pause_mc_addr);
3301
3302 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3303 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304 }
3305
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003307 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003308 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003309 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003311 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003312 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003313 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003314
3315 gma_write16(hw, port, GM_RX_CTRL, reg);
3316}
3317
3318/* Can have one global because blinking is controlled by
3319 * ethtool and that is always under RTNL mutex
3320 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003321static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003322{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003323 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003324
Stephen Hemminger793b8832005-09-14 16:06:14 -07003325 switch (hw->chip_id) {
3326 case CHIP_ID_YUKON_XL:
3327 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3328 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3329 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3330 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3331 PHY_M_LEDC_INIT_CTRL(7) |
3332 PHY_M_LEDC_STA1_CTRL(7) |
3333 PHY_M_LEDC_STA0_CTRL(7))
3334 : 0);
3335
3336 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3337 break;
3338
3339 default:
3340 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003341 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3342 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003343 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344}
3345
3346/* blink LED's for finding board */
3347static int sky2_phys_id(struct net_device *dev, u32 data)
3348{
3349 struct sky2_port *sky2 = netdev_priv(dev);
3350 struct sky2_hw *hw = sky2->hw;
3351 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003352 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003353 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003354 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003355 int onoff = 1;
3356
Stephen Hemminger793b8832005-09-14 16:06:14 -07003357 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003358 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3359 else
3360 ms = data * 1000;
3361
3362 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003363 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003364 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3365 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3366 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3367 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3368 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3369 } else {
3370 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3371 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003373
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003374 interrupted = 0;
3375 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003376 sky2_led(hw, port, onoff);
3377 onoff = !onoff;
3378
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003379 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003380 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003381 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003382
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383 ms -= 250;
3384 }
3385
3386 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003387 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3388 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3389 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3390 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3391 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3392 } else {
3393 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3394 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3395 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003396 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003397
3398 return 0;
3399}
3400
3401static void sky2_get_pauseparam(struct net_device *dev,
3402 struct ethtool_pauseparam *ecmd)
3403{
3404 struct sky2_port *sky2 = netdev_priv(dev);
3405
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003406 switch (sky2->flow_mode) {
3407 case FC_NONE:
3408 ecmd->tx_pause = ecmd->rx_pause = 0;
3409 break;
3410 case FC_TX:
3411 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3412 break;
3413 case FC_RX:
3414 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3415 break;
3416 case FC_BOTH:
3417 ecmd->tx_pause = ecmd->rx_pause = 1;
3418 }
3419
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 ecmd->autoneg = sky2->autoneg;
3421}
3422
3423static int sky2_set_pauseparam(struct net_device *dev,
3424 struct ethtool_pauseparam *ecmd)
3425{
3426 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003427
3428 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003429 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003430
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003431 if (netif_running(dev))
3432 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003434 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435}
3436
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003437static int sky2_get_coalesce(struct net_device *dev,
3438 struct ethtool_coalesce *ecmd)
3439{
3440 struct sky2_port *sky2 = netdev_priv(dev);
3441 struct sky2_hw *hw = sky2->hw;
3442
3443 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3444 ecmd->tx_coalesce_usecs = 0;
3445 else {
3446 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3447 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3448 }
3449 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3450
3451 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3452 ecmd->rx_coalesce_usecs = 0;
3453 else {
3454 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3455 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3456 }
3457 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3458
3459 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3460 ecmd->rx_coalesce_usecs_irq = 0;
3461 else {
3462 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3463 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3464 }
3465
3466 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3467
3468 return 0;
3469}
3470
3471/* Note: this affect both ports */
3472static int sky2_set_coalesce(struct net_device *dev,
3473 struct ethtool_coalesce *ecmd)
3474{
3475 struct sky2_port *sky2 = netdev_priv(dev);
3476 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003477 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003478
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003479 if (ecmd->tx_coalesce_usecs > tmax ||
3480 ecmd->rx_coalesce_usecs > tmax ||
3481 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003482 return -EINVAL;
3483
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003484 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003485 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003486 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003487 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003488 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003489 return -EINVAL;
3490
3491 if (ecmd->tx_coalesce_usecs == 0)
3492 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3493 else {
3494 sky2_write32(hw, STAT_TX_TIMER_INI,
3495 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3496 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3497 }
3498 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3499
3500 if (ecmd->rx_coalesce_usecs == 0)
3501 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3502 else {
3503 sky2_write32(hw, STAT_LEV_TIMER_INI,
3504 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3505 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3506 }
3507 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3508
3509 if (ecmd->rx_coalesce_usecs_irq == 0)
3510 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3511 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003512 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003513 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3514 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3515 }
3516 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3517 return 0;
3518}
3519
Stephen Hemminger793b8832005-09-14 16:06:14 -07003520static void sky2_get_ringparam(struct net_device *dev,
3521 struct ethtool_ringparam *ering)
3522{
3523 struct sky2_port *sky2 = netdev_priv(dev);
3524
3525 ering->rx_max_pending = RX_MAX_PENDING;
3526 ering->rx_mini_max_pending = 0;
3527 ering->rx_jumbo_max_pending = 0;
3528 ering->tx_max_pending = TX_RING_SIZE - 1;
3529
3530 ering->rx_pending = sky2->rx_pending;
3531 ering->rx_mini_pending = 0;
3532 ering->rx_jumbo_pending = 0;
3533 ering->tx_pending = sky2->tx_pending;
3534}
3535
3536static int sky2_set_ringparam(struct net_device *dev,
3537 struct ethtool_ringparam *ering)
3538{
3539 struct sky2_port *sky2 = netdev_priv(dev);
3540 int err = 0;
3541
3542 if (ering->rx_pending > RX_MAX_PENDING ||
3543 ering->rx_pending < 8 ||
3544 ering->tx_pending < MAX_SKB_TX_LE ||
3545 ering->tx_pending > TX_RING_SIZE - 1)
3546 return -EINVAL;
3547
3548 if (netif_running(dev))
3549 sky2_down(dev);
3550
3551 sky2->rx_pending = ering->rx_pending;
3552 sky2->tx_pending = ering->tx_pending;
3553
Stephen Hemminger1b537562005-12-20 15:08:07 -08003554 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003555 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003556 if (err)
3557 dev_close(dev);
3558 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003559
3560 return err;
3561}
3562
Stephen Hemminger793b8832005-09-14 16:06:14 -07003563static int sky2_get_regs_len(struct net_device *dev)
3564{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003565 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003566}
3567
3568/*
3569 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003570 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003571 */
3572static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3573 void *p)
3574{
3575 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003576 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003577 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003578
3579 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003580
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003581 for (b = 0; b < 128; b++) {
3582 /* This complicated switch statement is to make sure and
3583 * only access regions that are unreserved.
3584 * Some blocks are only valid on dual port cards.
3585 * and block 3 has some special diagnostic registers that
3586 * are poison.
3587 */
3588 switch (b) {
3589 case 3:
3590 /* skip diagnostic ram region */
3591 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3592 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003593
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003594 /* dual port cards only */
3595 case 5: /* Tx Arbiter 2 */
3596 case 9: /* RX2 */
3597 case 14 ... 15: /* TX2 */
3598 case 17: case 19: /* Ram Buffer 2 */
3599 case 22 ... 23: /* Tx Ram Buffer 2 */
3600 case 25: /* Rx MAC Fifo 1 */
3601 case 27: /* Tx MAC Fifo 2 */
3602 case 31: /* GPHY 2 */
3603 case 40 ... 47: /* Pattern Ram 2 */
3604 case 52: case 54: /* TCP Segmentation 2 */
3605 case 112 ... 116: /* GMAC 2 */
3606 if (sky2->hw->ports == 1)
3607 goto reserved;
3608 /* fall through */
3609 case 0: /* Control */
3610 case 2: /* Mac address */
3611 case 4: /* Tx Arbiter 1 */
3612 case 7: /* PCI express reg */
3613 case 8: /* RX1 */
3614 case 12 ... 13: /* TX1 */
3615 case 16: case 18:/* Rx Ram Buffer 1 */
3616 case 20 ... 21: /* Tx Ram Buffer 1 */
3617 case 24: /* Rx MAC Fifo 1 */
3618 case 26: /* Tx MAC Fifo 1 */
3619 case 28 ... 29: /* Descriptor and status unit */
3620 case 30: /* GPHY 1*/
3621 case 32 ... 39: /* Pattern Ram 1 */
3622 case 48: case 50: /* TCP Segmentation 1 */
3623 case 56 ... 60: /* PCI space */
3624 case 80 ... 84: /* GMAC 1 */
3625 memcpy_fromio(p, io, 128);
3626 break;
3627 default:
3628reserved:
3629 memset(p, 0, 128);
3630 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003631
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003632 p += 128;
3633 io += 128;
3634 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003635}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003636
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003637/* In order to do Jumbo packets on these chips, need to turn off the
3638 * transmit store/forward. Therefore checksum offload won't work.
3639 */
3640static int no_tx_offload(struct net_device *dev)
3641{
3642 const struct sky2_port *sky2 = netdev_priv(dev);
3643 const struct sky2_hw *hw = sky2->hw;
3644
Stephen Hemminger69161612007-06-04 17:23:26 -07003645 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003646}
3647
3648static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3649{
3650 if (data && no_tx_offload(dev))
3651 return -EINVAL;
3652
3653 return ethtool_op_set_tx_csum(dev, data);
3654}
3655
3656
3657static int sky2_set_tso(struct net_device *dev, u32 data)
3658{
3659 if (data && no_tx_offload(dev))
3660 return -EINVAL;
3661
3662 return ethtool_op_set_tso(dev, data);
3663}
3664
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003665static int sky2_get_eeprom_len(struct net_device *dev)
3666{
3667 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003668 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003669 u16 reg2;
3670
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003671 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003672 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3673}
3674
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003675static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003676{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003677 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003678
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003679 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003680
3681 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003682 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003683 } while (!(offset & PCI_VPD_ADDR_F));
3684
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003685 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003686 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003687}
3688
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003689static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003690{
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003691 sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
3692 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003693 do {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003694 offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003695 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003696}
3697
3698static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3699 u8 *data)
3700{
3701 struct sky2_port *sky2 = netdev_priv(dev);
3702 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3703 int length = eeprom->len;
3704 u16 offset = eeprom->offset;
3705
3706 if (!cap)
3707 return -EINVAL;
3708
3709 eeprom->magic = SKY2_EEPROM_MAGIC;
3710
3711 while (length > 0) {
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003712 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003713 int n = min_t(int, length, sizeof(val));
3714
3715 memcpy(data, &val, n);
3716 length -= n;
3717 data += n;
3718 offset += n;
3719 }
3720 return 0;
3721}
3722
3723static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3724 u8 *data)
3725{
3726 struct sky2_port *sky2 = netdev_priv(dev);
3727 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3728 int length = eeprom->len;
3729 u16 offset = eeprom->offset;
3730
3731 if (!cap)
3732 return -EINVAL;
3733
3734 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3735 return -EINVAL;
3736
3737 while (length > 0) {
3738 u32 val;
3739 int n = min_t(int, length, sizeof(val));
3740
3741 if (n < sizeof(val))
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003742 val = sky2_vpd_read(sky2->hw, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003743 memcpy(&val, data, n);
3744
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003745 sky2_vpd_write(sky2->hw, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003746
3747 length -= n;
3748 data += n;
3749 offset += n;
3750 }
3751 return 0;
3752}
3753
3754
Jeff Garzik7282d492006-09-13 14:30:00 -04003755static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003756 .get_settings = sky2_get_settings,
3757 .set_settings = sky2_set_settings,
3758 .get_drvinfo = sky2_get_drvinfo,
3759 .get_wol = sky2_get_wol,
3760 .set_wol = sky2_set_wol,
3761 .get_msglevel = sky2_get_msglevel,
3762 .set_msglevel = sky2_set_msglevel,
3763 .nway_reset = sky2_nway_reset,
3764 .get_regs_len = sky2_get_regs_len,
3765 .get_regs = sky2_get_regs,
3766 .get_link = ethtool_op_get_link,
3767 .get_eeprom_len = sky2_get_eeprom_len,
3768 .get_eeprom = sky2_get_eeprom,
3769 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003770 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003771 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003772 .set_tso = sky2_set_tso,
3773 .get_rx_csum = sky2_get_rx_csum,
3774 .set_rx_csum = sky2_set_rx_csum,
3775 .get_strings = sky2_get_strings,
3776 .get_coalesce = sky2_get_coalesce,
3777 .set_coalesce = sky2_set_coalesce,
3778 .get_ringparam = sky2_get_ringparam,
3779 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003780 .get_pauseparam = sky2_get_pauseparam,
3781 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003782 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003783 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003784 .get_ethtool_stats = sky2_get_ethtool_stats,
3785};
3786
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003787#ifdef CONFIG_SKY2_DEBUG
3788
3789static struct dentry *sky2_debug;
3790
3791static int sky2_debug_show(struct seq_file *seq, void *v)
3792{
3793 struct net_device *dev = seq->private;
3794 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003795 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003796 unsigned port = sky2->port;
3797 unsigned idx, last;
3798 int sop;
3799
3800 if (!netif_running(dev))
3801 return -ENETDOWN;
3802
3803 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3804 sky2_read32(hw, B0_ISRC),
3805 sky2_read32(hw, B0_IMSK),
3806 sky2_read32(hw, B0_Y2_SP_ICR));
3807
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003808 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003809 last = sky2_read16(hw, STAT_PUT_IDX);
3810
3811 if (hw->st_idx == last)
3812 seq_puts(seq, "Status ring (empty)\n");
3813 else {
3814 seq_puts(seq, "Status ring\n");
3815 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3816 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3817 const struct sky2_status_le *le = hw->st_le + idx;
3818 seq_printf(seq, "[%d] %#x %d %#x\n",
3819 idx, le->opcode, le->length, le->status);
3820 }
3821 seq_puts(seq, "\n");
3822 }
3823
3824 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3825 sky2->tx_cons, sky2->tx_prod,
3826 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3827 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3828
3829 /* Dump contents of tx ring */
3830 sop = 1;
3831 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3832 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3833 const struct sky2_tx_le *le = sky2->tx_le + idx;
3834 u32 a = le32_to_cpu(le->addr);
3835
3836 if (sop)
3837 seq_printf(seq, "%u:", idx);
3838 sop = 0;
3839
3840 switch(le->opcode & ~HW_OWNER) {
3841 case OP_ADDR64:
3842 seq_printf(seq, " %#x:", a);
3843 break;
3844 case OP_LRGLEN:
3845 seq_printf(seq, " mtu=%d", a);
3846 break;
3847 case OP_VLAN:
3848 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3849 break;
3850 case OP_TCPLISW:
3851 seq_printf(seq, " csum=%#x", a);
3852 break;
3853 case OP_LARGESEND:
3854 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3855 break;
3856 case OP_PACKET:
3857 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3858 break;
3859 case OP_BUFFER:
3860 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3861 break;
3862 default:
3863 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3864 a, le16_to_cpu(le->length));
3865 }
3866
3867 if (le->ctrl & EOP) {
3868 seq_putc(seq, '\n');
3869 sop = 1;
3870 }
3871 }
3872
3873 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3874 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3875 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3876 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3877
David S. Millerd1d08d12008-01-07 20:53:33 -08003878 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003879 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003880 return 0;
3881}
3882
3883static int sky2_debug_open(struct inode *inode, struct file *file)
3884{
3885 return single_open(file, sky2_debug_show, inode->i_private);
3886}
3887
3888static const struct file_operations sky2_debug_fops = {
3889 .owner = THIS_MODULE,
3890 .open = sky2_debug_open,
3891 .read = seq_read,
3892 .llseek = seq_lseek,
3893 .release = single_release,
3894};
3895
3896/*
3897 * Use network device events to create/remove/rename
3898 * debugfs file entries
3899 */
3900static int sky2_device_event(struct notifier_block *unused,
3901 unsigned long event, void *ptr)
3902{
3903 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003904 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003905
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003906 if (dev->open != sky2_up || !sky2_debug)
3907 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003908
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003909 switch(event) {
3910 case NETDEV_CHANGENAME:
3911 if (sky2->debugfs) {
3912 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3913 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003914 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003915 break;
3916
3917 case NETDEV_GOING_DOWN:
3918 if (sky2->debugfs) {
3919 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3920 dev->name);
3921 debugfs_remove(sky2->debugfs);
3922 sky2->debugfs = NULL;
3923 }
3924 break;
3925
3926 case NETDEV_UP:
3927 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3928 sky2_debug, dev,
3929 &sky2_debug_fops);
3930 if (IS_ERR(sky2->debugfs))
3931 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003932 }
3933
3934 return NOTIFY_DONE;
3935}
3936
3937static struct notifier_block sky2_notifier = {
3938 .notifier_call = sky2_device_event,
3939};
3940
3941
3942static __init void sky2_debug_init(void)
3943{
3944 struct dentry *ent;
3945
3946 ent = debugfs_create_dir("sky2", NULL);
3947 if (!ent || IS_ERR(ent))
3948 return;
3949
3950 sky2_debug = ent;
3951 register_netdevice_notifier(&sky2_notifier);
3952}
3953
3954static __exit void sky2_debug_cleanup(void)
3955{
3956 if (sky2_debug) {
3957 unregister_netdevice_notifier(&sky2_notifier);
3958 debugfs_remove(sky2_debug);
3959 sky2_debug = NULL;
3960 }
3961}
3962
3963#else
3964#define sky2_debug_init()
3965#define sky2_debug_cleanup()
3966#endif
3967
3968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003969/* Initialize network device */
3970static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003971 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08003972 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003973{
3974 struct sky2_port *sky2;
3975 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3976
3977 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07003978 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003979 return NULL;
3980 }
3981
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003982 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003983 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003984 dev->open = sky2_up;
3985 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003986 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003987 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003988 dev->set_multicast_list = sky2_set_multicast;
3989 dev->set_mac_address = sky2_set_mac_address;
3990 dev->change_mtu = sky2_change_mtu;
3991 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3992 dev->tx_timeout = sky2_tx_timeout;
3993 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003994#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingera5e68c02007-11-06 11:45:40 -08003995 if (port == 0)
3996 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003997#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003998
3999 sky2 = netdev_priv(dev);
4000 sky2->netdev = dev;
4001 sky2->hw = hw;
4002 sky2->msg_enable = netif_msg_init(debug, default_msg);
4003
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004004 /* Auto speed and flow control */
4005 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004006 sky2->flow_mode = FC_BOTH;
4007
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004008 sky2->duplex = -1;
4009 sky2->speed = -1;
4010 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfbc2007-11-21 14:55:26 -08004011 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004012 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004013
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004014 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004015 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004016 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004017
4018 hw->dev[port] = dev;
4019
4020 sky2->port = port;
4021
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004022 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004023 if (highmem)
4024 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004025
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004026#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004027 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4028 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4029 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4030 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4031 dev->vlan_rx_register = sky2_vlan_rx_register;
4032 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004033#endif
4034
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004035 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004036 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07004037 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004038
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004039 return dev;
4040}
4041
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004042static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004043{
4044 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004045 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004046
4047 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004048 printk(KERN_INFO PFX "%s: addr %s\n",
4049 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004050}
4051
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004052/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004053static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004054{
4055 struct sky2_hw *hw = dev_id;
4056 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4057
4058 if (status == 0)
4059 return IRQ_NONE;
4060
4061 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004062 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004063 wake_up(&hw->msi_wait);
4064 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4065 }
4066 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4067
4068 return IRQ_HANDLED;
4069}
4070
4071/* Test interrupt path by forcing a a software IRQ */
4072static int __devinit sky2_test_msi(struct sky2_hw *hw)
4073{
4074 struct pci_dev *pdev = hw->pdev;
4075 int err;
4076
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004077 init_waitqueue_head (&hw->msi_wait);
4078
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004079 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4080
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004081 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004082 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004083 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004084 return err;
4085 }
4086
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004087 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004088 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004089
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004090 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004091
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004092 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004093 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004094 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4095 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004096
4097 err = -EOPNOTSUPP;
4098 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4099 }
4100
4101 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004102 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004103
4104 free_irq(pdev->irq, hw);
4105
4106 return err;
4107}
4108
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004109static int __devinit pci_wake_enabled(struct pci_dev *dev)
4110{
4111 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4112 u16 value;
4113
4114 if (!pm)
4115 return 0;
4116 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4117 return 0;
4118 return value & PCI_PM_CTRL_PME_ENABLE;
4119}
4120
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004121static int __devinit sky2_probe(struct pci_dev *pdev,
4122 const struct pci_device_id *ent)
4123{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004124 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004125 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004126 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004127
Stephen Hemminger793b8832005-09-14 16:06:14 -07004128 err = pci_enable_device(pdev);
4129 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004130 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004131 goto err_out;
4132 }
4133
Stephen Hemminger793b8832005-09-14 16:06:14 -07004134 err = pci_request_regions(pdev, DRV_NAME);
4135 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004136 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004137 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004138 }
4139
4140 pci_set_master(pdev);
4141
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004142 if (sizeof(dma_addr_t) > sizeof(u32) &&
4143 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4144 using_dac = 1;
4145 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4146 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004147 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4148 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004149 goto err_out_free_regions;
4150 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004151 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004152 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4153 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004154 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004155 goto err_out_free_regions;
4156 }
4157 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004158
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004159 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4160
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004161 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004162 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004163 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004164 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004165 goto err_out_free_regions;
4166 }
4167
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004168 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004169
4170 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4171 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004172 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004173 goto err_out_free_hw;
4174 }
4175
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004176#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004177 /* The sk98lin vendor driver uses hardware byte swapping but
4178 * this driver uses software swapping.
4179 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004180 {
4181 u32 reg;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004182 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004183 reg &= ~PCI_REV_DESC;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004184 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004185 }
4186#endif
4187
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004188 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004189 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004190 if (!hw->st_le)
4191 goto err_out_iounmap;
4192
Stephen Hemmingere3173832007-02-06 10:45:39 -08004193 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004194 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004195 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004196
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004197 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004198 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4199 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004200 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004201
Stephen Hemmingere3173832007-02-06 10:45:39 -08004202 sky2_reset(hw);
4203
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004204 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004205 if (!dev) {
4206 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004207 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004208 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004209
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004210 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4211 err = sky2_test_msi(hw);
4212 if (err == -EOPNOTSUPP)
4213 pci_disable_msi(pdev);
4214 else if (err)
4215 goto err_out_free_netdev;
4216 }
4217
Stephen Hemminger793b8832005-09-14 16:06:14 -07004218 err = register_netdev(dev);
4219 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004220 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004221 goto err_out_free_netdev;
4222 }
4223
Stephen Hemminger6de16232007-10-17 13:26:42 -07004224 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4225
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004226 err = request_irq(pdev->irq, sky2_intr,
4227 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004228 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004229 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004230 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004231 goto err_out_unregister;
4232 }
4233 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004234 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004235
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004236 sky2_show_addr(dev);
4237
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004238 if (hw->ports > 1) {
4239 struct net_device *dev1;
4240
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004241 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004242 if (!dev1)
4243 dev_warn(&pdev->dev, "allocation for second device failed\n");
4244 else if ((err = register_netdev(dev1))) {
4245 dev_warn(&pdev->dev,
4246 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004247 hw->dev[1] = NULL;
4248 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004249 } else
4250 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004251 }
4252
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004253 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004254 INIT_WORK(&hw->restart_work, sky2_restart);
4255
Stephen Hemminger793b8832005-09-14 16:06:14 -07004256 pci_set_drvdata(pdev, hw);
4257
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004258 return 0;
4259
Stephen Hemminger793b8832005-09-14 16:06:14 -07004260err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004261 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004262 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004263 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004264err_out_free_netdev:
4265 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004266err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004267 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004268 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004269err_out_iounmap:
4270 iounmap(hw->regs);
4271err_out_free_hw:
4272 kfree(hw);
4273err_out_free_regions:
4274 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004275err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004276 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004277err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004278 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004279 return err;
4280}
4281
4282static void __devexit sky2_remove(struct pci_dev *pdev)
4283{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004284 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004285 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004286
Stephen Hemminger793b8832005-09-14 16:06:14 -07004287 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004288 return;
4289
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004290 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004291 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004292
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004293 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004294 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004295
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004296 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004297
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004298 sky2_power_aux(hw);
4299
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004300 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004301 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004302 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004303
4304 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004305 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004306 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004307 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004308 pci_release_regions(pdev);
4309 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004310
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004311 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004312 free_netdev(hw->dev[i]);
4313
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004314 iounmap(hw->regs);
4315 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004316
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004317 pci_set_drvdata(pdev, NULL);
4318}
4319
4320#ifdef CONFIG_PM
4321static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4322{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004323 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004324 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004325
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004326 if (!hw)
4327 return 0;
4328
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004329 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004330 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004331 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004332
Stephen Hemmingere3173832007-02-06 10:45:39 -08004333 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004334 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004335
4336 if (sky2->wol)
4337 sky2_wol_init(sky2);
4338
4339 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004340 }
4341
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004342 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004343 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004344 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004345
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004346 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004347 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004348 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4349
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004350 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004351}
4352
4353static int sky2_resume(struct pci_dev *pdev)
4354{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004355 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004356 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004357
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004358 if (!hw)
4359 return 0;
4360
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004361 err = pci_set_power_state(pdev, PCI_D0);
4362 if (err)
4363 goto out;
4364
4365 err = pci_restore_state(pdev);
4366 if (err)
4367 goto out;
4368
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004369 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004370
4371 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004372 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4373 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4374 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004375 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004376
Stephen Hemmingere3173832007-02-06 10:45:39 -08004377 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004378 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004379 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004380
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004381 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004382 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004383 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004384 err = sky2_up(dev);
4385 if (err) {
4386 printk(KERN_ERR PFX "%s: could not up: %d\n",
4387 dev->name, err);
4388 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004389 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004390 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004391 }
4392 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004393
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004394 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004395out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004396 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004397 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004398 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004399}
4400#endif
4401
Stephen Hemmingere3173832007-02-06 10:45:39 -08004402static void sky2_shutdown(struct pci_dev *pdev)
4403{
4404 struct sky2_hw *hw = pci_get_drvdata(pdev);
4405 int i, wol = 0;
4406
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004407 if (!hw)
4408 return;
4409
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004410 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004411
4412 for (i = 0; i < hw->ports; i++) {
4413 struct net_device *dev = hw->dev[i];
4414 struct sky2_port *sky2 = netdev_priv(dev);
4415
4416 if (sky2->wol) {
4417 wol = 1;
4418 sky2_wol_init(sky2);
4419 }
4420 }
4421
4422 if (wol)
4423 sky2_power_aux(hw);
4424
4425 pci_enable_wake(pdev, PCI_D3hot, wol);
4426 pci_enable_wake(pdev, PCI_D3cold, wol);
4427
4428 pci_disable_device(pdev);
4429 pci_set_power_state(pdev, PCI_D3hot);
4430
4431}
4432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004433static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004434 .name = DRV_NAME,
4435 .id_table = sky2_id_table,
4436 .probe = sky2_probe,
4437 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004438#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004439 .suspend = sky2_suspend,
4440 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004441#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004442 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004443};
4444
4445static int __init sky2_init_module(void)
4446{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004447 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004448 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004449}
4450
4451static void __exit sky2_cleanup_module(void)
4452{
4453 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004454 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004455}
4456
4457module_init(sky2_init_module);
4458module_exit(sky2_cleanup_module);
4459
4460MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004461MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004462MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004463MODULE_VERSION(DRV_VERSION);