Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 1 | /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 5 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 6 | * |
| 7 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 8 | * copy of this software and associated documentation files (the |
| 9 | * "Software"), to deal in the Software without restriction, including |
| 10 | * without limitation the rights to use, copy, modify, merge, publish, |
| 11 | * distribute, sub license, and/or sell copies of the Software, and to |
| 12 | * permit persons to whom the Software is furnished to do so, subject to |
| 13 | * the following conditions: |
| 14 | * |
| 15 | * The above copyright notice and this permission notice (including the |
| 16 | * next paragraph) shall be included in all copies or substantial portions |
| 17 | * of the Software. |
| 18 | * |
| 19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 20 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 21 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 22 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 23 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 24 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 25 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 26 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 27 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 29 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 30 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 31 | #include <linux/sysrq.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | #include "drmP.h" |
| 34 | #include "drm.h" |
| 35 | #include "i915_drm.h" |
| 36 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 37 | #include "i915_trace.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 38 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 40 | /* For display hotplug interrupt */ |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 41 | static void |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 42 | ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 43 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 44 | if ((dev_priv->irq_mask & mask) != 0) { |
| 45 | dev_priv->irq_mask &= ~mask; |
| 46 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 47 | POSTING_READ(DEIMR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 48 | } |
| 49 | } |
| 50 | |
| 51 | static inline void |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 52 | ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 53 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 54 | if ((dev_priv->irq_mask & mask) != mask) { |
| 55 | dev_priv->irq_mask |= mask; |
| 56 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 57 | POSTING_READ(DEIMR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 58 | } |
| 59 | } |
| 60 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 61 | void |
| 62 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) |
| 63 | { |
| 64 | if ((dev_priv->pipestat[pipe] & mask) != mask) { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 65 | u32 reg = PIPESTAT(pipe); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 66 | |
| 67 | dev_priv->pipestat[pipe] |= mask; |
| 68 | /* Enable the interrupt, clear any pending status */ |
| 69 | I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 70 | POSTING_READ(reg); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 71 | } |
| 72 | } |
| 73 | |
| 74 | void |
| 75 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) |
| 76 | { |
| 77 | if ((dev_priv->pipestat[pipe] & mask) != 0) { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 78 | u32 reg = PIPESTAT(pipe); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 79 | |
| 80 | dev_priv->pipestat[pipe] &= ~mask; |
| 81 | I915_WRITE(reg, dev_priv->pipestat[pipe]); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 82 | POSTING_READ(reg); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 83 | } |
| 84 | } |
| 85 | |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 86 | /** |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 87 | * intel_enable_asle - enable ASLE interrupt for OpRegion |
| 88 | */ |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 89 | void intel_enable_asle(struct drm_device *dev) |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 90 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 91 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 92 | unsigned long irqflags; |
| 93 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 94 | /* FIXME: opregion/asle for VLV */ |
| 95 | if (IS_VALLEYVIEW(dev)) |
| 96 | return; |
| 97 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 98 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 99 | |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 100 | if (HAS_PCH_SPLIT(dev)) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 101 | ironlake_enable_display_irq(dev_priv, DE_GSE); |
Zhao Yakui | edcb49c | 2010-04-07 17:11:21 +0800 | [diff] [blame] | 102 | else { |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 103 | i915_enable_pipestat(dev_priv, 1, |
Jesse Barnes | d874bcf | 2010-06-30 13:16:00 -0700 | [diff] [blame] | 104 | PIPE_LEGACY_BLC_EVENT_ENABLE); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 105 | if (INTEL_INFO(dev)->gen >= 4) |
Zhao Yakui | edcb49c | 2010-04-07 17:11:21 +0800 | [diff] [blame] | 106 | i915_enable_pipestat(dev_priv, 0, |
Jesse Barnes | d874bcf | 2010-06-30 13:16:00 -0700 | [diff] [blame] | 107 | PIPE_LEGACY_BLC_EVENT_ENABLE); |
Zhao Yakui | edcb49c | 2010-04-07 17:11:21 +0800 | [diff] [blame] | 108 | } |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 109 | |
| 110 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 111 | } |
| 112 | |
| 113 | /** |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 114 | * i915_pipe_enabled - check if a pipe is enabled |
| 115 | * @dev: DRM device |
| 116 | * @pipe: pipe to check |
| 117 | * |
| 118 | * Reading certain registers when the pipe is disabled can hang the chip. |
| 119 | * Use this routine to make sure the PLL is running and the pipe is active |
| 120 | * before reading such registers if unsure. |
| 121 | */ |
| 122 | static int |
| 123 | i915_pipe_enabled(struct drm_device *dev, int pipe) |
| 124 | { |
| 125 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 126 | return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 127 | } |
| 128 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 129 | /* Called from drm generic code, passed a 'crtc', which |
| 130 | * we use as a pipe index |
| 131 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 132 | static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 133 | { |
| 134 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 135 | unsigned long high_frame; |
| 136 | unsigned long low_frame; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 137 | u32 high1, high2, low; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 138 | |
| 139 | if (!i915_pipe_enabled(dev, pipe)) { |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 140 | DRM_DEBUG_DRIVER("trying to get vblank count for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 141 | "pipe %c\n", pipe_name(pipe)); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 142 | return 0; |
| 143 | } |
| 144 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 145 | high_frame = PIPEFRAME(pipe); |
| 146 | low_frame = PIPEFRAMEPIXEL(pipe); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 147 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 148 | /* |
| 149 | * High & low register fields aren't synchronized, so make sure |
| 150 | * we get a low value that's stable across two reads of the high |
| 151 | * register. |
| 152 | */ |
| 153 | do { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 154 | high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; |
| 155 | low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; |
| 156 | high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 157 | } while (high1 != high2); |
| 158 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 159 | high1 >>= PIPE_FRAME_HIGH_SHIFT; |
| 160 | low >>= PIPE_FRAME_LOW_SHIFT; |
| 161 | return (high1 << 8) | low; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 162 | } |
| 163 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 164 | static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 165 | { |
| 166 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 167 | int reg = PIPE_FRMCOUNT_GM45(pipe); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 168 | |
| 169 | if (!i915_pipe_enabled(dev, pipe)) { |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 170 | DRM_DEBUG_DRIVER("trying to get vblank count for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 171 | "pipe %c\n", pipe_name(pipe)); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 172 | return 0; |
| 173 | } |
| 174 | |
| 175 | return I915_READ(reg); |
| 176 | } |
| 177 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 178 | static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 179 | int *vpos, int *hpos) |
| 180 | { |
| 181 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 182 | u32 vbl = 0, position = 0; |
| 183 | int vbl_start, vbl_end, htotal, vtotal; |
| 184 | bool in_vbl = true; |
| 185 | int ret = 0; |
| 186 | |
| 187 | if (!i915_pipe_enabled(dev, pipe)) { |
| 188 | DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 189 | "pipe %c\n", pipe_name(pipe)); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 190 | return 0; |
| 191 | } |
| 192 | |
| 193 | /* Get vtotal. */ |
| 194 | vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); |
| 195 | |
| 196 | if (INTEL_INFO(dev)->gen >= 4) { |
| 197 | /* No obvious pixelcount register. Only query vertical |
| 198 | * scanout position from Display scan line register. |
| 199 | */ |
| 200 | position = I915_READ(PIPEDSL(pipe)); |
| 201 | |
| 202 | /* Decode into vertical scanout position. Don't have |
| 203 | * horizontal scanout position. |
| 204 | */ |
| 205 | *vpos = position & 0x1fff; |
| 206 | *hpos = 0; |
| 207 | } else { |
| 208 | /* Have access to pixelcount since start of frame. |
| 209 | * We can split this into vertical and horizontal |
| 210 | * scanout position. |
| 211 | */ |
| 212 | position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; |
| 213 | |
| 214 | htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); |
| 215 | *vpos = position / htotal; |
| 216 | *hpos = position - (*vpos * htotal); |
| 217 | } |
| 218 | |
| 219 | /* Query vblank area. */ |
| 220 | vbl = I915_READ(VBLANK(pipe)); |
| 221 | |
| 222 | /* Test position against vblank region. */ |
| 223 | vbl_start = vbl & 0x1fff; |
| 224 | vbl_end = (vbl >> 16) & 0x1fff; |
| 225 | |
| 226 | if ((*vpos < vbl_start) || (*vpos > vbl_end)) |
| 227 | in_vbl = false; |
| 228 | |
| 229 | /* Inside "upper part" of vblank area? Apply corrective offset: */ |
| 230 | if (in_vbl && (*vpos >= vbl_start)) |
| 231 | *vpos = *vpos - vtotal; |
| 232 | |
| 233 | /* Readouts valid? */ |
| 234 | if (vbl > 0) |
| 235 | ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; |
| 236 | |
| 237 | /* In vblank? */ |
| 238 | if (in_vbl) |
| 239 | ret |= DRM_SCANOUTPOS_INVBL; |
| 240 | |
| 241 | return ret; |
| 242 | } |
| 243 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 244 | static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 245 | int *max_error, |
| 246 | struct timeval *vblank_time, |
| 247 | unsigned flags) |
| 248 | { |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 249 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 250 | struct drm_crtc *crtc; |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 251 | |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 252 | if (pipe < 0 || pipe >= dev_priv->num_pipe) { |
| 253 | DRM_ERROR("Invalid crtc %d\n", pipe); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 254 | return -EINVAL; |
| 255 | } |
| 256 | |
| 257 | /* Get drm_crtc to timestamp: */ |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 258 | crtc = intel_get_crtc_for_pipe(dev, pipe); |
| 259 | if (crtc == NULL) { |
| 260 | DRM_ERROR("Invalid crtc %d\n", pipe); |
| 261 | return -EINVAL; |
| 262 | } |
| 263 | |
| 264 | if (!crtc->enabled) { |
| 265 | DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); |
| 266 | return -EBUSY; |
| 267 | } |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 268 | |
| 269 | /* Helper routine in DRM core does all the work: */ |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 270 | return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, |
| 271 | vblank_time, flags, |
| 272 | crtc); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 273 | } |
| 274 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 275 | /* |
| 276 | * Handle hotplug events outside the interrupt handler proper. |
| 277 | */ |
| 278 | static void i915_hotplug_work_func(struct work_struct *work) |
| 279 | { |
| 280 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
| 281 | hotplug_work); |
| 282 | struct drm_device *dev = dev_priv->dev; |
Keith Packard | c31c4ba | 2009-05-06 11:48:58 -0700 | [diff] [blame] | 283 | struct drm_mode_config *mode_config = &dev->mode_config; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 284 | struct intel_encoder *encoder; |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 285 | |
Keith Packard | a65e34c | 2011-07-25 10:04:56 -0700 | [diff] [blame] | 286 | mutex_lock(&mode_config->mutex); |
Jesse Barnes | e67189ab | 2011-02-11 14:44:51 -0800 | [diff] [blame] | 287 | DRM_DEBUG_KMS("running encoder hotplug functions\n"); |
| 288 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 289 | list_for_each_entry(encoder, &mode_config->encoder_list, base.head) |
| 290 | if (encoder->hot_plug) |
| 291 | encoder->hot_plug(encoder); |
| 292 | |
Keith Packard | 40ee338 | 2011-07-28 15:31:19 -0700 | [diff] [blame] | 293 | mutex_unlock(&mode_config->mutex); |
| 294 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 295 | /* Just fire off a uevent and let userspace tell us what to do */ |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 296 | drm_helper_hpd_irq_event(dev); |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 297 | } |
| 298 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 299 | /* defined intel_pm.c */ |
| 300 | extern spinlock_t mchdev_lock; |
| 301 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 302 | static void ironlake_handle_rps_change(struct drm_device *dev) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 303 | { |
| 304 | drm_i915_private_t *dev_priv = dev->dev_private; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 305 | u32 busy_up, busy_down, max_avg, min_avg; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 306 | u8 new_delay; |
| 307 | unsigned long flags; |
| 308 | |
| 309 | spin_lock_irqsave(&mchdev_lock, flags); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 310 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 311 | I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); |
| 312 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 313 | new_delay = dev_priv->cur_delay; |
| 314 | |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 315 | I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 316 | busy_up = I915_READ(RCPREVBSYTUPAVG); |
| 317 | busy_down = I915_READ(RCPREVBSYTDNAVG); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 318 | max_avg = I915_READ(RCBMAXAVG); |
| 319 | min_avg = I915_READ(RCBMINAVG); |
| 320 | |
| 321 | /* Handle RCS change request from hw */ |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 322 | if (busy_up > max_avg) { |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 323 | if (dev_priv->cur_delay != dev_priv->max_delay) |
| 324 | new_delay = dev_priv->cur_delay - 1; |
| 325 | if (new_delay < dev_priv->max_delay) |
| 326 | new_delay = dev_priv->max_delay; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 327 | } else if (busy_down < min_avg) { |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 328 | if (dev_priv->cur_delay != dev_priv->min_delay) |
| 329 | new_delay = dev_priv->cur_delay + 1; |
| 330 | if (new_delay > dev_priv->min_delay) |
| 331 | new_delay = dev_priv->min_delay; |
| 332 | } |
| 333 | |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 334 | if (ironlake_set_drps(dev, new_delay)) |
| 335 | dev_priv->cur_delay = new_delay; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 336 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 337 | spin_unlock_irqrestore(&mchdev_lock, flags); |
| 338 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 339 | return; |
| 340 | } |
| 341 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 342 | static void notify_ring(struct drm_device *dev, |
| 343 | struct intel_ring_buffer *ring) |
| 344 | { |
| 345 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 9862e60 | 2011-01-04 22:22:17 +0000 | [diff] [blame] | 346 | |
Chris Wilson | 475553d | 2011-01-20 09:52:56 +0000 | [diff] [blame] | 347 | if (ring->obj == NULL) |
| 348 | return; |
| 349 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 350 | trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); |
Chris Wilson | 9862e60 | 2011-01-04 22:22:17 +0000 | [diff] [blame] | 351 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 352 | wake_up_all(&ring->irq_queue); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 353 | if (i915_enable_hangcheck) { |
| 354 | dev_priv->hangcheck_count = 0; |
| 355 | mod_timer(&dev_priv->hangcheck_timer, |
| 356 | jiffies + |
| 357 | msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); |
| 358 | } |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 359 | } |
| 360 | |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 361 | static void gen6_pm_rps_work(struct work_struct *work) |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 362 | { |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 363 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 364 | rps.work); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 365 | u32 pm_iir, pm_imr; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 366 | u8 new_delay; |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 367 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 368 | spin_lock_irq(&dev_priv->rps.lock); |
| 369 | pm_iir = dev_priv->rps.pm_iir; |
| 370 | dev_priv->rps.pm_iir = 0; |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 371 | pm_imr = I915_READ(GEN6_PMIMR); |
Daniel Vetter | a9e2641 | 2011-09-08 14:00:21 +0200 | [diff] [blame] | 372 | I915_WRITE(GEN6_PMIMR, 0); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 373 | spin_unlock_irq(&dev_priv->rps.lock); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 374 | |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 375 | if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 376 | return; |
| 377 | |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 378 | mutex_lock(&dev_priv->dev->struct_mutex); |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 379 | |
| 380 | if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 381 | new_delay = dev_priv->rps.cur_delay + 1; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 382 | else |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 383 | new_delay = dev_priv->rps.cur_delay - 1; |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 384 | |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 385 | gen6_set_rps(dev_priv->dev, new_delay); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 386 | |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 387 | mutex_unlock(&dev_priv->dev->struct_mutex); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 388 | } |
| 389 | |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 390 | |
| 391 | /** |
| 392 | * ivybridge_parity_work - Workqueue called when a parity error interrupt |
| 393 | * occurred. |
| 394 | * @work: workqueue struct |
| 395 | * |
| 396 | * Doesn't actually do anything except notify userspace. As a consequence of |
| 397 | * this event, userspace should try to remap the bad rows since statistically |
| 398 | * it is likely the same row is more likely to go bad again. |
| 399 | */ |
| 400 | static void ivybridge_parity_work(struct work_struct *work) |
| 401 | { |
| 402 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
| 403 | parity_error_work); |
| 404 | u32 error_status, row, bank, subbank; |
| 405 | char *parity_event[5]; |
| 406 | uint32_t misccpctl; |
| 407 | unsigned long flags; |
| 408 | |
| 409 | /* We must turn off DOP level clock gating to access the L3 registers. |
| 410 | * In order to prevent a get/put style interface, acquire struct mutex |
| 411 | * any time we access those registers. |
| 412 | */ |
| 413 | mutex_lock(&dev_priv->dev->struct_mutex); |
| 414 | |
| 415 | misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 416 | I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); |
| 417 | POSTING_READ(GEN7_MISCCPCTL); |
| 418 | |
| 419 | error_status = I915_READ(GEN7_L3CDERRST1); |
| 420 | row = GEN7_PARITY_ERROR_ROW(error_status); |
| 421 | bank = GEN7_PARITY_ERROR_BANK(error_status); |
| 422 | subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); |
| 423 | |
| 424 | I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | |
| 425 | GEN7_L3CDERRST1_ENABLE); |
| 426 | POSTING_READ(GEN7_L3CDERRST1); |
| 427 | |
| 428 | I915_WRITE(GEN7_MISCCPCTL, misccpctl); |
| 429 | |
| 430 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 431 | dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
| 432 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 433 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 434 | |
| 435 | mutex_unlock(&dev_priv->dev->struct_mutex); |
| 436 | |
| 437 | parity_event[0] = "L3_PARITY_ERROR=1"; |
| 438 | parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); |
| 439 | parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); |
| 440 | parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); |
| 441 | parity_event[4] = NULL; |
| 442 | |
| 443 | kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, |
| 444 | KOBJ_CHANGE, parity_event); |
| 445 | |
| 446 | DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", |
| 447 | row, bank, subbank); |
| 448 | |
| 449 | kfree(parity_event[3]); |
| 450 | kfree(parity_event[2]); |
| 451 | kfree(parity_event[1]); |
| 452 | } |
| 453 | |
Daniel Vetter | d2ba847 | 2012-05-31 14:57:41 +0200 | [diff] [blame] | 454 | static void ivybridge_handle_parity_error(struct drm_device *dev) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 455 | { |
| 456 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 457 | unsigned long flags; |
| 458 | |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 459 | if (!HAS_L3_GPU_CACHE(dev)) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 460 | return; |
| 461 | |
| 462 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 463 | dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
| 464 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 465 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 466 | |
| 467 | queue_work(dev_priv->wq, &dev_priv->parity_error_work); |
| 468 | } |
| 469 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 470 | static void snb_gt_irq_handler(struct drm_device *dev, |
| 471 | struct drm_i915_private *dev_priv, |
| 472 | u32 gt_iir) |
| 473 | { |
| 474 | |
| 475 | if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | |
| 476 | GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) |
| 477 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 478 | if (gt_iir & GEN6_BSD_USER_INTERRUPT) |
| 479 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 480 | if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) |
| 481 | notify_ring(dev, &dev_priv->ring[BCS]); |
| 482 | |
| 483 | if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | |
| 484 | GT_GEN6_BSD_CS_ERROR_INTERRUPT | |
| 485 | GT_RENDER_CS_ERROR_INTERRUPT)) { |
| 486 | DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); |
| 487 | i915_handle_error(dev, false); |
| 488 | } |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 489 | |
| 490 | if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) |
| 491 | ivybridge_handle_parity_error(dev); |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 492 | } |
| 493 | |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 494 | static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, |
| 495 | u32 pm_iir) |
| 496 | { |
| 497 | unsigned long flags; |
| 498 | |
| 499 | /* |
| 500 | * IIR bits should never already be set because IMR should |
| 501 | * prevent an interrupt from being shown in IIR. The warning |
| 502 | * displays a case where we've unsafely cleared |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 503 | * dev_priv->rps.pm_iir. Although missing an interrupt of the same |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 504 | * type is not a problem, it displays a problem in the logic. |
| 505 | * |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 506 | * The mask bit in IMR is cleared by dev_priv->rps.work. |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 507 | */ |
| 508 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 509 | spin_lock_irqsave(&dev_priv->rps.lock, flags); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 510 | dev_priv->rps.pm_iir |= pm_iir; |
| 511 | I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 512 | POSTING_READ(GEN6_PMIMR); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 513 | spin_unlock_irqrestore(&dev_priv->rps.lock, flags); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 514 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 515 | queue_work(dev_priv->wq, &dev_priv->rps.work); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 516 | } |
| 517 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 518 | static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS) |
| 519 | { |
| 520 | struct drm_device *dev = (struct drm_device *) arg; |
| 521 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 522 | u32 iir, gt_iir, pm_iir; |
| 523 | irqreturn_t ret = IRQ_NONE; |
| 524 | unsigned long irqflags; |
| 525 | int pipe; |
| 526 | u32 pipe_stats[I915_MAX_PIPES]; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 527 | bool blc_event; |
| 528 | |
| 529 | atomic_inc(&dev_priv->irq_received); |
| 530 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 531 | while (true) { |
| 532 | iir = I915_READ(VLV_IIR); |
| 533 | gt_iir = I915_READ(GTIIR); |
| 534 | pm_iir = I915_READ(GEN6_PMIIR); |
| 535 | |
| 536 | if (gt_iir == 0 && pm_iir == 0 && iir == 0) |
| 537 | goto out; |
| 538 | |
| 539 | ret = IRQ_HANDLED; |
| 540 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 541 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 542 | |
| 543 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 544 | for_each_pipe(pipe) { |
| 545 | int reg = PIPESTAT(pipe); |
| 546 | pipe_stats[pipe] = I915_READ(reg); |
| 547 | |
| 548 | /* |
| 549 | * Clear the PIPE*STAT regs before the IIR |
| 550 | */ |
| 551 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 552 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 553 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 554 | pipe_name(pipe)); |
| 555 | I915_WRITE(reg, pipe_stats[pipe]); |
| 556 | } |
| 557 | } |
| 558 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 559 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 560 | for_each_pipe(pipe) { |
| 561 | if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) |
| 562 | drm_handle_vblank(dev, pipe); |
| 563 | |
| 564 | if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { |
| 565 | intel_prepare_page_flip(dev, pipe); |
| 566 | intel_finish_page_flip(dev, pipe); |
| 567 | } |
| 568 | } |
| 569 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 570 | /* Consume port. Then clear IIR or we'll miss events */ |
| 571 | if (iir & I915_DISPLAY_PORT_INTERRUPT) { |
| 572 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
| 573 | |
| 574 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 575 | hotplug_status); |
| 576 | if (hotplug_status & dev_priv->hotplug_supported_mask) |
| 577 | queue_work(dev_priv->wq, |
| 578 | &dev_priv->hotplug_work); |
| 579 | |
| 580 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
| 581 | I915_READ(PORT_HOTPLUG_STAT); |
| 582 | } |
| 583 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 584 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 585 | blc_event = true; |
| 586 | |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 587 | if (pm_iir & GEN6_PM_DEFERRED_EVENTS) |
| 588 | gen6_queue_rps_work(dev_priv, pm_iir); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 589 | |
| 590 | I915_WRITE(GTIIR, gt_iir); |
| 591 | I915_WRITE(GEN6_PMIIR, pm_iir); |
| 592 | I915_WRITE(VLV_IIR, iir); |
| 593 | } |
| 594 | |
| 595 | out: |
| 596 | return ret; |
| 597 | } |
| 598 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 599 | static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 600 | { |
| 601 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 602 | int pipe; |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 603 | |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 604 | if (pch_iir & SDE_AUDIO_POWER_MASK) |
| 605 | DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", |
| 606 | (pch_iir & SDE_AUDIO_POWER_MASK) >> |
| 607 | SDE_AUDIO_POWER_SHIFT); |
| 608 | |
| 609 | if (pch_iir & SDE_GMBUS) |
| 610 | DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); |
| 611 | |
| 612 | if (pch_iir & SDE_AUDIO_HDCP_MASK) |
| 613 | DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); |
| 614 | |
| 615 | if (pch_iir & SDE_AUDIO_TRANS_MASK) |
| 616 | DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); |
| 617 | |
| 618 | if (pch_iir & SDE_POISON) |
| 619 | DRM_ERROR("PCH poison interrupt\n"); |
| 620 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 621 | if (pch_iir & SDE_FDI_MASK) |
| 622 | for_each_pipe(pipe) |
| 623 | DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", |
| 624 | pipe_name(pipe), |
| 625 | I915_READ(FDI_RX_IIR(pipe))); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 626 | |
| 627 | if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) |
| 628 | DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); |
| 629 | |
| 630 | if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) |
| 631 | DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); |
| 632 | |
| 633 | if (pch_iir & SDE_TRANSB_FIFO_UNDER) |
| 634 | DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); |
| 635 | if (pch_iir & SDE_TRANSA_FIFO_UNDER) |
| 636 | DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); |
| 637 | } |
| 638 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 639 | static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) |
| 640 | { |
| 641 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 642 | int pipe; |
| 643 | |
| 644 | if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) |
| 645 | DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", |
| 646 | (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> |
| 647 | SDE_AUDIO_POWER_SHIFT_CPT); |
| 648 | |
| 649 | if (pch_iir & SDE_AUX_MASK_CPT) |
| 650 | DRM_DEBUG_DRIVER("AUX channel interrupt\n"); |
| 651 | |
| 652 | if (pch_iir & SDE_GMBUS_CPT) |
| 653 | DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); |
| 654 | |
| 655 | if (pch_iir & SDE_AUDIO_CP_REQ_CPT) |
| 656 | DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); |
| 657 | |
| 658 | if (pch_iir & SDE_AUDIO_CP_CHG_CPT) |
| 659 | DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); |
| 660 | |
| 661 | if (pch_iir & SDE_FDI_MASK_CPT) |
| 662 | for_each_pipe(pipe) |
| 663 | DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", |
| 664 | pipe_name(pipe), |
| 665 | I915_READ(FDI_RX_IIR(pipe))); |
| 666 | } |
| 667 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 668 | static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 669 | { |
| 670 | struct drm_device *dev = (struct drm_device *) arg; |
| 671 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 672 | u32 de_iir, gt_iir, de_ier, pm_iir; |
| 673 | irqreturn_t ret = IRQ_NONE; |
| 674 | int i; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 675 | |
| 676 | atomic_inc(&dev_priv->irq_received); |
| 677 | |
| 678 | /* disable master interrupt before clearing iir */ |
| 679 | de_ier = I915_READ(DEIER); |
| 680 | I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 681 | |
| 682 | gt_iir = I915_READ(GTIIR); |
| 683 | if (gt_iir) { |
| 684 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
| 685 | I915_WRITE(GTIIR, gt_iir); |
| 686 | ret = IRQ_HANDLED; |
| 687 | } |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 688 | |
| 689 | de_iir = I915_READ(DEIIR); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 690 | if (de_iir) { |
| 691 | if (de_iir & DE_GSE_IVB) |
| 692 | intel_opregion_gse_intr(dev); |
| 693 | |
| 694 | for (i = 0; i < 3; i++) { |
| 695 | if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { |
| 696 | intel_prepare_page_flip(dev, i); |
| 697 | intel_finish_page_flip_plane(dev, i); |
| 698 | } |
| 699 | if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) |
| 700 | drm_handle_vblank(dev, i); |
| 701 | } |
| 702 | |
| 703 | /* check event from PCH */ |
| 704 | if (de_iir & DE_PCH_EVENT_IVB) { |
| 705 | u32 pch_iir = I915_READ(SDEIIR); |
| 706 | |
| 707 | if (pch_iir & SDE_HOTPLUG_MASK_CPT) |
| 708 | queue_work(dev_priv->wq, &dev_priv->hotplug_work); |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 709 | cpt_irq_handler(dev, pch_iir); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 710 | |
| 711 | /* clear PCH hotplug event before clear CPU irq */ |
| 712 | I915_WRITE(SDEIIR, pch_iir); |
| 713 | } |
| 714 | |
| 715 | I915_WRITE(DEIIR, de_iir); |
| 716 | ret = IRQ_HANDLED; |
| 717 | } |
| 718 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 719 | pm_iir = I915_READ(GEN6_PMIIR); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 720 | if (pm_iir) { |
| 721 | if (pm_iir & GEN6_PM_DEFERRED_EVENTS) |
| 722 | gen6_queue_rps_work(dev_priv, pm_iir); |
| 723 | I915_WRITE(GEN6_PMIIR, pm_iir); |
| 724 | ret = IRQ_HANDLED; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 725 | } |
| 726 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 727 | I915_WRITE(DEIER, de_ier); |
| 728 | POSTING_READ(DEIER); |
| 729 | |
| 730 | return ret; |
| 731 | } |
| 732 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 733 | static void ilk_gt_irq_handler(struct drm_device *dev, |
| 734 | struct drm_i915_private *dev_priv, |
| 735 | u32 gt_iir) |
| 736 | { |
| 737 | if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) |
| 738 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 739 | if (gt_iir & GT_BSD_USER_INTERRUPT) |
| 740 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 741 | } |
| 742 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 743 | static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 744 | { |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 745 | struct drm_device *dev = (struct drm_device *) arg; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 746 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 747 | int ret = IRQ_NONE; |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 748 | u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 749 | u32 hotplug_mask; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 750 | |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 751 | atomic_inc(&dev_priv->irq_received); |
| 752 | |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 753 | /* disable master interrupt before clearing iir */ |
| 754 | de_ier = I915_READ(DEIER); |
| 755 | I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 756 | POSTING_READ(DEIER); |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 757 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 758 | de_iir = I915_READ(DEIIR); |
| 759 | gt_iir = I915_READ(GTIIR); |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 760 | pch_iir = I915_READ(SDEIIR); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 761 | pm_iir = I915_READ(GEN6_PMIIR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 762 | |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 763 | if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && |
| 764 | (!IS_GEN6(dev) || pm_iir == 0)) |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 765 | goto done; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 766 | |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 767 | if (HAS_PCH_CPT(dev)) |
| 768 | hotplug_mask = SDE_HOTPLUG_MASK_CPT; |
| 769 | else |
| 770 | hotplug_mask = SDE_HOTPLUG_MASK; |
| 771 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 772 | ret = IRQ_HANDLED; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 773 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 774 | if (IS_GEN5(dev)) |
| 775 | ilk_gt_irq_handler(dev, dev_priv, gt_iir); |
| 776 | else |
| 777 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 778 | |
| 779 | if (de_iir & DE_GSE) |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 780 | intel_opregion_gse_intr(dev); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 781 | |
Zhenyu Wang | f072d2e | 2010-02-09 09:46:19 +0800 | [diff] [blame] | 782 | if (de_iir & DE_PLANEA_FLIP_DONE) { |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 783 | intel_prepare_page_flip(dev, 0); |
Chris Wilson | 2bbda38 | 2010-09-02 17:59:39 +0100 | [diff] [blame] | 784 | intel_finish_page_flip_plane(dev, 0); |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 785 | } |
| 786 | |
Zhenyu Wang | f072d2e | 2010-02-09 09:46:19 +0800 | [diff] [blame] | 787 | if (de_iir & DE_PLANEB_FLIP_DONE) { |
| 788 | intel_prepare_page_flip(dev, 1); |
Chris Wilson | 2bbda38 | 2010-09-02 17:59:39 +0100 | [diff] [blame] | 789 | intel_finish_page_flip_plane(dev, 1); |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 790 | } |
Li Peng | c062df6 | 2010-01-23 00:12:58 +0800 | [diff] [blame] | 791 | |
Zhenyu Wang | f072d2e | 2010-02-09 09:46:19 +0800 | [diff] [blame] | 792 | if (de_iir & DE_PIPEA_VBLANK) |
| 793 | drm_handle_vblank(dev, 0); |
| 794 | |
| 795 | if (de_iir & DE_PIPEB_VBLANK) |
| 796 | drm_handle_vblank(dev, 1); |
| 797 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 798 | /* check event from PCH */ |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 799 | if (de_iir & DE_PCH_EVENT) { |
| 800 | if (pch_iir & hotplug_mask) |
| 801 | queue_work(dev_priv->wq, &dev_priv->hotplug_work); |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 802 | if (HAS_PCH_CPT(dev)) |
| 803 | cpt_irq_handler(dev, pch_iir); |
| 804 | else |
| 805 | ibx_irq_handler(dev, pch_iir); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 806 | } |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 807 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 808 | if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) |
| 809 | ironlake_handle_rps_change(dev); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 810 | |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 811 | if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) |
| 812 | gen6_queue_rps_work(dev_priv, pm_iir); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 813 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 814 | /* should clear PCH hotplug event before clear CPU irq */ |
| 815 | I915_WRITE(SDEIIR, pch_iir); |
| 816 | I915_WRITE(GTIIR, gt_iir); |
| 817 | I915_WRITE(DEIIR, de_iir); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 818 | I915_WRITE(GEN6_PMIIR, pm_iir); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 819 | |
| 820 | done: |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 821 | I915_WRITE(DEIER, de_ier); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 822 | POSTING_READ(DEIER); |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 823 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 824 | return ret; |
| 825 | } |
| 826 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 827 | /** |
| 828 | * i915_error_work_func - do process context error handling work |
| 829 | * @work: work struct |
| 830 | * |
| 831 | * Fire an error uevent so userspace can see that a hang or error |
| 832 | * was detected. |
| 833 | */ |
| 834 | static void i915_error_work_func(struct work_struct *work) |
| 835 | { |
| 836 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
| 837 | error_work); |
| 838 | struct drm_device *dev = dev_priv->dev; |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 839 | char *error_event[] = { "ERROR=1", NULL }; |
| 840 | char *reset_event[] = { "RESET=1", NULL }; |
| 841 | char *reset_done_event[] = { "ERROR=0", NULL }; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 842 | |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 843 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 844 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 845 | if (atomic_read(&dev_priv->mm.wedged)) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 846 | DRM_DEBUG_DRIVER("resetting chip\n"); |
| 847 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 848 | if (!i915_reset(dev)) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 849 | atomic_set(&dev_priv->mm.wedged, 0); |
| 850 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 851 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 852 | complete_all(&dev_priv->error_completion); |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 853 | } |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 854 | } |
| 855 | |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 856 | #ifdef CONFIG_DEBUG_FS |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 857 | static struct drm_i915_error_object * |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 858 | i915_error_object_create(struct drm_i915_private *dev_priv, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 859 | struct drm_i915_gem_object *src) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 860 | { |
| 861 | struct drm_i915_error_object *dst; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 862 | int page, page_count; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 863 | u32 reloc_offset; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 864 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 865 | if (src == NULL || src->pages == NULL) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 866 | return NULL; |
| 867 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 868 | page_count = src->base.size / PAGE_SIZE; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 869 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 870 | dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 871 | if (dst == NULL) |
| 872 | return NULL; |
| 873 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 874 | reloc_offset = src->gtt_offset; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 875 | for (page = 0; page < page_count; page++) { |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 876 | unsigned long flags; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 877 | void *d; |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 878 | |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 879 | d = kmalloc(PAGE_SIZE, GFP_ATOMIC); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 880 | if (d == NULL) |
| 881 | goto unwind; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 882 | |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 883 | local_irq_save(flags); |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 884 | if (reloc_offset < dev_priv->mm.gtt_mappable_end && |
| 885 | src->has_global_gtt_mapping) { |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 886 | void __iomem *s; |
| 887 | |
| 888 | /* Simply ignore tiling or any overlapping fence. |
| 889 | * It's part of the error state, and this hopefully |
| 890 | * captures what the GPU read. |
| 891 | */ |
| 892 | |
| 893 | s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, |
| 894 | reloc_offset); |
| 895 | memcpy_fromio(d, s, PAGE_SIZE); |
| 896 | io_mapping_unmap_atomic(s); |
| 897 | } else { |
| 898 | void *s; |
| 899 | |
| 900 | drm_clflush_pages(&src->pages[page], 1); |
| 901 | |
| 902 | s = kmap_atomic(src->pages[page]); |
| 903 | memcpy(d, s, PAGE_SIZE); |
| 904 | kunmap_atomic(s); |
| 905 | |
| 906 | drm_clflush_pages(&src->pages[page], 1); |
| 907 | } |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 908 | local_irq_restore(flags); |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 909 | |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 910 | dst->pages[page] = d; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 911 | |
| 912 | reloc_offset += PAGE_SIZE; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 913 | } |
| 914 | dst->page_count = page_count; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 915 | dst->gtt_offset = src->gtt_offset; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 916 | |
| 917 | return dst; |
| 918 | |
| 919 | unwind: |
| 920 | while (page--) |
| 921 | kfree(dst->pages[page]); |
| 922 | kfree(dst); |
| 923 | return NULL; |
| 924 | } |
| 925 | |
| 926 | static void |
| 927 | i915_error_object_free(struct drm_i915_error_object *obj) |
| 928 | { |
| 929 | int page; |
| 930 | |
| 931 | if (obj == NULL) |
| 932 | return; |
| 933 | |
| 934 | for (page = 0; page < obj->page_count; page++) |
| 935 | kfree(obj->pages[page]); |
| 936 | |
| 937 | kfree(obj); |
| 938 | } |
| 939 | |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 940 | void |
| 941 | i915_error_state_free(struct kref *error_ref) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 942 | { |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 943 | struct drm_i915_error_state *error = container_of(error_ref, |
| 944 | typeof(*error), ref); |
Chris Wilson | e2f973d | 2011-01-27 19:15:11 +0000 | [diff] [blame] | 945 | int i; |
| 946 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 947 | for (i = 0; i < ARRAY_SIZE(error->ring); i++) { |
| 948 | i915_error_object_free(error->ring[i].batchbuffer); |
| 949 | i915_error_object_free(error->ring[i].ringbuffer); |
| 950 | kfree(error->ring[i].requests); |
| 951 | } |
Chris Wilson | e2f973d | 2011-01-27 19:15:11 +0000 | [diff] [blame] | 952 | |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 953 | kfree(error->active_bo); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 954 | kfree(error->overlay); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 955 | kfree(error); |
| 956 | } |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 957 | static void capture_bo(struct drm_i915_error_buffer *err, |
| 958 | struct drm_i915_gem_object *obj) |
| 959 | { |
| 960 | err->size = obj->base.size; |
| 961 | err->name = obj->base.name; |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 962 | err->rseqno = obj->last_read_seqno; |
| 963 | err->wseqno = obj->last_write_seqno; |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 964 | err->gtt_offset = obj->gtt_offset; |
| 965 | err->read_domains = obj->base.read_domains; |
| 966 | err->write_domain = obj->base.write_domain; |
| 967 | err->fence_reg = obj->fence_reg; |
| 968 | err->pinned = 0; |
| 969 | if (obj->pin_count > 0) |
| 970 | err->pinned = 1; |
| 971 | if (obj->user_pin_count > 0) |
| 972 | err->pinned = -1; |
| 973 | err->tiling = obj->tiling_mode; |
| 974 | err->dirty = obj->dirty; |
| 975 | err->purgeable = obj->madv != I915_MADV_WILLNEED; |
| 976 | err->ring = obj->ring ? obj->ring->id : -1; |
| 977 | err->cache_level = obj->cache_level; |
| 978 | } |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 979 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 980 | static u32 capture_active_bo(struct drm_i915_error_buffer *err, |
| 981 | int count, struct list_head *head) |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 982 | { |
| 983 | struct drm_i915_gem_object *obj; |
| 984 | int i = 0; |
| 985 | |
| 986 | list_for_each_entry(obj, head, mm_list) { |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 987 | capture_bo(err++, obj); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 988 | if (++i == count) |
| 989 | break; |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 990 | } |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 991 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 992 | return i; |
| 993 | } |
| 994 | |
| 995 | static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, |
| 996 | int count, struct list_head *head) |
| 997 | { |
| 998 | struct drm_i915_gem_object *obj; |
| 999 | int i = 0; |
| 1000 | |
| 1001 | list_for_each_entry(obj, head, gtt_list) { |
| 1002 | if (obj->pin_count == 0) |
| 1003 | continue; |
| 1004 | |
| 1005 | capture_bo(err++, obj); |
| 1006 | if (++i == count) |
| 1007 | break; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1008 | } |
| 1009 | |
| 1010 | return i; |
| 1011 | } |
| 1012 | |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1013 | static void i915_gem_record_fences(struct drm_device *dev, |
| 1014 | struct drm_i915_error_state *error) |
| 1015 | { |
| 1016 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1017 | int i; |
| 1018 | |
| 1019 | /* Fences */ |
| 1020 | switch (INTEL_INFO(dev)->gen) { |
Daniel Vetter | 775d17b | 2011-10-09 21:52:01 +0200 | [diff] [blame] | 1021 | case 7: |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1022 | case 6: |
| 1023 | for (i = 0; i < 16; i++) |
| 1024 | error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); |
| 1025 | break; |
| 1026 | case 5: |
| 1027 | case 4: |
| 1028 | for (i = 0; i < 16; i++) |
| 1029 | error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); |
| 1030 | break; |
| 1031 | case 3: |
| 1032 | if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
| 1033 | for (i = 0; i < 8; i++) |
| 1034 | error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); |
| 1035 | case 2: |
| 1036 | for (i = 0; i < 8; i++) |
| 1037 | error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); |
| 1038 | break; |
| 1039 | |
| 1040 | } |
| 1041 | } |
| 1042 | |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1043 | static struct drm_i915_error_object * |
| 1044 | i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, |
| 1045 | struct intel_ring_buffer *ring) |
| 1046 | { |
| 1047 | struct drm_i915_gem_object *obj; |
| 1048 | u32 seqno; |
| 1049 | |
| 1050 | if (!ring->get_seqno) |
| 1051 | return NULL; |
| 1052 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1053 | seqno = ring->get_seqno(ring, false); |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1054 | list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { |
| 1055 | if (obj->ring != ring) |
| 1056 | continue; |
| 1057 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1058 | if (i915_seqno_passed(seqno, obj->last_read_seqno)) |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1059 | continue; |
| 1060 | |
| 1061 | if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) |
| 1062 | continue; |
| 1063 | |
| 1064 | /* We need to copy these to an anonymous buffer as the simplest |
| 1065 | * method to avoid being overwritten by userspace. |
| 1066 | */ |
| 1067 | return i915_error_object_create(dev_priv, obj); |
| 1068 | } |
| 1069 | |
| 1070 | return NULL; |
| 1071 | } |
| 1072 | |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1073 | static void i915_record_ring_state(struct drm_device *dev, |
| 1074 | struct drm_i915_error_state *error, |
| 1075 | struct intel_ring_buffer *ring) |
| 1076 | { |
| 1077 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1078 | |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1079 | if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 1080 | error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1081 | error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 1082 | error->semaphore_mboxes[ring->id][0] |
| 1083 | = I915_READ(RING_SYNC_0(ring->mmio_base)); |
| 1084 | error->semaphore_mboxes[ring->id][1] |
| 1085 | = I915_READ(RING_SYNC_1(ring->mmio_base)); |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1086 | } |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1087 | |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1088 | if (INTEL_INFO(dev)->gen >= 4) { |
Daniel Vetter | 9d2f41f | 2012-04-02 21:41:45 +0200 | [diff] [blame] | 1089 | error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1090 | error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); |
| 1091 | error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); |
| 1092 | error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1093 | error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1094 | if (ring->id == RCS) { |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1095 | error->instdone1 = I915_READ(INSTDONE1); |
| 1096 | error->bbaddr = I915_READ64(BB_ADDR); |
| 1097 | } |
| 1098 | } else { |
Daniel Vetter | 9d2f41f | 2012-04-02 21:41:45 +0200 | [diff] [blame] | 1099 | error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1100 | error->ipeir[ring->id] = I915_READ(IPEIR); |
| 1101 | error->ipehr[ring->id] = I915_READ(IPEHR); |
| 1102 | error->instdone[ring->id] = I915_READ(INSTDONE); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1103 | } |
| 1104 | |
Ben Widawsky | 9574b3f | 2012-04-26 16:03:01 -0700 | [diff] [blame] | 1105 | error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1106 | error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1107 | error->seqno[ring->id] = ring->get_seqno(ring, false); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1108 | error->acthd[ring->id] = intel_ring_get_active_head(ring); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1109 | error->head[ring->id] = I915_READ_HEAD(ring); |
| 1110 | error->tail[ring->id] = I915_READ_TAIL(ring); |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 1111 | |
| 1112 | error->cpu_ring_head[ring->id] = ring->head; |
| 1113 | error->cpu_ring_tail[ring->id] = ring->tail; |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1114 | } |
| 1115 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1116 | static void i915_gem_record_rings(struct drm_device *dev, |
| 1117 | struct drm_i915_error_state *error) |
| 1118 | { |
| 1119 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1120 | struct intel_ring_buffer *ring; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1121 | struct drm_i915_gem_request *request; |
| 1122 | int i, count; |
| 1123 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1124 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1125 | i915_record_ring_state(dev, error, ring); |
| 1126 | |
| 1127 | error->ring[i].batchbuffer = |
| 1128 | i915_error_first_batchbuffer(dev_priv, ring); |
| 1129 | |
| 1130 | error->ring[i].ringbuffer = |
| 1131 | i915_error_object_create(dev_priv, ring->obj); |
| 1132 | |
| 1133 | count = 0; |
| 1134 | list_for_each_entry(request, &ring->request_list, list) |
| 1135 | count++; |
| 1136 | |
| 1137 | error->ring[i].num_requests = count; |
| 1138 | error->ring[i].requests = |
| 1139 | kmalloc(count*sizeof(struct drm_i915_error_request), |
| 1140 | GFP_ATOMIC); |
| 1141 | if (error->ring[i].requests == NULL) { |
| 1142 | error->ring[i].num_requests = 0; |
| 1143 | continue; |
| 1144 | } |
| 1145 | |
| 1146 | count = 0; |
| 1147 | list_for_each_entry(request, &ring->request_list, list) { |
| 1148 | struct drm_i915_error_request *erq; |
| 1149 | |
| 1150 | erq = &error->ring[i].requests[count++]; |
| 1151 | erq->seqno = request->seqno; |
| 1152 | erq->jiffies = request->emitted_jiffies; |
Chris Wilson | ee4f42b | 2012-02-15 11:25:38 +0000 | [diff] [blame] | 1153 | erq->tail = request->tail; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1154 | } |
| 1155 | } |
| 1156 | } |
| 1157 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1158 | /** |
| 1159 | * i915_capture_error_state - capture an error record for later analysis |
| 1160 | * @dev: drm device |
| 1161 | * |
| 1162 | * Should be called when an error is detected (either a hang or an error |
| 1163 | * interrupt) to capture error state from the time of the error. Fills |
| 1164 | * out a structure which becomes available in debugfs for user level tools |
| 1165 | * to pick up. |
| 1166 | */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1167 | static void i915_capture_error_state(struct drm_device *dev) |
| 1168 | { |
| 1169 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1170 | struct drm_i915_gem_object *obj; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1171 | struct drm_i915_error_state *error; |
| 1172 | unsigned long flags; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1173 | int i, pipe; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1174 | |
| 1175 | spin_lock_irqsave(&dev_priv->error_lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1176 | error = dev_priv->first_error; |
| 1177 | spin_unlock_irqrestore(&dev_priv->error_lock, flags); |
| 1178 | if (error) |
| 1179 | return; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1180 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1181 | /* Account for pipe specific data like PIPE*STAT */ |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1182 | error = kzalloc(sizeof(*error), GFP_ATOMIC); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1183 | if (!error) { |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1184 | DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); |
| 1185 | return; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1186 | } |
| 1187 | |
Chris Wilson | b6f7833 | 2011-02-01 14:15:55 +0000 | [diff] [blame] | 1188 | DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", |
| 1189 | dev->primary->index); |
Chris Wilson | 2fa772f3 | 2010-10-01 13:23:27 +0100 | [diff] [blame] | 1190 | |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1191 | kref_init(&error->ref); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1192 | error->eir = I915_READ(EIR); |
| 1193 | error->pgtbl_er = I915_READ(PGTBL_ER); |
Ben Widawsky | b9a3906 | 2012-06-04 14:42:52 -0700 | [diff] [blame] | 1194 | error->ccid = I915_READ(CCID); |
Ben Widawsky | be998e2 | 2012-04-26 16:03:00 -0700 | [diff] [blame] | 1195 | |
| 1196 | if (HAS_PCH_SPLIT(dev)) |
| 1197 | error->ier = I915_READ(DEIER) | I915_READ(GTIER); |
| 1198 | else if (IS_VALLEYVIEW(dev)) |
| 1199 | error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); |
| 1200 | else if (IS_GEN2(dev)) |
| 1201 | error->ier = I915_READ16(IER); |
| 1202 | else |
| 1203 | error->ier = I915_READ(IER); |
| 1204 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1205 | for_each_pipe(pipe) |
| 1206 | error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1207 | |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1208 | if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | f406839 | 2010-10-27 20:36:41 +0100 | [diff] [blame] | 1209 | error->error = I915_READ(ERROR_GEN6); |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1210 | error->done_reg = I915_READ(DONE_REG); |
| 1211 | } |
Chris Wilson | add354d | 2010-10-29 19:00:51 +0100 | [diff] [blame] | 1212 | |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1213 | i915_gem_record_fences(dev, error); |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1214 | i915_gem_record_rings(dev, error); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1215 | |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1216 | /* Record buffers on the active and pinned lists. */ |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1217 | error->active_bo = NULL; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1218 | error->pinned_bo = NULL; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1219 | |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1220 | i = 0; |
| 1221 | list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) |
| 1222 | i++; |
| 1223 | error->active_bo_count = i; |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1224 | list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) |
| 1225 | if (obj->pin_count) |
| 1226 | i++; |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1227 | error->pinned_bo_count = i - error->active_bo_count; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1228 | |
Chris Wilson | 8e934db | 2011-01-24 12:34:00 +0000 | [diff] [blame] | 1229 | error->active_bo = NULL; |
| 1230 | error->pinned_bo = NULL; |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1231 | if (i) { |
| 1232 | error->active_bo = kmalloc(sizeof(*error->active_bo)*i, |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1233 | GFP_ATOMIC); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1234 | if (error->active_bo) |
| 1235 | error->pinned_bo = |
| 1236 | error->active_bo + error->active_bo_count; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1237 | } |
| 1238 | |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1239 | if (error->active_bo) |
| 1240 | error->active_bo_count = |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1241 | capture_active_bo(error->active_bo, |
| 1242 | error->active_bo_count, |
| 1243 | &dev_priv->mm.active_list); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1244 | |
| 1245 | if (error->pinned_bo) |
| 1246 | error->pinned_bo_count = |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1247 | capture_pinned_bo(error->pinned_bo, |
| 1248 | error->pinned_bo_count, |
| 1249 | &dev_priv->mm.gtt_list); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1250 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1251 | do_gettimeofday(&error->time); |
| 1252 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1253 | error->overlay = intel_overlay_capture_error_state(dev); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 1254 | error->display = intel_display_capture_error_state(dev); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1255 | |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1256 | spin_lock_irqsave(&dev_priv->error_lock, flags); |
| 1257 | if (dev_priv->first_error == NULL) { |
| 1258 | dev_priv->first_error = error; |
| 1259 | error = NULL; |
| 1260 | } |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1261 | spin_unlock_irqrestore(&dev_priv->error_lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1262 | |
| 1263 | if (error) |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1264 | i915_error_state_free(&error->ref); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1265 | } |
| 1266 | |
| 1267 | void i915_destroy_error_state(struct drm_device *dev) |
| 1268 | { |
| 1269 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1270 | struct drm_i915_error_state *error; |
Ben Widawsky | 6dc0e81 | 2012-01-23 15:30:02 -0800 | [diff] [blame] | 1271 | unsigned long flags; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1272 | |
Ben Widawsky | 6dc0e81 | 2012-01-23 15:30:02 -0800 | [diff] [blame] | 1273 | spin_lock_irqsave(&dev_priv->error_lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1274 | error = dev_priv->first_error; |
| 1275 | dev_priv->first_error = NULL; |
Ben Widawsky | 6dc0e81 | 2012-01-23 15:30:02 -0800 | [diff] [blame] | 1276 | spin_unlock_irqrestore(&dev_priv->error_lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1277 | |
| 1278 | if (error) |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1279 | kref_put(&error->ref, i915_error_state_free); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1280 | } |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1281 | #else |
| 1282 | #define i915_capture_error_state(x) |
| 1283 | #endif |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1284 | |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1285 | static void i915_report_and_clear_eir(struct drm_device *dev) |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1286 | { |
| 1287 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1288 | u32 eir = I915_READ(EIR); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1289 | int pipe; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1290 | |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1291 | if (!eir) |
| 1292 | return; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1293 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1294 | pr_err("render error detected, EIR: 0x%08x\n", eir); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1295 | |
| 1296 | if (IS_G4X(dev)) { |
| 1297 | if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { |
| 1298 | u32 ipeir = I915_READ(IPEIR_I965); |
| 1299 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1300 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); |
| 1301 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); |
| 1302 | pr_err(" INSTDONE: 0x%08x\n", |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1303 | I915_READ(INSTDONE_I965)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1304 | pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); |
| 1305 | pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); |
| 1306 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1307 | I915_WRITE(IPEIR_I965, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1308 | POSTING_READ(IPEIR_I965); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1309 | } |
| 1310 | if (eir & GM45_ERROR_PAGE_TABLE) { |
| 1311 | u32 pgtbl_err = I915_READ(PGTBL_ER); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1312 | pr_err("page table error\n"); |
| 1313 | pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1314 | I915_WRITE(PGTBL_ER, pgtbl_err); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1315 | POSTING_READ(PGTBL_ER); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1316 | } |
| 1317 | } |
| 1318 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1319 | if (!IS_GEN2(dev)) { |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1320 | if (eir & I915_ERROR_PAGE_TABLE) { |
| 1321 | u32 pgtbl_err = I915_READ(PGTBL_ER); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1322 | pr_err("page table error\n"); |
| 1323 | pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1324 | I915_WRITE(PGTBL_ER, pgtbl_err); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1325 | POSTING_READ(PGTBL_ER); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1326 | } |
| 1327 | } |
| 1328 | |
| 1329 | if (eir & I915_ERROR_MEMORY_REFRESH) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1330 | pr_err("memory refresh error:\n"); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1331 | for_each_pipe(pipe) |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1332 | pr_err("pipe %c stat: 0x%08x\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1333 | pipe_name(pipe), I915_READ(PIPESTAT(pipe))); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1334 | /* pipestat has already been acked */ |
| 1335 | } |
| 1336 | if (eir & I915_ERROR_INSTRUCTION) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1337 | pr_err("instruction error\n"); |
| 1338 | pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1339 | if (INTEL_INFO(dev)->gen < 4) { |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1340 | u32 ipeir = I915_READ(IPEIR); |
| 1341 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1342 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); |
| 1343 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); |
| 1344 | pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE)); |
| 1345 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1346 | I915_WRITE(IPEIR, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1347 | POSTING_READ(IPEIR); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1348 | } else { |
| 1349 | u32 ipeir = I915_READ(IPEIR_I965); |
| 1350 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1351 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); |
| 1352 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); |
| 1353 | pr_err(" INSTDONE: 0x%08x\n", |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1354 | I915_READ(INSTDONE_I965)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1355 | pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); |
| 1356 | pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); |
| 1357 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1358 | I915_WRITE(IPEIR_I965, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1359 | POSTING_READ(IPEIR_I965); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1360 | } |
| 1361 | } |
| 1362 | |
| 1363 | I915_WRITE(EIR, eir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1364 | POSTING_READ(EIR); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1365 | eir = I915_READ(EIR); |
| 1366 | if (eir) { |
| 1367 | /* |
| 1368 | * some errors might have become stuck, |
| 1369 | * mask them. |
| 1370 | */ |
| 1371 | DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); |
| 1372 | I915_WRITE(EMR, I915_READ(EMR) | eir); |
| 1373 | I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 1374 | } |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1375 | } |
| 1376 | |
| 1377 | /** |
| 1378 | * i915_handle_error - handle an error interrupt |
| 1379 | * @dev: drm device |
| 1380 | * |
| 1381 | * Do some basic checking of regsiter state at error interrupt time and |
| 1382 | * dump it to the syslog. Also call i915_capture_error_state() to make |
| 1383 | * sure we get a record and make it available in debugfs. Fire a uevent |
| 1384 | * so userspace knows something bad happened (should trigger collection |
| 1385 | * of a ring dump etc.). |
| 1386 | */ |
Chris Wilson | 527f9e9 | 2010-11-11 01:16:58 +0000 | [diff] [blame] | 1387 | void i915_handle_error(struct drm_device *dev, bool wedged) |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1388 | { |
| 1389 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1390 | struct intel_ring_buffer *ring; |
| 1391 | int i; |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1392 | |
| 1393 | i915_capture_error_state(dev); |
| 1394 | i915_report_and_clear_eir(dev); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1395 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1396 | if (wedged) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 1397 | INIT_COMPLETION(dev_priv->error_completion); |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1398 | atomic_set(&dev_priv->mm.wedged, 1); |
| 1399 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1400 | /* |
| 1401 | * Wakeup waiting processes so they don't hang |
| 1402 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1403 | for_each_ring(ring, dev_priv, i) |
| 1404 | wake_up_all(&ring->irq_queue); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1405 | } |
| 1406 | |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 1407 | queue_work(dev_priv->wq, &dev_priv->error_work); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1408 | } |
| 1409 | |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1410 | static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) |
| 1411 | { |
| 1412 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1413 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 1414 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1415 | struct drm_i915_gem_object *obj; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1416 | struct intel_unpin_work *work; |
| 1417 | unsigned long flags; |
| 1418 | bool stall_detected; |
| 1419 | |
| 1420 | /* Ignore early vblank irqs */ |
| 1421 | if (intel_crtc == NULL) |
| 1422 | return; |
| 1423 | |
| 1424 | spin_lock_irqsave(&dev->event_lock, flags); |
| 1425 | work = intel_crtc->unpin_work; |
| 1426 | |
| 1427 | if (work == NULL || work->pending || !work->enable_stall_check) { |
| 1428 | /* Either the pending flip IRQ arrived, or we're too early. Don't check */ |
| 1429 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 1430 | return; |
| 1431 | } |
| 1432 | |
| 1433 | /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1434 | obj = work->pending_flip_obj; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1435 | if (INTEL_INFO(dev)->gen >= 4) { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1436 | int dspsurf = DSPSURF(intel_crtc->plane); |
Armin Reese | 446f254 | 2012-03-30 16:20:16 -0700 | [diff] [blame] | 1437 | stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == |
| 1438 | obj->gtt_offset; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1439 | } else { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1440 | int dspaddr = DSPADDR(intel_crtc->plane); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1441 | stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 1442 | crtc->y * crtc->fb->pitches[0] + |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1443 | crtc->x * crtc->fb->bits_per_pixel/8); |
| 1444 | } |
| 1445 | |
| 1446 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 1447 | |
| 1448 | if (stall_detected) { |
| 1449 | DRM_DEBUG_DRIVER("Pageflip stall detected\n"); |
| 1450 | intel_prepare_page_flip(dev, intel_crtc->plane); |
| 1451 | } |
| 1452 | } |
| 1453 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 1454 | /* Called from drm generic code, passed 'crtc' which |
| 1455 | * we use as a pipe index |
| 1456 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1457 | static int i915_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1458 | { |
| 1459 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 1460 | unsigned long irqflags; |
Jesse Barnes | 71e0ffa | 2009-01-08 10:42:15 -0800 | [diff] [blame] | 1461 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 1462 | if (!i915_pipe_enabled(dev, pipe)) |
Jesse Barnes | 71e0ffa | 2009-01-08 10:42:15 -0800 | [diff] [blame] | 1463 | return -EINVAL; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1464 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1465 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1466 | if (INTEL_INFO(dev)->gen >= 4) |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1467 | i915_enable_pipestat(dev_priv, pipe, |
| 1468 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 1469 | else |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1470 | i915_enable_pipestat(dev_priv, pipe, |
| 1471 | PIPE_VBLANK_INTERRUPT_ENABLE); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1472 | |
| 1473 | /* maintain vblank delivery even in deep C-states */ |
| 1474 | if (dev_priv->info->gen == 3) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 1475 | I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1476 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1477 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1478 | return 0; |
| 1479 | } |
| 1480 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1481 | static int ironlake_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1482 | { |
| 1483 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1484 | unsigned long irqflags; |
| 1485 | |
| 1486 | if (!i915_pipe_enabled(dev, pipe)) |
| 1487 | return -EINVAL; |
| 1488 | |
| 1489 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 1490 | ironlake_enable_display_irq(dev_priv, (pipe == 0) ? |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1491 | DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1492 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1493 | |
| 1494 | return 0; |
| 1495 | } |
| 1496 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1497 | static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1498 | { |
| 1499 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1500 | unsigned long irqflags; |
| 1501 | |
| 1502 | if (!i915_pipe_enabled(dev, pipe)) |
| 1503 | return -EINVAL; |
| 1504 | |
| 1505 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1506 | ironlake_enable_display_irq(dev_priv, |
| 1507 | DE_PIPEA_VBLANK_IVB << (5 * pipe)); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1508 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1509 | |
| 1510 | return 0; |
| 1511 | } |
| 1512 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1513 | static int valleyview_enable_vblank(struct drm_device *dev, int pipe) |
| 1514 | { |
| 1515 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1516 | unsigned long irqflags; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1517 | u32 imr; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1518 | |
| 1519 | if (!i915_pipe_enabled(dev, pipe)) |
| 1520 | return -EINVAL; |
| 1521 | |
| 1522 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1523 | imr = I915_READ(VLV_IMR); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1524 | if (pipe == 0) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1525 | imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1526 | else |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1527 | imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1528 | I915_WRITE(VLV_IMR, imr); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1529 | i915_enable_pipestat(dev_priv, pipe, |
| 1530 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1531 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1532 | |
| 1533 | return 0; |
| 1534 | } |
| 1535 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 1536 | /* Called from drm generic code, passed 'crtc' which |
| 1537 | * we use as a pipe index |
| 1538 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1539 | static void i915_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1540 | { |
| 1541 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 1542 | unsigned long irqflags; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1543 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1544 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1545 | if (dev_priv->info->gen == 3) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 1546 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1547 | |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1548 | i915_disable_pipestat(dev_priv, pipe, |
| 1549 | PIPE_VBLANK_INTERRUPT_ENABLE | |
| 1550 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
| 1551 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1552 | } |
| 1553 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1554 | static void ironlake_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1555 | { |
| 1556 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1557 | unsigned long irqflags; |
| 1558 | |
| 1559 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 1560 | ironlake_disable_display_irq(dev_priv, (pipe == 0) ? |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1561 | DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1562 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1563 | } |
| 1564 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1565 | static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1566 | { |
| 1567 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1568 | unsigned long irqflags; |
| 1569 | |
| 1570 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1571 | ironlake_disable_display_irq(dev_priv, |
| 1572 | DE_PIPEA_VBLANK_IVB << (pipe * 5)); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1573 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1574 | } |
| 1575 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1576 | static void valleyview_disable_vblank(struct drm_device *dev, int pipe) |
| 1577 | { |
| 1578 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1579 | unsigned long irqflags; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1580 | u32 imr; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1581 | |
| 1582 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1583 | i915_disable_pipestat(dev_priv, pipe, |
| 1584 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1585 | imr = I915_READ(VLV_IMR); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1586 | if (pipe == 0) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1587 | imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1588 | else |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1589 | imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1590 | I915_WRITE(VLV_IMR, imr); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1591 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1592 | } |
| 1593 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1594 | static u32 |
| 1595 | ring_last_seqno(struct intel_ring_buffer *ring) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1596 | { |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1597 | return list_entry(ring->request_list.prev, |
| 1598 | struct drm_i915_gem_request, list)->seqno; |
| 1599 | } |
| 1600 | |
| 1601 | static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) |
| 1602 | { |
| 1603 | if (list_empty(&ring->request_list) || |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1604 | i915_seqno_passed(ring->get_seqno(ring, false), |
| 1605 | ring_last_seqno(ring))) { |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1606 | /* Issue a wake-up to catch stuck h/w. */ |
Ben Widawsky | 9574b3f | 2012-04-26 16:03:01 -0700 | [diff] [blame] | 1607 | if (waitqueue_active(&ring->irq_queue)) { |
| 1608 | DRM_ERROR("Hangcheck timer elapsed... %s idle\n", |
| 1609 | ring->name); |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1610 | wake_up_all(&ring->irq_queue); |
| 1611 | *err = true; |
| 1612 | } |
| 1613 | return true; |
| 1614 | } |
| 1615 | return false; |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1616 | } |
| 1617 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1618 | static bool kick_ring(struct intel_ring_buffer *ring) |
| 1619 | { |
| 1620 | struct drm_device *dev = ring->dev; |
| 1621 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1622 | u32 tmp = I915_READ_CTL(ring); |
| 1623 | if (tmp & RING_WAIT) { |
| 1624 | DRM_ERROR("Kicking stuck wait on %s\n", |
| 1625 | ring->name); |
| 1626 | I915_WRITE_CTL(ring, tmp); |
| 1627 | return true; |
| 1628 | } |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1629 | return false; |
| 1630 | } |
| 1631 | |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1632 | static bool i915_hangcheck_hung(struct drm_device *dev) |
| 1633 | { |
| 1634 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1635 | |
| 1636 | if (dev_priv->hangcheck_count++ > 1) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1637 | bool hung = true; |
| 1638 | |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1639 | DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); |
| 1640 | i915_handle_error(dev, true); |
| 1641 | |
| 1642 | if (!IS_GEN2(dev)) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1643 | struct intel_ring_buffer *ring; |
| 1644 | int i; |
| 1645 | |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1646 | /* Is the chip hanging on a WAIT_FOR_EVENT? |
| 1647 | * If so we can simply poke the RB_WAIT bit |
| 1648 | * and break the hang. This should work on |
| 1649 | * all but the second generation chipsets. |
| 1650 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1651 | for_each_ring(ring, dev_priv, i) |
| 1652 | hung &= !kick_ring(ring); |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1653 | } |
| 1654 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1655 | return hung; |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1656 | } |
| 1657 | |
| 1658 | return false; |
| 1659 | } |
| 1660 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1661 | /** |
| 1662 | * This is called when the chip hasn't reported back with completed |
| 1663 | * batchbuffers in a long time. The first time this is called we simply record |
| 1664 | * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses |
| 1665 | * again, we assume the chip is wedged and try to fix it. |
| 1666 | */ |
| 1667 | void i915_hangcheck_elapsed(unsigned long data) |
| 1668 | { |
| 1669 | struct drm_device *dev = (struct drm_device *)data; |
| 1670 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1671 | uint32_t acthd[I915_NUM_RINGS], instdone, instdone1; |
| 1672 | struct intel_ring_buffer *ring; |
| 1673 | bool err = false, idle; |
| 1674 | int i; |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1675 | |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 1676 | if (!i915_enable_hangcheck) |
| 1677 | return; |
| 1678 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1679 | memset(acthd, 0, sizeof(acthd)); |
| 1680 | idle = true; |
| 1681 | for_each_ring(ring, dev_priv, i) { |
| 1682 | idle &= i915_hangcheck_ring_idle(ring, &err); |
| 1683 | acthd[i] = intel_ring_get_active_head(ring); |
| 1684 | } |
| 1685 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1686 | /* If all work is done then ACTHD clearly hasn't advanced. */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1687 | if (idle) { |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1688 | if (err) { |
| 1689 | if (i915_hangcheck_hung(dev)) |
| 1690 | return; |
| 1691 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1692 | goto repeat; |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1693 | } |
| 1694 | |
| 1695 | dev_priv->hangcheck_count = 0; |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1696 | return; |
| 1697 | } |
Eric Anholt | b9201c1 | 2010-01-08 14:25:16 -0800 | [diff] [blame] | 1698 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1699 | if (INTEL_INFO(dev)->gen < 4) { |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1700 | instdone = I915_READ(INSTDONE); |
| 1701 | instdone1 = 0; |
| 1702 | } else { |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1703 | instdone = I915_READ(INSTDONE_I965); |
| 1704 | instdone1 = I915_READ(INSTDONE1); |
| 1705 | } |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1706 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1707 | if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 && |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1708 | dev_priv->last_instdone == instdone && |
| 1709 | dev_priv->last_instdone1 == instdone1) { |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1710 | if (i915_hangcheck_hung(dev)) |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1711 | return; |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1712 | } else { |
| 1713 | dev_priv->hangcheck_count = 0; |
| 1714 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1715 | memcpy(dev_priv->last_acthd, acthd, sizeof(acthd)); |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1716 | dev_priv->last_instdone = instdone; |
| 1717 | dev_priv->last_instdone1 = instdone1; |
| 1718 | } |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1719 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1720 | repeat: |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1721 | /* Reset timer case chip hangs without another request being added */ |
Chris Wilson | b3b079d | 2010-09-13 23:44:34 +0100 | [diff] [blame] | 1722 | mod_timer(&dev_priv->hangcheck_timer, |
| 1723 | jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1724 | } |
| 1725 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1726 | /* drm_dma.h hooks |
| 1727 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1728 | static void ironlake_irq_preinstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1729 | { |
| 1730 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1731 | |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 1732 | atomic_set(&dev_priv->irq_received, 0); |
| 1733 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1734 | I915_WRITE(HWSTAM, 0xeffe); |
Daniel Vetter | bdfcdb6 | 2012-01-05 01:05:26 +0100 | [diff] [blame] | 1735 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1736 | /* XXX hotplug from PCH */ |
| 1737 | |
| 1738 | I915_WRITE(DEIMR, 0xffffffff); |
| 1739 | I915_WRITE(DEIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1740 | POSTING_READ(DEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1741 | |
| 1742 | /* and GT */ |
| 1743 | I915_WRITE(GTIMR, 0xffffffff); |
| 1744 | I915_WRITE(GTIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1745 | POSTING_READ(GTIER); |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 1746 | |
| 1747 | /* south display irq */ |
| 1748 | I915_WRITE(SDEIMR, 0xffffffff); |
| 1749 | I915_WRITE(SDEIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1750 | POSTING_READ(SDEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1751 | } |
| 1752 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1753 | static void valleyview_irq_preinstall(struct drm_device *dev) |
| 1754 | { |
| 1755 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1756 | int pipe; |
| 1757 | |
| 1758 | atomic_set(&dev_priv->irq_received, 0); |
| 1759 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1760 | /* VLV magic */ |
| 1761 | I915_WRITE(VLV_IMR, 0); |
| 1762 | I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); |
| 1763 | I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); |
| 1764 | I915_WRITE(RING_IMR(BLT_RING_BASE), 0); |
| 1765 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1766 | /* and GT */ |
| 1767 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 1768 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 1769 | I915_WRITE(GTIMR, 0xffffffff); |
| 1770 | I915_WRITE(GTIER, 0x0); |
| 1771 | POSTING_READ(GTIER); |
| 1772 | |
| 1773 | I915_WRITE(DPINVGTT, 0xff); |
| 1774 | |
| 1775 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 1776 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 1777 | for_each_pipe(pipe) |
| 1778 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 1779 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 1780 | I915_WRITE(VLV_IMR, 0xffffffff); |
| 1781 | I915_WRITE(VLV_IER, 0x0); |
| 1782 | POSTING_READ(VLV_IER); |
| 1783 | } |
| 1784 | |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 1785 | /* |
| 1786 | * Enable digital hotplug on the PCH, and configure the DP short pulse |
| 1787 | * duration to 2ms (which is the minimum in the Display Port spec) |
| 1788 | * |
| 1789 | * This register is the same on all known PCH chips. |
| 1790 | */ |
| 1791 | |
| 1792 | static void ironlake_enable_pch_hotplug(struct drm_device *dev) |
| 1793 | { |
| 1794 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1795 | u32 hotplug; |
| 1796 | |
| 1797 | hotplug = I915_READ(PCH_PORT_HOTPLUG); |
| 1798 | hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); |
| 1799 | hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; |
| 1800 | hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; |
| 1801 | hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; |
| 1802 | I915_WRITE(PCH_PORT_HOTPLUG, hotplug); |
| 1803 | } |
| 1804 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1805 | static int ironlake_irq_postinstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1806 | { |
| 1807 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1808 | /* enable kind of interrupts always enabled */ |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 1809 | u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | |
| 1810 | DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1811 | u32 render_irqs; |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 1812 | u32 hotplug_mask; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1813 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1814 | dev_priv->irq_mask = ~display_mask; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1815 | |
| 1816 | /* should always can generate irq */ |
| 1817 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1818 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
| 1819 | I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1820 | POSTING_READ(DEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1821 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1822 | dev_priv->gt_irq_mask = ~0; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1823 | |
| 1824 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1825 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1826 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1827 | if (IS_GEN6(dev)) |
| 1828 | render_irqs = |
| 1829 | GT_USER_INTERRUPT | |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 1830 | GEN6_BSD_USER_INTERRUPT | |
| 1831 | GEN6_BLITTER_USER_INTERRUPT; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1832 | else |
| 1833 | render_irqs = |
Chris Wilson | 88f23b8 | 2010-12-05 15:08:31 +0000 | [diff] [blame] | 1834 | GT_USER_INTERRUPT | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1835 | GT_PIPE_NOTIFY | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1836 | GT_BSD_USER_INTERRUPT; |
| 1837 | I915_WRITE(GTIER, render_irqs); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1838 | POSTING_READ(GTIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1839 | |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 1840 | if (HAS_PCH_CPT(dev)) { |
Chris Wilson | 9035a97 | 2011-02-16 09:36:05 +0000 | [diff] [blame] | 1841 | hotplug_mask = (SDE_CRT_HOTPLUG_CPT | |
| 1842 | SDE_PORTB_HOTPLUG_CPT | |
| 1843 | SDE_PORTC_HOTPLUG_CPT | |
| 1844 | SDE_PORTD_HOTPLUG_CPT); |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 1845 | } else { |
Chris Wilson | 9035a97 | 2011-02-16 09:36:05 +0000 | [diff] [blame] | 1846 | hotplug_mask = (SDE_CRT_HOTPLUG | |
| 1847 | SDE_PORTB_HOTPLUG | |
| 1848 | SDE_PORTC_HOTPLUG | |
| 1849 | SDE_PORTD_HOTPLUG | |
| 1850 | SDE_AUX_MASK); |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 1851 | } |
| 1852 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1853 | dev_priv->pch_irq_mask = ~hotplug_mask; |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 1854 | |
| 1855 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1856 | I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); |
| 1857 | I915_WRITE(SDEIER, hotplug_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1858 | POSTING_READ(SDEIER); |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 1859 | |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 1860 | ironlake_enable_pch_hotplug(dev); |
| 1861 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1862 | if (IS_IRONLAKE_M(dev)) { |
| 1863 | /* Clear & enable PCU event interrupts */ |
| 1864 | I915_WRITE(DEIIR, DE_PCU_EVENT); |
| 1865 | I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); |
| 1866 | ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); |
| 1867 | } |
| 1868 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1869 | return 0; |
| 1870 | } |
| 1871 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1872 | static int ivybridge_irq_postinstall(struct drm_device *dev) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1873 | { |
| 1874 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1875 | /* enable kind of interrupts always enabled */ |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1876 | u32 display_mask = |
| 1877 | DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | |
| 1878 | DE_PLANEC_FLIP_DONE_IVB | |
| 1879 | DE_PLANEB_FLIP_DONE_IVB | |
| 1880 | DE_PLANEA_FLIP_DONE_IVB; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1881 | u32 render_irqs; |
| 1882 | u32 hotplug_mask; |
| 1883 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1884 | dev_priv->irq_mask = ~display_mask; |
| 1885 | |
| 1886 | /* should always can generate irq */ |
| 1887 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
| 1888 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1889 | I915_WRITE(DEIER, |
| 1890 | display_mask | |
| 1891 | DE_PIPEC_VBLANK_IVB | |
| 1892 | DE_PIPEB_VBLANK_IVB | |
| 1893 | DE_PIPEA_VBLANK_IVB); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1894 | POSTING_READ(DEIER); |
| 1895 | |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 1896 | dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1897 | |
| 1898 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 1899 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 1900 | |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 1901 | render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 1902 | GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1903 | I915_WRITE(GTIER, render_irqs); |
| 1904 | POSTING_READ(GTIER); |
| 1905 | |
| 1906 | hotplug_mask = (SDE_CRT_HOTPLUG_CPT | |
| 1907 | SDE_PORTB_HOTPLUG_CPT | |
| 1908 | SDE_PORTC_HOTPLUG_CPT | |
| 1909 | SDE_PORTD_HOTPLUG_CPT); |
| 1910 | dev_priv->pch_irq_mask = ~hotplug_mask; |
| 1911 | |
| 1912 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
| 1913 | I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); |
| 1914 | I915_WRITE(SDEIER, hotplug_mask); |
| 1915 | POSTING_READ(SDEIER); |
| 1916 | |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 1917 | ironlake_enable_pch_hotplug(dev); |
| 1918 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1919 | return 0; |
| 1920 | } |
| 1921 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1922 | static int valleyview_irq_postinstall(struct drm_device *dev) |
| 1923 | { |
| 1924 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1925 | u32 enable_mask; |
| 1926 | u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1927 | u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1928 | u16 msid; |
| 1929 | |
| 1930 | enable_mask = I915_DISPLAY_PORT_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1931 | enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 1932 | I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | |
| 1933 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1934 | I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
| 1935 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1936 | /* |
| 1937 | *Leave vblank interrupts masked initially. enable/disable will |
| 1938 | * toggle them based on usage. |
| 1939 | */ |
| 1940 | dev_priv->irq_mask = (~enable_mask) | |
| 1941 | I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | |
| 1942 | I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1943 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1944 | dev_priv->pipestat[0] = 0; |
| 1945 | dev_priv->pipestat[1] = 0; |
| 1946 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1947 | /* Hack for broken MSIs on VLV */ |
| 1948 | pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); |
| 1949 | pci_read_config_word(dev->pdev, 0x98, &msid); |
| 1950 | msid &= 0xff; /* mask out delivery bits */ |
| 1951 | msid |= (1<<14); |
| 1952 | pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); |
| 1953 | |
| 1954 | I915_WRITE(VLV_IMR, dev_priv->irq_mask); |
| 1955 | I915_WRITE(VLV_IER, enable_mask); |
| 1956 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 1957 | I915_WRITE(PIPESTAT(0), 0xffff); |
| 1958 | I915_WRITE(PIPESTAT(1), 0xffff); |
| 1959 | POSTING_READ(VLV_IER); |
| 1960 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1961 | i915_enable_pipestat(dev_priv, 0, pipestat_enable); |
| 1962 | i915_enable_pipestat(dev_priv, 1, pipestat_enable); |
| 1963 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1964 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 1965 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 1966 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1967 | dev_priv->gt_irq_mask = ~0; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1968 | |
| 1969 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 1970 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1971 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 1972 | I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT | |
| 1973 | GT_GEN6_BLT_CS_ERROR_INTERRUPT | |
| 1974 | GT_GEN6_BLT_USER_INTERRUPT | |
| 1975 | GT_GEN6_BSD_USER_INTERRUPT | |
| 1976 | GT_GEN6_BSD_CS_ERROR_INTERRUPT | |
| 1977 | GT_GEN7_L3_PARITY_ERROR_INTERRUPT | |
| 1978 | GT_PIPE_NOTIFY | |
| 1979 | GT_RENDER_CS_ERROR_INTERRUPT | |
| 1980 | GT_SYNC_STATUS | |
| 1981 | GT_USER_INTERRUPT); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1982 | POSTING_READ(GTIER); |
| 1983 | |
| 1984 | /* ack & enable invalid PTE error interrupts */ |
| 1985 | #if 0 /* FIXME: add support to irq handler for checking these bits */ |
| 1986 | I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); |
| 1987 | I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); |
| 1988 | #endif |
| 1989 | |
| 1990 | I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); |
| 1991 | #if 0 /* FIXME: check register definitions; some have moved */ |
| 1992 | /* Note HDMI and DP share bits */ |
| 1993 | if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) |
| 1994 | hotplug_en |= HDMIB_HOTPLUG_INT_EN; |
| 1995 | if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) |
| 1996 | hotplug_en |= HDMIC_HOTPLUG_INT_EN; |
| 1997 | if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) |
| 1998 | hotplug_en |= HDMID_HOTPLUG_INT_EN; |
| 1999 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) |
| 2000 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
| 2001 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) |
| 2002 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2003 | if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { |
| 2004 | hotplug_en |= CRT_HOTPLUG_INT_EN; |
| 2005 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
| 2006 | } |
| 2007 | #endif |
| 2008 | |
| 2009 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
| 2010 | |
| 2011 | return 0; |
| 2012 | } |
| 2013 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2014 | static void valleyview_irq_uninstall(struct drm_device *dev) |
| 2015 | { |
| 2016 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2017 | int pipe; |
| 2018 | |
| 2019 | if (!dev_priv) |
| 2020 | return; |
| 2021 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2022 | for_each_pipe(pipe) |
| 2023 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 2024 | |
| 2025 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2026 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2027 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2028 | for_each_pipe(pipe) |
| 2029 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 2030 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2031 | I915_WRITE(VLV_IMR, 0xffffffff); |
| 2032 | I915_WRITE(VLV_IER, 0x0); |
| 2033 | POSTING_READ(VLV_IER); |
| 2034 | } |
| 2035 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2036 | static void ironlake_irq_uninstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2037 | { |
| 2038 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 2039 | |
| 2040 | if (!dev_priv) |
| 2041 | return; |
| 2042 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2043 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2044 | |
| 2045 | I915_WRITE(DEIMR, 0xffffffff); |
| 2046 | I915_WRITE(DEIER, 0x0); |
| 2047 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
| 2048 | |
| 2049 | I915_WRITE(GTIMR, 0xffffffff); |
| 2050 | I915_WRITE(GTIER, 0x0); |
| 2051 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Keith Packard | 192aac1f | 2011-09-20 10:12:44 -0700 | [diff] [blame] | 2052 | |
| 2053 | I915_WRITE(SDEIMR, 0xffffffff); |
| 2054 | I915_WRITE(SDEIER, 0x0); |
| 2055 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2056 | } |
| 2057 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2058 | static void i8xx_irq_preinstall(struct drm_device * dev) |
| 2059 | { |
| 2060 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2061 | int pipe; |
| 2062 | |
| 2063 | atomic_set(&dev_priv->irq_received, 0); |
| 2064 | |
| 2065 | for_each_pipe(pipe) |
| 2066 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2067 | I915_WRITE16(IMR, 0xffff); |
| 2068 | I915_WRITE16(IER, 0x0); |
| 2069 | POSTING_READ16(IER); |
| 2070 | } |
| 2071 | |
| 2072 | static int i8xx_irq_postinstall(struct drm_device *dev) |
| 2073 | { |
| 2074 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2075 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2076 | dev_priv->pipestat[0] = 0; |
| 2077 | dev_priv->pipestat[1] = 0; |
| 2078 | |
| 2079 | I915_WRITE16(EMR, |
| 2080 | ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); |
| 2081 | |
| 2082 | /* Unmask the interrupts that we always want on. */ |
| 2083 | dev_priv->irq_mask = |
| 2084 | ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2085 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2086 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2087 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2088 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2089 | I915_WRITE16(IMR, dev_priv->irq_mask); |
| 2090 | |
| 2091 | I915_WRITE16(IER, |
| 2092 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2093 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2094 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | |
| 2095 | I915_USER_INTERRUPT); |
| 2096 | POSTING_READ16(IER); |
| 2097 | |
| 2098 | return 0; |
| 2099 | } |
| 2100 | |
| 2101 | static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS) |
| 2102 | { |
| 2103 | struct drm_device *dev = (struct drm_device *) arg; |
| 2104 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2105 | u16 iir, new_iir; |
| 2106 | u32 pipe_stats[2]; |
| 2107 | unsigned long irqflags; |
| 2108 | int irq_received; |
| 2109 | int pipe; |
| 2110 | u16 flip_mask = |
| 2111 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2112 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
| 2113 | |
| 2114 | atomic_inc(&dev_priv->irq_received); |
| 2115 | |
| 2116 | iir = I915_READ16(IIR); |
| 2117 | if (iir == 0) |
| 2118 | return IRQ_NONE; |
| 2119 | |
| 2120 | while (iir & ~flip_mask) { |
| 2121 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 2122 | * have been cleared after the pipestat interrupt was received. |
| 2123 | * It doesn't set the bit in iir again, but it still produces |
| 2124 | * interrupts (for non-MSI). |
| 2125 | */ |
| 2126 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2127 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 2128 | i915_handle_error(dev, false); |
| 2129 | |
| 2130 | for_each_pipe(pipe) { |
| 2131 | int reg = PIPESTAT(pipe); |
| 2132 | pipe_stats[pipe] = I915_READ(reg); |
| 2133 | |
| 2134 | /* |
| 2135 | * Clear the PIPE*STAT regs before the IIR |
| 2136 | */ |
| 2137 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 2138 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 2139 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 2140 | pipe_name(pipe)); |
| 2141 | I915_WRITE(reg, pipe_stats[pipe]); |
| 2142 | irq_received = 1; |
| 2143 | } |
| 2144 | } |
| 2145 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2146 | |
| 2147 | I915_WRITE16(IIR, iir & ~flip_mask); |
| 2148 | new_iir = I915_READ16(IIR); /* Flush posted writes */ |
| 2149 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2150 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2151 | |
| 2152 | if (iir & I915_USER_INTERRUPT) |
| 2153 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 2154 | |
| 2155 | if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && |
| 2156 | drm_handle_vblank(dev, 0)) { |
| 2157 | if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { |
| 2158 | intel_prepare_page_flip(dev, 0); |
| 2159 | intel_finish_page_flip(dev, 0); |
| 2160 | flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; |
| 2161 | } |
| 2162 | } |
| 2163 | |
| 2164 | if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && |
| 2165 | drm_handle_vblank(dev, 1)) { |
| 2166 | if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { |
| 2167 | intel_prepare_page_flip(dev, 1); |
| 2168 | intel_finish_page_flip(dev, 1); |
| 2169 | flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
| 2170 | } |
| 2171 | } |
| 2172 | |
| 2173 | iir = new_iir; |
| 2174 | } |
| 2175 | |
| 2176 | return IRQ_HANDLED; |
| 2177 | } |
| 2178 | |
| 2179 | static void i8xx_irq_uninstall(struct drm_device * dev) |
| 2180 | { |
| 2181 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2182 | int pipe; |
| 2183 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2184 | for_each_pipe(pipe) { |
| 2185 | /* Clear enable bits; then clear status bits */ |
| 2186 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2187 | I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); |
| 2188 | } |
| 2189 | I915_WRITE16(IMR, 0xffff); |
| 2190 | I915_WRITE16(IER, 0x0); |
| 2191 | I915_WRITE16(IIR, I915_READ16(IIR)); |
| 2192 | } |
| 2193 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2194 | static void i915_irq_preinstall(struct drm_device * dev) |
| 2195 | { |
| 2196 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2197 | int pipe; |
| 2198 | |
| 2199 | atomic_set(&dev_priv->irq_received, 0); |
| 2200 | |
| 2201 | if (I915_HAS_HOTPLUG(dev)) { |
| 2202 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2203 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2204 | } |
| 2205 | |
Chris Wilson | 00d98eb | 2012-04-24 22:59:48 +0100 | [diff] [blame] | 2206 | I915_WRITE16(HWSTAM, 0xeffe); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2207 | for_each_pipe(pipe) |
| 2208 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2209 | I915_WRITE(IMR, 0xffffffff); |
| 2210 | I915_WRITE(IER, 0x0); |
| 2211 | POSTING_READ(IER); |
| 2212 | } |
| 2213 | |
| 2214 | static int i915_irq_postinstall(struct drm_device *dev) |
| 2215 | { |
| 2216 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2217 | u32 enable_mask; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2218 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2219 | dev_priv->pipestat[0] = 0; |
| 2220 | dev_priv->pipestat[1] = 0; |
| 2221 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2222 | I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); |
| 2223 | |
| 2224 | /* Unmask the interrupts that we always want on. */ |
| 2225 | dev_priv->irq_mask = |
| 2226 | ~(I915_ASLE_INTERRUPT | |
| 2227 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2228 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2229 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2230 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2231 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2232 | |
| 2233 | enable_mask = |
| 2234 | I915_ASLE_INTERRUPT | |
| 2235 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2236 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2237 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | |
| 2238 | I915_USER_INTERRUPT; |
| 2239 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2240 | if (I915_HAS_HOTPLUG(dev)) { |
| 2241 | /* Enable in IER... */ |
| 2242 | enable_mask |= I915_DISPLAY_PORT_INTERRUPT; |
| 2243 | /* and unmask in IMR */ |
| 2244 | dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; |
| 2245 | } |
| 2246 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2247 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 2248 | I915_WRITE(IER, enable_mask); |
| 2249 | POSTING_READ(IER); |
| 2250 | |
| 2251 | if (I915_HAS_HOTPLUG(dev)) { |
| 2252 | u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); |
| 2253 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2254 | if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) |
| 2255 | hotplug_en |= HDMIB_HOTPLUG_INT_EN; |
| 2256 | if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) |
| 2257 | hotplug_en |= HDMIC_HOTPLUG_INT_EN; |
| 2258 | if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) |
| 2259 | hotplug_en |= HDMID_HOTPLUG_INT_EN; |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 2260 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2261 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 2262 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2263 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2264 | if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { |
| 2265 | hotplug_en |= CRT_HOTPLUG_INT_EN; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2266 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
| 2267 | } |
| 2268 | |
| 2269 | /* Ignore TV since it's buggy */ |
| 2270 | |
| 2271 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
| 2272 | } |
| 2273 | |
| 2274 | intel_opregion_enable_asle(dev); |
| 2275 | |
| 2276 | return 0; |
| 2277 | } |
| 2278 | |
| 2279 | static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS) |
| 2280 | { |
| 2281 | struct drm_device *dev = (struct drm_device *) arg; |
| 2282 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2283 | u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2284 | unsigned long irqflags; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2285 | u32 flip_mask = |
| 2286 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2287 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
| 2288 | u32 flip[2] = { |
| 2289 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, |
| 2290 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
| 2291 | }; |
| 2292 | int pipe, ret = IRQ_NONE; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2293 | |
| 2294 | atomic_inc(&dev_priv->irq_received); |
| 2295 | |
| 2296 | iir = I915_READ(IIR); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2297 | do { |
| 2298 | bool irq_received = (iir & ~flip_mask) != 0; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2299 | bool blc_event = false; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2300 | |
| 2301 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 2302 | * have been cleared after the pipestat interrupt was received. |
| 2303 | * It doesn't set the bit in iir again, but it still produces |
| 2304 | * interrupts (for non-MSI). |
| 2305 | */ |
| 2306 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2307 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 2308 | i915_handle_error(dev, false); |
| 2309 | |
| 2310 | for_each_pipe(pipe) { |
| 2311 | int reg = PIPESTAT(pipe); |
| 2312 | pipe_stats[pipe] = I915_READ(reg); |
| 2313 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2314 | /* Clear the PIPE*STAT regs before the IIR */ |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2315 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 2316 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 2317 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 2318 | pipe_name(pipe)); |
| 2319 | I915_WRITE(reg, pipe_stats[pipe]); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2320 | irq_received = true; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2321 | } |
| 2322 | } |
| 2323 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2324 | |
| 2325 | if (!irq_received) |
| 2326 | break; |
| 2327 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2328 | /* Consume port. Then clear IIR or we'll miss events */ |
| 2329 | if ((I915_HAS_HOTPLUG(dev)) && |
| 2330 | (iir & I915_DISPLAY_PORT_INTERRUPT)) { |
| 2331 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
| 2332 | |
| 2333 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 2334 | hotplug_status); |
| 2335 | if (hotplug_status & dev_priv->hotplug_supported_mask) |
| 2336 | queue_work(dev_priv->wq, |
| 2337 | &dev_priv->hotplug_work); |
| 2338 | |
| 2339 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2340 | POSTING_READ(PORT_HOTPLUG_STAT); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2341 | } |
| 2342 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2343 | I915_WRITE(IIR, iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2344 | new_iir = I915_READ(IIR); /* Flush posted writes */ |
| 2345 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2346 | if (iir & I915_USER_INTERRUPT) |
| 2347 | notify_ring(dev, &dev_priv->ring[RCS]); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2348 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2349 | for_each_pipe(pipe) { |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2350 | int plane = pipe; |
| 2351 | if (IS_MOBILE(dev)) |
| 2352 | plane = !plane; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2353 | if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2354 | drm_handle_vblank(dev, pipe)) { |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2355 | if (iir & flip[plane]) { |
| 2356 | intel_prepare_page_flip(dev, plane); |
| 2357 | intel_finish_page_flip(dev, pipe); |
| 2358 | flip_mask &= ~flip[plane]; |
| 2359 | } |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2360 | } |
| 2361 | |
| 2362 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 2363 | blc_event = true; |
| 2364 | } |
| 2365 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2366 | if (blc_event || (iir & I915_ASLE_INTERRUPT)) |
| 2367 | intel_opregion_asle_intr(dev); |
| 2368 | |
| 2369 | /* With MSI, interrupts are only generated when iir |
| 2370 | * transitions from zero to nonzero. If another bit got |
| 2371 | * set while we were handling the existing iir bits, then |
| 2372 | * we would never get another interrupt. |
| 2373 | * |
| 2374 | * This is fine on non-MSI as well, as if we hit this path |
| 2375 | * we avoid exiting the interrupt handler only to generate |
| 2376 | * another one. |
| 2377 | * |
| 2378 | * Note that for MSI this could cause a stray interrupt report |
| 2379 | * if an interrupt landed in the time between writing IIR and |
| 2380 | * the posting read. This should be rare enough to never |
| 2381 | * trigger the 99% of 100,000 interrupts test for disabling |
| 2382 | * stray interrupts. |
| 2383 | */ |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2384 | ret = IRQ_HANDLED; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2385 | iir = new_iir; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2386 | } while (iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2387 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2388 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2389 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2390 | return ret; |
| 2391 | } |
| 2392 | |
| 2393 | static void i915_irq_uninstall(struct drm_device * dev) |
| 2394 | { |
| 2395 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2396 | int pipe; |
| 2397 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2398 | if (I915_HAS_HOTPLUG(dev)) { |
| 2399 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2400 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2401 | } |
| 2402 | |
Chris Wilson | 00d98eb | 2012-04-24 22:59:48 +0100 | [diff] [blame] | 2403 | I915_WRITE16(HWSTAM, 0xffff); |
Chris Wilson | 55b3975 | 2012-04-24 22:59:49 +0100 | [diff] [blame] | 2404 | for_each_pipe(pipe) { |
| 2405 | /* Clear enable bits; then clear status bits */ |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2406 | I915_WRITE(PIPESTAT(pipe), 0); |
Chris Wilson | 55b3975 | 2012-04-24 22:59:49 +0100 | [diff] [blame] | 2407 | I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); |
| 2408 | } |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2409 | I915_WRITE(IMR, 0xffffffff); |
| 2410 | I915_WRITE(IER, 0x0); |
| 2411 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2412 | I915_WRITE(IIR, I915_READ(IIR)); |
| 2413 | } |
| 2414 | |
| 2415 | static void i965_irq_preinstall(struct drm_device * dev) |
| 2416 | { |
| 2417 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2418 | int pipe; |
| 2419 | |
| 2420 | atomic_set(&dev_priv->irq_received, 0); |
| 2421 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2422 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2423 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2424 | |
| 2425 | I915_WRITE(HWSTAM, 0xeffe); |
| 2426 | for_each_pipe(pipe) |
| 2427 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2428 | I915_WRITE(IMR, 0xffffffff); |
| 2429 | I915_WRITE(IER, 0x0); |
| 2430 | POSTING_READ(IER); |
| 2431 | } |
| 2432 | |
| 2433 | static int i965_irq_postinstall(struct drm_device *dev) |
| 2434 | { |
| 2435 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2436 | u32 hotplug_en; |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2437 | u32 enable_mask; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2438 | u32 error_mask; |
| 2439 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2440 | /* Unmask the interrupts that we always want on. */ |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2441 | dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2442 | I915_DISPLAY_PORT_INTERRUPT | |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2443 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2444 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2445 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2446 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2447 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2448 | |
| 2449 | enable_mask = ~dev_priv->irq_mask; |
| 2450 | enable_mask |= I915_USER_INTERRUPT; |
| 2451 | |
| 2452 | if (IS_G4X(dev)) |
| 2453 | enable_mask |= I915_BSD_USER_INTERRUPT; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2454 | |
| 2455 | dev_priv->pipestat[0] = 0; |
| 2456 | dev_priv->pipestat[1] = 0; |
| 2457 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2458 | /* |
| 2459 | * Enable some error detection, note the instruction error mask |
| 2460 | * bit is reserved, so we leave it masked. |
| 2461 | */ |
| 2462 | if (IS_G4X(dev)) { |
| 2463 | error_mask = ~(GM45_ERROR_PAGE_TABLE | |
| 2464 | GM45_ERROR_MEM_PRIV | |
| 2465 | GM45_ERROR_CP_PRIV | |
| 2466 | I915_ERROR_MEMORY_REFRESH); |
| 2467 | } else { |
| 2468 | error_mask = ~(I915_ERROR_PAGE_TABLE | |
| 2469 | I915_ERROR_MEMORY_REFRESH); |
| 2470 | } |
| 2471 | I915_WRITE(EMR, error_mask); |
| 2472 | |
| 2473 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 2474 | I915_WRITE(IER, enable_mask); |
| 2475 | POSTING_READ(IER); |
| 2476 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2477 | /* Note HDMI and DP share hotplug bits */ |
| 2478 | hotplug_en = 0; |
| 2479 | if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) |
| 2480 | hotplug_en |= HDMIB_HOTPLUG_INT_EN; |
| 2481 | if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) |
| 2482 | hotplug_en |= HDMIC_HOTPLUG_INT_EN; |
| 2483 | if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) |
| 2484 | hotplug_en |= HDMID_HOTPLUG_INT_EN; |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 2485 | if (IS_G4X(dev)) { |
| 2486 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) |
| 2487 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
| 2488 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) |
| 2489 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2490 | } else { |
| 2491 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) |
| 2492 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
| 2493 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) |
| 2494 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2495 | } |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2496 | if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { |
| 2497 | hotplug_en |= CRT_HOTPLUG_INT_EN; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2498 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2499 | /* Programming the CRT detection parameters tends |
| 2500 | to generate a spurious hotplug event about three |
| 2501 | seconds later. So just do it once. |
| 2502 | */ |
| 2503 | if (IS_G4X(dev)) |
| 2504 | hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; |
| 2505 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2506 | } |
| 2507 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2508 | /* Ignore TV since it's buggy */ |
| 2509 | |
| 2510 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
| 2511 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2512 | intel_opregion_enable_asle(dev); |
| 2513 | |
| 2514 | return 0; |
| 2515 | } |
| 2516 | |
| 2517 | static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS) |
| 2518 | { |
| 2519 | struct drm_device *dev = (struct drm_device *) arg; |
| 2520 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2521 | u32 iir, new_iir; |
| 2522 | u32 pipe_stats[I915_MAX_PIPES]; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2523 | unsigned long irqflags; |
| 2524 | int irq_received; |
| 2525 | int ret = IRQ_NONE, pipe; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2526 | |
| 2527 | atomic_inc(&dev_priv->irq_received); |
| 2528 | |
| 2529 | iir = I915_READ(IIR); |
| 2530 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2531 | for (;;) { |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 2532 | bool blc_event = false; |
| 2533 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2534 | irq_received = iir != 0; |
| 2535 | |
| 2536 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 2537 | * have been cleared after the pipestat interrupt was received. |
| 2538 | * It doesn't set the bit in iir again, but it still produces |
| 2539 | * interrupts (for non-MSI). |
| 2540 | */ |
| 2541 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2542 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 2543 | i915_handle_error(dev, false); |
| 2544 | |
| 2545 | for_each_pipe(pipe) { |
| 2546 | int reg = PIPESTAT(pipe); |
| 2547 | pipe_stats[pipe] = I915_READ(reg); |
| 2548 | |
| 2549 | /* |
| 2550 | * Clear the PIPE*STAT regs before the IIR |
| 2551 | */ |
| 2552 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 2553 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 2554 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 2555 | pipe_name(pipe)); |
| 2556 | I915_WRITE(reg, pipe_stats[pipe]); |
| 2557 | irq_received = 1; |
| 2558 | } |
| 2559 | } |
| 2560 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2561 | |
| 2562 | if (!irq_received) |
| 2563 | break; |
| 2564 | |
| 2565 | ret = IRQ_HANDLED; |
| 2566 | |
| 2567 | /* Consume port. Then clear IIR or we'll miss events */ |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2568 | if (iir & I915_DISPLAY_PORT_INTERRUPT) { |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2569 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
| 2570 | |
| 2571 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 2572 | hotplug_status); |
| 2573 | if (hotplug_status & dev_priv->hotplug_supported_mask) |
| 2574 | queue_work(dev_priv->wq, |
| 2575 | &dev_priv->hotplug_work); |
| 2576 | |
| 2577 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
| 2578 | I915_READ(PORT_HOTPLUG_STAT); |
| 2579 | } |
| 2580 | |
| 2581 | I915_WRITE(IIR, iir); |
| 2582 | new_iir = I915_READ(IIR); /* Flush posted writes */ |
| 2583 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2584 | if (iir & I915_USER_INTERRUPT) |
| 2585 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 2586 | if (iir & I915_BSD_USER_INTERRUPT) |
| 2587 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 2588 | |
Chris Wilson | 4f7d1e7 | 2012-04-24 22:59:45 +0100 | [diff] [blame] | 2589 | if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2590 | intel_prepare_page_flip(dev, 0); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2591 | |
Chris Wilson | 4f7d1e7 | 2012-04-24 22:59:45 +0100 | [diff] [blame] | 2592 | if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2593 | intel_prepare_page_flip(dev, 1); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2594 | |
| 2595 | for_each_pipe(pipe) { |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 2596 | if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2597 | drm_handle_vblank(dev, pipe)) { |
Chris Wilson | 4f7d1e7 | 2012-04-24 22:59:45 +0100 | [diff] [blame] | 2598 | i915_pageflip_stall_check(dev, pipe); |
| 2599 | intel_finish_page_flip(dev, pipe); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2600 | } |
| 2601 | |
| 2602 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 2603 | blc_event = true; |
| 2604 | } |
| 2605 | |
| 2606 | |
| 2607 | if (blc_event || (iir & I915_ASLE_INTERRUPT)) |
| 2608 | intel_opregion_asle_intr(dev); |
| 2609 | |
| 2610 | /* With MSI, interrupts are only generated when iir |
| 2611 | * transitions from zero to nonzero. If another bit got |
| 2612 | * set while we were handling the existing iir bits, then |
| 2613 | * we would never get another interrupt. |
| 2614 | * |
| 2615 | * This is fine on non-MSI as well, as if we hit this path |
| 2616 | * we avoid exiting the interrupt handler only to generate |
| 2617 | * another one. |
| 2618 | * |
| 2619 | * Note that for MSI this could cause a stray interrupt report |
| 2620 | * if an interrupt landed in the time between writing IIR and |
| 2621 | * the posting read. This should be rare enough to never |
| 2622 | * trigger the 99% of 100,000 interrupts test for disabling |
| 2623 | * stray interrupts. |
| 2624 | */ |
| 2625 | iir = new_iir; |
| 2626 | } |
| 2627 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2628 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 2629 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2630 | return ret; |
| 2631 | } |
| 2632 | |
| 2633 | static void i965_irq_uninstall(struct drm_device * dev) |
| 2634 | { |
| 2635 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2636 | int pipe; |
| 2637 | |
| 2638 | if (!dev_priv) |
| 2639 | return; |
| 2640 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2641 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2642 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2643 | |
| 2644 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2645 | for_each_pipe(pipe) |
| 2646 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2647 | I915_WRITE(IMR, 0xffffffff); |
| 2648 | I915_WRITE(IER, 0x0); |
| 2649 | |
| 2650 | for_each_pipe(pipe) |
| 2651 | I915_WRITE(PIPESTAT(pipe), |
| 2652 | I915_READ(PIPESTAT(pipe)) & 0x8000ffff); |
| 2653 | I915_WRITE(IIR, I915_READ(IIR)); |
| 2654 | } |
| 2655 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2656 | void intel_irq_init(struct drm_device *dev) |
| 2657 | { |
Chris Wilson | 8b2e326 | 2012-04-24 22:59:41 +0100 | [diff] [blame] | 2658 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2659 | |
| 2660 | INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); |
| 2661 | INIT_WORK(&dev_priv->error_work, i915_error_work_func); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 2662 | INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); |
Daniel Vetter | 98fd81c | 2012-05-31 14:57:42 +0200 | [diff] [blame] | 2663 | INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work); |
Chris Wilson | 8b2e326 | 2012-04-24 22:59:41 +0100 | [diff] [blame] | 2664 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2665 | dev->driver->get_vblank_counter = i915_get_vblank_counter; |
| 2666 | dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ |
Eugeni Dodonov | 7d4e146 | 2012-05-09 15:37:09 -0300 | [diff] [blame] | 2667 | if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2668 | dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ |
| 2669 | dev->driver->get_vblank_counter = gm45_get_vblank_counter; |
| 2670 | } |
| 2671 | |
Keith Packard | c3613de | 2011-08-12 17:05:54 -0700 | [diff] [blame] | 2672 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 2673 | dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; |
| 2674 | else |
| 2675 | dev->driver->get_vblank_timestamp = NULL; |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2676 | dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; |
| 2677 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2678 | if (IS_VALLEYVIEW(dev)) { |
| 2679 | dev->driver->irq_handler = valleyview_irq_handler; |
| 2680 | dev->driver->irq_preinstall = valleyview_irq_preinstall; |
| 2681 | dev->driver->irq_postinstall = valleyview_irq_postinstall; |
| 2682 | dev->driver->irq_uninstall = valleyview_irq_uninstall; |
| 2683 | dev->driver->enable_vblank = valleyview_enable_vblank; |
| 2684 | dev->driver->disable_vblank = valleyview_disable_vblank; |
| 2685 | } else if (IS_IVYBRIDGE(dev)) { |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2686 | /* Share pre & uninstall handlers with ILK/SNB */ |
| 2687 | dev->driver->irq_handler = ivybridge_irq_handler; |
| 2688 | dev->driver->irq_preinstall = ironlake_irq_preinstall; |
| 2689 | dev->driver->irq_postinstall = ivybridge_irq_postinstall; |
| 2690 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 2691 | dev->driver->enable_vblank = ivybridge_enable_vblank; |
| 2692 | dev->driver->disable_vblank = ivybridge_disable_vblank; |
Eugeni Dodonov | 7d4e146 | 2012-05-09 15:37:09 -0300 | [diff] [blame] | 2693 | } else if (IS_HASWELL(dev)) { |
| 2694 | /* Share interrupts handling with IVB */ |
| 2695 | dev->driver->irq_handler = ivybridge_irq_handler; |
| 2696 | dev->driver->irq_preinstall = ironlake_irq_preinstall; |
| 2697 | dev->driver->irq_postinstall = ivybridge_irq_postinstall; |
| 2698 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 2699 | dev->driver->enable_vblank = ivybridge_enable_vblank; |
| 2700 | dev->driver->disable_vblank = ivybridge_disable_vblank; |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2701 | } else if (HAS_PCH_SPLIT(dev)) { |
| 2702 | dev->driver->irq_handler = ironlake_irq_handler; |
| 2703 | dev->driver->irq_preinstall = ironlake_irq_preinstall; |
| 2704 | dev->driver->irq_postinstall = ironlake_irq_postinstall; |
| 2705 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 2706 | dev->driver->enable_vblank = ironlake_enable_vblank; |
| 2707 | dev->driver->disable_vblank = ironlake_disable_vblank; |
| 2708 | } else { |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2709 | if (INTEL_INFO(dev)->gen == 2) { |
| 2710 | dev->driver->irq_preinstall = i8xx_irq_preinstall; |
| 2711 | dev->driver->irq_postinstall = i8xx_irq_postinstall; |
| 2712 | dev->driver->irq_handler = i8xx_irq_handler; |
| 2713 | dev->driver->irq_uninstall = i8xx_irq_uninstall; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2714 | } else if (INTEL_INFO(dev)->gen == 3) { |
Chris Wilson | 4f7d1e7 | 2012-04-24 22:59:45 +0100 | [diff] [blame] | 2715 | /* IIR "flip pending" means done if this bit is set */ |
| 2716 | I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); |
| 2717 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2718 | dev->driver->irq_preinstall = i915_irq_preinstall; |
| 2719 | dev->driver->irq_postinstall = i915_irq_postinstall; |
| 2720 | dev->driver->irq_uninstall = i915_irq_uninstall; |
| 2721 | dev->driver->irq_handler = i915_irq_handler; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2722 | } else { |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2723 | dev->driver->irq_preinstall = i965_irq_preinstall; |
| 2724 | dev->driver->irq_postinstall = i965_irq_postinstall; |
| 2725 | dev->driver->irq_uninstall = i965_irq_uninstall; |
| 2726 | dev->driver->irq_handler = i965_irq_handler; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2727 | } |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2728 | dev->driver->enable_vblank = i915_enable_vblank; |
| 2729 | dev->driver->disable_vblank = i915_disable_vblank; |
| 2730 | } |
| 2731 | } |