blob: 7d641c7e3514a7b653a29cece75896c800ca6417 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Rob Clarkc8afe682013-06-26 12:44:06 -04002/*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04003 * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04004 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <robdclark@gmail.com>
Rob Clarkc8afe682013-06-26 12:44:06 -04006 */
7
Sam Ravnborgfeea39a2019-08-04 08:55:51 +02008#include <linux/dma-mapping.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04009#include <linux/kthread.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020010#include <linux/uaccess.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040011#include <uapi/linux/sched/types.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020012
13#include <drm/drm_drv.h>
14#include <drm/drm_file.h>
15#include <drm/drm_ioctl.h>
16#include <drm/drm_irq.h>
17#include <drm/drm_prime.h>
Russell King97ac0e42016-10-19 11:28:27 +010018#include <drm/drm_of.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020019#include <drm/drm_vblank.h>
Russell King97ac0e42016-10-19 11:28:27 +010020
Rob Clarkc8afe682013-06-26 12:44:06 -040021#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040022#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040023#include "msm_fence.h"
Rob Clarkf05c83e2018-11-29 10:27:22 -050024#include "msm_gem.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040025#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050026#include "msm_kms.h"
Jonathan Marekc2052a42018-11-14 17:08:04 -050027#include "adreno/adreno_gpu.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040028
Rob Clarka8d854c2016-06-01 14:02:02 -040029/*
30 * MSM driver version:
31 * - 1.0.0 - initial interface
32 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040033 * - 1.2.0 - adds explicit fence support for submit ioctl
Jordan Crousef7de1542017-10-20 11:06:55 -060034 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
35 * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
36 * MSM_GEM_INFO ioctl.
Rob Clark1fed8df2018-11-29 10:30:04 -050037 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
38 * GEM object's debug name
Jordan Crouseb0fb6602019-03-22 14:21:22 -060039 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010040 * - 1.6.0 - Syncobj support
Rob Clarka8d854c2016-06-01 14:02:02 -040041 */
42#define MSM_VERSION_MAJOR 1
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010043#define MSM_VERSION_MINOR 6
Rob Clarka8d854c2016-06-01 14:02:02 -040044#define MSM_VERSION_PATCHLEVEL 0
45
Rob Clarkc8afe682013-06-26 12:44:06 -040046static const struct drm_mode_config_funcs mode_config_funcs = {
47 .fb_create = msm_framebuffer_create,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +010048 .output_poll_changed = drm_fb_helper_output_poll_changed,
Rob Clark1f920172017-10-25 12:30:51 -040049 .atomic_check = drm_atomic_helper_check,
Sean Pauld14659f2018-02-28 14:19:05 -050050 .atomic_commit = drm_atomic_helper_commit,
51};
52
53static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
54 .atomic_commit_tail = msm_atomic_commit_tail,
Rob Clarkc8afe682013-06-26 12:44:06 -040055};
56
Rob Clarkc8afe682013-06-26 12:44:06 -040057#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
58static bool reglog = false;
59MODULE_PARM_DESC(reglog, "Enable register read/write logging");
60module_param(reglog, bool, 0600);
61#else
62#define reglog 0
63#endif
64
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053065#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050066static bool fbdev = true;
67MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
68module_param(fbdev, bool, 0600);
69#endif
70
Rob Clark3a10ba82014-09-08 14:24:57 -040071static char *vram = "16m";
Rob Clark4313c7442016-02-03 14:02:04 -050072MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050073module_param(vram, charp, 0);
74
Rob Clark06d9f562016-11-05 11:08:12 -040075bool dumpstate = false;
76MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
77module_param(dumpstate, bool, 0600);
78
Rob Clarkba4dd712017-07-06 16:33:44 -040079static bool modeset = true;
80MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
81module_param(modeset, bool, 0600);
82
Rob Clark060530f2014-03-03 14:19:12 -050083/*
84 * Util/helpers:
85 */
86
Jordan Crouse8e54eea2018-08-06 11:33:21 -060087struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
88 const char *name)
89{
90 int i;
91 char n[32];
92
93 snprintf(n, sizeof(n), "%s_clk", name);
94
95 for (i = 0; bulk && i < count; i++) {
96 if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
97 return bulk[i].clk;
98 }
99
100
101 return NULL;
102}
103
Rob Clark720c3bb2017-01-30 11:30:58 -0500104struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
105{
106 struct clk *clk;
107 char name2[32];
108
109 clk = devm_clk_get(&pdev->dev, name);
110 if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
111 return clk;
112
113 snprintf(name2, sizeof(name2), "%s_clk", name);
114
115 clk = devm_clk_get(&pdev->dev, name2);
116 if (!IS_ERR(clk))
117 dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
118 "\"%s\" instead of \"%s\"\n", name, name2);
119
120 return clk;
121}
122
Eric Anholt62a35e82020-06-29 11:19:21 -0700123void __iomem *_msm_ioremap(struct platform_device *pdev, const char *name,
124 const char *dbgname, bool quiet)
Rob Clarkc8afe682013-06-26 12:44:06 -0400125{
126 struct resource *res;
127 unsigned long size;
128 void __iomem *ptr;
129
130 if (name)
131 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
132 else
133 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
134
135 if (!res) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700136 if (!quiet)
137 DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400138 return ERR_PTR(-EINVAL);
139 }
140
141 size = resource_size(res);
142
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100143 ptr = devm_ioremap(&pdev->dev, res->start, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400144 if (!ptr) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700145 if (!quiet)
146 DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400147 return ERR_PTR(-ENOMEM);
148 }
149
150 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200151 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400152
153 return ptr;
154}
155
Eric Anholt62a35e82020-06-29 11:19:21 -0700156void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
157 const char *dbgname)
158{
159 return _msm_ioremap(pdev, name, dbgname, false);
160}
161
162void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name,
163 const char *dbgname)
164{
165 return _msm_ioremap(pdev, name, dbgname, true);
166}
167
Rob Clarkc8afe682013-06-26 12:44:06 -0400168void msm_writel(u32 data, void __iomem *addr)
169{
170 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200171 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400172 writel(data, addr);
173}
174
175u32 msm_readl(const void __iomem *addr)
176{
177 u32 val = readl(addr);
178 if (reglog)
Joe Perches8dfe1622017-02-28 04:55:54 -0800179 pr_err("IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400180 return val;
181}
182
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800183struct msm_vblank_work {
184 struct work_struct work;
Hai Li78b1d472015-07-27 13:49:45 -0400185 int crtc_id;
186 bool enable;
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800187 struct msm_drm_private *priv;
Hai Li78b1d472015-07-27 13:49:45 -0400188};
189
Jeykumar Sankaran5aeb6652018-12-14 15:57:52 -0800190static void vblank_ctrl_worker(struct work_struct *work)
Hai Li78b1d472015-07-27 13:49:45 -0400191{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800192 struct msm_vblank_work *vbl_work = container_of(work,
193 struct msm_vblank_work, work);
194 struct msm_drm_private *priv = vbl_work->priv;
Hai Li78b1d472015-07-27 13:49:45 -0400195 struct msm_kms *kms = priv->kms;
Hai Li78b1d472015-07-27 13:49:45 -0400196
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800197 if (vbl_work->enable)
198 kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
199 else
200 kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
Hai Li78b1d472015-07-27 13:49:45 -0400201
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800202 kfree(vbl_work);
Hai Li78b1d472015-07-27 13:49:45 -0400203}
204
205static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
206 int crtc_id, bool enable)
207{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800208 struct msm_vblank_work *vbl_work;
Hai Li78b1d472015-07-27 13:49:45 -0400209
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800210 vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
211 if (!vbl_work)
Hai Li78b1d472015-07-27 13:49:45 -0400212 return -ENOMEM;
213
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800214 INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
Hai Li78b1d472015-07-27 13:49:45 -0400215
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800216 vbl_work->crtc_id = crtc_id;
217 vbl_work->enable = enable;
218 vbl_work->priv = priv;
Hai Li78b1d472015-07-27 13:49:45 -0400219
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800220 queue_work(priv->wq, &vbl_work->work);
Hai Li78b1d472015-07-27 13:49:45 -0400221
222 return 0;
223}
224
Archit Taneja2b669872016-05-02 11:05:54 +0530225static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400226{
Archit Taneja2b669872016-05-02 11:05:54 +0530227 struct platform_device *pdev = to_platform_device(dev);
228 struct drm_device *ddev = platform_get_drvdata(pdev);
229 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400230 struct msm_kms *kms = priv->kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400231 struct msm_mdss *mdss = priv->mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400232 int i;
Hai Li78b1d472015-07-27 13:49:45 -0400233
Sean Paul2aa31762019-05-24 16:29:13 -0400234 /*
235 * Shutdown the hw if we're far enough along where things might be on.
236 * If we run this too early, we'll end up panicking in any variety of
237 * places. Since we don't register the drm device until late in
238 * msm_drm_init, drm_dev->registered is used as an indicator that the
239 * shutdown will be successful.
240 */
241 if (ddev->registered) {
242 drm_dev_unregister(ddev);
243 drm_atomic_helper_shutdown(ddev);
244 }
245
Hai Li78b1d472015-07-27 13:49:45 -0400246 /* We must cancel and cleanup any pending vblank enable/disable
247 * work before drm_irq_uninstall() to avoid work re-enabling an
248 * irq after uninstall has disabled it.
249 */
Rob Clarkc8afe682013-06-26 12:44:06 -0400250
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800251 flush_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400252
Jeykumar Sankarand9db30c2018-12-14 15:57:54 -0800253 /* clean up event worker threads */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400254 for (i = 0; i < priv->num_crtcs; i++) {
Bernard1041dee2020-07-21 09:33:03 +0800255 if (priv->event_thread[i].worker)
256 kthread_destroy_worker(priv->event_thread[i].worker);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400257 }
258
Rob Clark68209392016-05-17 16:19:32 -0400259 msm_gem_shrinker_cleanup(ddev);
260
Archit Taneja2b669872016-05-02 11:05:54 +0530261 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530262
Noralf Trønnes85eac472017-03-07 21:49:22 +0100263 msm_perf_debugfs_cleanup(priv);
264 msm_rd_debugfs_cleanup(priv);
265
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530266#ifdef CONFIG_DRM_FBDEV_EMULATION
267 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530268 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530269#endif
Sean Paul2aa31762019-05-24 16:29:13 -0400270
Archit Taneja2b669872016-05-02 11:05:54 +0530271 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400272
Archit Taneja2b669872016-05-02 11:05:54 +0530273 pm_runtime_get_sync(dev);
274 drm_irq_uninstall(ddev);
275 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400276
Archit Taneja16976082016-11-03 17:36:18 +0530277 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400278 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400279
Rob Clark871d8122013-11-16 12:56:06 -0500280 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700281 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500282 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530283 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700284 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500285 }
286
Archit Taneja2b669872016-05-02 11:05:54 +0530287 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500288
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400289 if (mdss && mdss->funcs)
290 mdss->funcs->destroy(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530291
Archit Taneja2b669872016-05-02 11:05:54 +0530292 ddev->dev_private = NULL;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200293 drm_dev_put(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400294
Sean Paul2aa31762019-05-24 16:29:13 -0400295 destroy_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400296 kfree(priv);
297
298 return 0;
299}
300
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400301#define KMS_MDP4 4
302#define KMS_MDP5 5
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400303#define KMS_DPU 3
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400304
Rob Clark06c0dd92013-11-30 17:51:47 -0500305static int get_mdp_ver(struct platform_device *pdev)
306{
Rob Clark06c0dd92013-11-30 17:51:47 -0500307 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530308
309 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500310}
311
Rob Clark072f1f92015-03-03 15:04:25 -0500312#include <linux/of_address.h>
313
Jonathan Marekc2052a42018-11-14 17:08:04 -0500314bool msm_use_mmu(struct drm_device *dev)
315{
316 struct msm_drm_private *priv = dev->dev_private;
317
318 /* a2xx comes with its own MMU */
319 return priv->is_a2xx || iommu_present(&platform_bus_type);
320}
321
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500322static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400323{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500324 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530325 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500326 unsigned long size = 0;
327 int ret = 0;
328
Rob Clark072f1f92015-03-03 15:04:25 -0500329 /* In the device-tree world, we could have a 'memory-region'
330 * phandle, which gives us a link to our "vram". Allocating
331 * is all nicely abstracted behind the dma api, but we need
332 * to know the entire size to allocate it all in one go. There
333 * are two cases:
334 * 1) device with no IOMMU, in which case we need exclusive
335 * access to a VRAM carveout big enough for all gpu
336 * buffers
337 * 2) device with IOMMU, but where the bootloader puts up
338 * a splash screen. In this case, the VRAM carveout
339 * need only be large enough for fbdev fb. But we need
340 * exclusive access to the buffer to avoid the kernel
341 * using those pages for other purposes (which appears
342 * as corruption on screen before we have a chance to
343 * load and do initial modeset)
344 */
Rob Clark072f1f92015-03-03 15:04:25 -0500345
346 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
347 if (node) {
348 struct resource r;
349 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800350 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500351 if (ret)
352 return ret;
353 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200354 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400355
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530356 /* if we have no IOMMU, then we need to use carveout allocator.
357 * Grab the entire CMA chunk carved out in early startup in
358 * mach-msm:
359 */
Jonathan Marekc2052a42018-11-14 17:08:04 -0500360 } else if (!msm_use_mmu(dev)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500361 DRM_INFO("using %s VRAM carveout\n", vram);
362 size = memparse(vram, NULL);
363 }
364
365 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700366 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500367 void *p;
368
Rob Clark871d8122013-11-16 12:56:06 -0500369 priv->vram.size = size;
370
371 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600372 spin_lock_init(&priv->vram.lock);
Rob Clark871d8122013-11-16 12:56:06 -0500373
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700374 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
375 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500376
377 /* note that for no-kernel-mapping, the vaddr returned
378 * is bogus, but non-null if allocation succeeded:
379 */
380 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700381 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500382 if (!p) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530383 DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
Rob Clark871d8122013-11-16 12:56:06 -0500384 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500385 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500386 }
387
Mamta Shukla6a41da12018-10-20 23:19:26 +0530388 DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
Rob Clark871d8122013-11-16 12:56:06 -0500389 (uint32_t)priv->vram.paddr,
390 (uint32_t)(priv->vram.paddr + size));
391 }
392
Rob Clark072f1f92015-03-03 15:04:25 -0500393 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500394}
395
Archit Taneja2b669872016-05-02 11:05:54 +0530396static int msm_drm_init(struct device *dev, struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500397{
Archit Taneja2b669872016-05-02 11:05:54 +0530398 struct platform_device *pdev = to_platform_device(dev);
399 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500400 struct msm_drm_private *priv;
401 struct msm_kms *kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400402 struct msm_mdss *mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400403 int ret, i;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500404
Archit Taneja2b669872016-05-02 11:05:54 +0530405 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200406 if (IS_ERR(ddev)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530407 DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200408 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500409 }
410
Archit Taneja2b669872016-05-02 11:05:54 +0530411 platform_set_drvdata(pdev, ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530412
413 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
414 if (!priv) {
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400415 ret = -ENOMEM;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200416 goto err_put_drm_dev;
Archit Taneja2b669872016-05-02 11:05:54 +0530417 }
418
419 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400420 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500421
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400422 switch (get_mdp_ver(pdev)) {
423 case KMS_MDP5:
424 ret = mdp5_mdss_init(ddev);
425 break;
426 case KMS_DPU:
427 ret = dpu_mdss_init(ddev);
428 break;
429 default:
430 ret = 0;
431 break;
432 }
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400433 if (ret)
434 goto err_free_priv;
Archit Taneja0a6030d2016-05-08 21:36:28 +0530435
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400436 mdss = priv->mdss;
437
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500438 priv->wq = alloc_ordered_workqueue("msm", 0);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500439
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -0700440 INIT_WORK(&priv->free_work, msm_gem_free_work);
441 init_llist_head(&priv->free_list);
442
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500443 INIT_LIST_HEAD(&priv->inactive_list);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500444
Archit Taneja2b669872016-05-02 11:05:54 +0530445 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500446
447 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530448 ret = component_bind_all(dev, ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400449 if (ret)
450 goto err_destroy_mdss;
Rob Clark060530f2014-03-03 14:19:12 -0500451
Archit Taneja2b669872016-05-02 11:05:54 +0530452 ret = msm_init_vram(ddev);
Rob Clark13f15562015-05-07 15:20:13 -0400453 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400454 goto err_msm_uninit;
Rob Clark13f15562015-05-07 15:20:13 -0400455
Sean Pauldb735fc2020-01-21 11:18:48 -0800456 if (!dev->dma_parms) {
457 dev->dma_parms = devm_kzalloc(dev, sizeof(*dev->dma_parms),
458 GFP_KERNEL);
Pavel Machek66be3402020-03-09 11:14:10 +0100459 if (!dev->dma_parms) {
460 ret = -ENOMEM;
461 goto err_msm_uninit;
462 }
Sean Pauldb735fc2020-01-21 11:18:48 -0800463 }
464 dma_set_max_seg_size(dev, DMA_BIT_MASK(32));
465
Rob Clark68209392016-05-17 16:19:32 -0400466 msm_gem_shrinker_init(ddev);
467
Rob Clark06c0dd92013-11-30 17:51:47 -0500468 switch (get_mdp_ver(pdev)) {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400469 case KMS_MDP4:
Archit Taneja2b669872016-05-02 11:05:54 +0530470 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530471 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500472 break;
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400473 case KMS_MDP5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530474 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500475 break;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400476 case KMS_DPU:
477 kms = dpu_kms_init(ddev);
478 priv->kms = kms;
479 break;
Rob Clark06c0dd92013-11-30 17:51:47 -0500480 default:
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500481 /* valid only for the dummy headless case, where of_node=NULL */
482 WARN_ON(dev->of_node);
483 kms = NULL;
Rob Clark06c0dd92013-11-30 17:51:47 -0500484 break;
485 }
486
Rob Clarkc8afe682013-06-26 12:44:06 -0400487 if (IS_ERR(kms)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530488 DRM_DEV_ERROR(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200489 ret = PTR_ERR(kms);
Jonathan Marekb2ccfdf2018-11-21 20:52:35 -0500490 priv->kms = NULL;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400491 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400492 }
493
Jeykumar Sankaranbb676df2018-06-11 14:13:20 -0700494 /* Enable normalization of plane zpos */
495 ddev->mode_config.normalize_zpos = true;
496
Rob Clarkc8afe682013-06-26 12:44:06 -0400497 if (kms) {
Rob Clark2d99ced2019-08-29 09:45:16 -0700498 kms->dev = ddev;
Rob Clarkc8afe682013-06-26 12:44:06 -0400499 ret = kms->funcs->hw_init(kms);
500 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530501 DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400502 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400503 }
504 }
505
Archit Taneja2b669872016-05-02 11:05:54 +0530506 ddev->mode_config.funcs = &mode_config_funcs;
Sean Pauld14659f2018-02-28 14:19:05 -0500507 ddev->mode_config.helper_private = &mode_config_helper_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400508
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400509 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400510 /* initialize event thread */
511 priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400512 priv->event_thread[i].dev = ddev;
Bernard1041dee2020-07-21 09:33:03 +0800513 priv->event_thread[i].worker = kthread_create_worker(0,
514 "crtc_event:%d", priv->event_thread[i].crtc_id);
515 if (IS_ERR(priv->event_thread[i].worker)) {
Linus Torvalds4971f092018-12-25 11:48:26 -0800516 DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700517 goto err_msm_uninit;
518 }
519
Linus Torvalds6d2b84a2020-08-06 11:55:43 -0700520 sched_set_fifo(priv->event_thread[i].worker->task);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400521 }
522
Archit Taneja2b669872016-05-02 11:05:54 +0530523 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400524 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530525 DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400526 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400527 }
528
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530529 if (kms) {
530 pm_runtime_get_sync(dev);
531 ret = drm_irq_install(ddev, kms->irq);
532 pm_runtime_put_sync(dev);
533 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530534 DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400535 goto err_msm_uninit;
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530536 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400537 }
538
Archit Taneja2b669872016-05-02 11:05:54 +0530539 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400540 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400541 goto err_msm_uninit;
Rob Clarka7d3c952014-05-30 14:47:38 -0400542
Archit Taneja2b669872016-05-02 11:05:54 +0530543 drm_mode_config_reset(ddev);
544
545#ifdef CONFIG_DRM_FBDEV_EMULATION
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500546 if (kms && fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530547 priv->fbdev = msm_fbdev_init(ddev);
548#endif
549
550 ret = msm_debugfs_late_init(ddev);
551 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400552 goto err_msm_uninit;
Archit Taneja2b669872016-05-02 11:05:54 +0530553
554 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400555
556 return 0;
557
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400558err_msm_uninit:
Archit Taneja2b669872016-05-02 11:05:54 +0530559 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400560 return ret;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400561err_destroy_mdss:
562 if (mdss && mdss->funcs)
563 mdss->funcs->destroy(ddev);
564err_free_priv:
565 kfree(priv);
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200566err_put_drm_dev:
567 drm_dev_put(ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400568 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -0400569}
570
Archit Taneja2b669872016-05-02 11:05:54 +0530571/*
572 * DRM operations:
573 */
574
Rob Clark7198e6b2013-07-19 12:59:32 -0400575static void load_gpu(struct drm_device *dev)
576{
Rob Clarka1ad3522014-07-11 11:59:22 -0400577 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400578 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400579
Rob Clarka1ad3522014-07-11 11:59:22 -0400580 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400581
Rob Clarke2550b72014-09-05 13:30:27 -0400582 if (!priv->gpu)
583 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400584
Rob Clarka1ad3522014-07-11 11:59:22 -0400585 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400586}
587
Jordan Crousef97deca2017-10-20 11:06:57 -0600588static int context_init(struct drm_device *dev, struct drm_file *file)
Rob Clark7198e6b2013-07-19 12:59:32 -0400589{
Jordan Crouse295b22a2019-05-07 12:02:07 -0600590 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400591 struct msm_file_private *ctx;
592
Rob Clark7198e6b2013-07-19 12:59:32 -0400593 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
594 if (!ctx)
595 return -ENOMEM;
596
Jordan Crousef97deca2017-10-20 11:06:57 -0600597 msm_submitqueue_init(dev, ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600598
Brian Masney7af5cdb2019-06-26 22:05:15 -0400599 ctx->aspace = priv->gpu ? priv->gpu->aspace : NULL;
Rob Clark7198e6b2013-07-19 12:59:32 -0400600 file->driver_priv = ctx;
601
602 return 0;
603}
604
Jordan Crousef7de1542017-10-20 11:06:55 -0600605static int msm_open(struct drm_device *dev, struct drm_file *file)
606{
607 /* For now, load gpu on open.. to avoid the requirement of having
608 * firmware in the initrd.
609 */
610 load_gpu(dev);
611
Jordan Crousef97deca2017-10-20 11:06:57 -0600612 return context_init(dev, file);
Jordan Crousef7de1542017-10-20 11:06:55 -0600613}
614
615static void context_close(struct msm_file_private *ctx)
616{
617 msm_submitqueue_close(ctx);
618 kfree(ctx);
619}
620
Daniel Vetter94df1452017-03-08 15:12:46 +0100621static void msm_postclose(struct drm_device *dev, struct drm_file *file)
Rob Clarkc8afe682013-06-26 12:44:06 -0400622{
623 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400624 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400625
Rob Clark7198e6b2013-07-19 12:59:32 -0400626 mutex_lock(&dev->struct_mutex);
627 if (ctx == priv->lastctx)
628 priv->lastctx = NULL;
629 mutex_unlock(&dev->struct_mutex);
630
Jordan Crousef7de1542017-10-20 11:06:55 -0600631 context_close(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400632}
633
Daniel Vettere9f0d762013-12-11 11:34:42 +0100634static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400635{
636 struct drm_device *dev = arg;
637 struct msm_drm_private *priv = dev->dev_private;
638 struct msm_kms *kms = priv->kms;
639 BUG_ON(!kms);
640 return kms->funcs->irq(kms);
641}
642
643static void msm_irq_preinstall(struct drm_device *dev)
644{
645 struct msm_drm_private *priv = dev->dev_private;
646 struct msm_kms *kms = priv->kms;
647 BUG_ON(!kms);
648 kms->funcs->irq_preinstall(kms);
649}
650
651static int msm_irq_postinstall(struct drm_device *dev)
652{
653 struct msm_drm_private *priv = dev->dev_private;
654 struct msm_kms *kms = priv->kms;
655 BUG_ON(!kms);
Jordan Crouseab07e0c2018-12-03 15:47:19 -0700656
657 if (kms->funcs->irq_postinstall)
658 return kms->funcs->irq_postinstall(kms);
659
660 return 0;
Rob Clarkc8afe682013-06-26 12:44:06 -0400661}
662
663static void msm_irq_uninstall(struct drm_device *dev)
664{
665 struct msm_drm_private *priv = dev->dev_private;
666 struct msm_kms *kms = priv->kms;
667 BUG_ON(!kms);
668 kms->funcs->irq_uninstall(kms);
669}
670
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100671int msm_crtc_enable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400672{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100673 struct drm_device *dev = crtc->dev;
674 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400675 struct msm_drm_private *priv = dev->dev_private;
676 struct msm_kms *kms = priv->kms;
677 if (!kms)
678 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +0200679 DBG("dev=%p, crtc=%u", dev, pipe);
680 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400681}
682
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100683void msm_crtc_disable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400684{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100685 struct drm_device *dev = crtc->dev;
686 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400687 struct msm_drm_private *priv = dev->dev_private;
688 struct msm_kms *kms = priv->kms;
689 if (!kms)
690 return;
Thierry Reding88e72712015-09-24 18:35:31 +0200691 DBG("dev=%p, crtc=%u", dev, pipe);
692 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400693}
694
695/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400696 * DRM ioctls:
697 */
698
699static int msm_ioctl_get_param(struct drm_device *dev, void *data,
700 struct drm_file *file)
701{
702 struct msm_drm_private *priv = dev->dev_private;
703 struct drm_msm_param *args = data;
704 struct msm_gpu *gpu;
705
706 /* for now, we just have 3d pipe.. eventually this would need to
707 * be more clever to dispatch to appropriate gpu module:
708 */
709 if (args->pipe != MSM_PIPE_3D0)
710 return -EINVAL;
711
712 gpu = priv->gpu;
713
714 if (!gpu)
715 return -ENXIO;
716
717 return gpu->funcs->get_param(gpu, args->param, &args->value);
718}
719
720static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
721 struct drm_file *file)
722{
723 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500724
725 if (args->flags & ~MSM_BO_FLAGS) {
726 DRM_ERROR("invalid flags: %08x\n", args->flags);
727 return -EINVAL;
728 }
729
Rob Clark7198e6b2013-07-19 12:59:32 -0400730 return msm_gem_new_handle(dev, file, args->size,
Jordan Crouse0815d772018-11-07 15:35:52 -0700731 args->flags, &args->handle, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400732}
733
Rob Clark56c2da82015-05-11 11:50:03 -0400734static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
735{
736 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
737}
Rob Clark7198e6b2013-07-19 12:59:32 -0400738
739static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
740 struct drm_file *file)
741{
742 struct drm_msm_gem_cpu_prep *args = data;
743 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400744 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400745 int ret;
746
Rob Clark93ddb0d2014-03-03 09:42:33 -0500747 if (args->op & ~MSM_PREP_FLAGS) {
748 DRM_ERROR("invalid op: %08x\n", args->op);
749 return -EINVAL;
750 }
751
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100752 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400753 if (!obj)
754 return -ENOENT;
755
Rob Clark56c2da82015-05-11 11:50:03 -0400756 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400757
Emil Velikovf7d33952020-05-15 10:51:04 +0100758 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400759
760 return ret;
761}
762
763static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
764 struct drm_file *file)
765{
766 struct drm_msm_gem_cpu_fini *args = data;
767 struct drm_gem_object *obj;
768 int ret;
769
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100770 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400771 if (!obj)
772 return -ENOENT;
773
774 ret = msm_gem_cpu_fini(obj);
775
Emil Velikovf7d33952020-05-15 10:51:04 +0100776 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400777
778 return ret;
779}
780
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600781static int msm_ioctl_gem_info_iova(struct drm_device *dev,
782 struct drm_gem_object *obj, uint64_t *iova)
783{
784 struct msm_drm_private *priv = dev->dev_private;
785
786 if (!priv->gpu)
787 return -EINVAL;
788
Jordan Crouse9fe041f2018-11-07 15:35:50 -0700789 /*
790 * Don't pin the memory here - just get an address so that userspace can
791 * be productive
792 */
Rob Clark8bdcd942017-06-13 11:07:08 -0400793 return msm_gem_get_iova(obj, priv->gpu->aspace, iova);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600794}
795
Rob Clark7198e6b2013-07-19 12:59:32 -0400796static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
797 struct drm_file *file)
798{
799 struct drm_msm_gem_info *args = data;
800 struct drm_gem_object *obj;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500801 struct msm_gem_object *msm_obj;
802 int i, ret = 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400803
Rob Clark789d2e52018-11-29 09:54:42 -0500804 if (args->pad)
Rob Clark7198e6b2013-07-19 12:59:32 -0400805 return -EINVAL;
806
Rob Clark789d2e52018-11-29 09:54:42 -0500807 switch (args->info) {
808 case MSM_INFO_GET_OFFSET:
809 case MSM_INFO_GET_IOVA:
810 /* value returned as immediate, not pointer, so len==0: */
811 if (args->len)
812 return -EINVAL;
813 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500814 case MSM_INFO_SET_NAME:
815 case MSM_INFO_GET_NAME:
816 break;
Rob Clark789d2e52018-11-29 09:54:42 -0500817 default:
818 return -EINVAL;
819 }
820
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100821 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400822 if (!obj)
823 return -ENOENT;
824
Rob Clarkf05c83e2018-11-29 10:27:22 -0500825 msm_obj = to_msm_bo(obj);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600826
Rob Clark789d2e52018-11-29 09:54:42 -0500827 switch (args->info) {
828 case MSM_INFO_GET_OFFSET:
829 args->value = msm_gem_mmap_offset(obj);
830 break;
831 case MSM_INFO_GET_IOVA:
832 ret = msm_ioctl_gem_info_iova(dev, obj, &args->value);
833 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500834 case MSM_INFO_SET_NAME:
835 /* length check should leave room for terminating null: */
836 if (args->len >= sizeof(msm_obj->name)) {
837 ret = -EINVAL;
838 break;
839 }
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300840 if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
Jordan Crouse860433e2019-02-19 11:40:19 -0700841 args->len)) {
842 msm_obj->name[0] = '\0';
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300843 ret = -EFAULT;
Jordan Crouse860433e2019-02-19 11:40:19 -0700844 break;
845 }
Rob Clarkf05c83e2018-11-29 10:27:22 -0500846 msm_obj->name[args->len] = '\0';
847 for (i = 0; i < args->len; i++) {
848 if (!isprint(msm_obj->name[i])) {
849 msm_obj->name[i] = '\0';
850 break;
851 }
852 }
853 break;
854 case MSM_INFO_GET_NAME:
855 if (args->value && (args->len < strlen(msm_obj->name))) {
856 ret = -EINVAL;
857 break;
858 }
859 args->len = strlen(msm_obj->name);
860 if (args->value) {
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300861 if (copy_to_user(u64_to_user_ptr(args->value),
862 msm_obj->name, args->len))
863 ret = -EFAULT;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500864 }
865 break;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600866 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400867
Emil Velikovf7d33952020-05-15 10:51:04 +0100868 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400869
870 return ret;
871}
872
873static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
874 struct drm_file *file)
875{
Rob Clarkca762a82016-03-15 17:22:13 -0400876 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400877 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400878 ktime_t timeout = to_ktime(args->timeout);
Jordan Crousef97deca2017-10-20 11:06:57 -0600879 struct msm_gpu_submitqueue *queue;
880 struct msm_gpu *gpu = priv->gpu;
881 int ret;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500882
883 if (args->pad) {
884 DRM_ERROR("invalid pad: %08x\n", args->pad);
885 return -EINVAL;
886 }
887
Jordan Crousef97deca2017-10-20 11:06:57 -0600888 if (!gpu)
Rob Clarkca762a82016-03-15 17:22:13 -0400889 return 0;
890
Jordan Crousef97deca2017-10-20 11:06:57 -0600891 queue = msm_submitqueue_get(file->driver_priv, args->queueid);
892 if (!queue)
893 return -ENOENT;
894
895 ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
896 true);
897
898 msm_submitqueue_put(queue);
899 return ret;
Rob Clark7198e6b2013-07-19 12:59:32 -0400900}
901
Rob Clark4cd33c42016-05-17 15:44:49 -0400902static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
903 struct drm_file *file)
904{
905 struct drm_msm_gem_madvise *args = data;
906 struct drm_gem_object *obj;
907 int ret;
908
909 switch (args->madv) {
910 case MSM_MADV_DONTNEED:
911 case MSM_MADV_WILLNEED:
912 break;
913 default:
914 return -EINVAL;
915 }
916
917 ret = mutex_lock_interruptible(&dev->struct_mutex);
918 if (ret)
919 return ret;
920
921 obj = drm_gem_object_lookup(file, args->handle);
922 if (!obj) {
923 ret = -ENOENT;
924 goto unlock;
925 }
926
927 ret = msm_gem_madvise(obj, args->madv);
928 if (ret >= 0) {
929 args->retained = ret;
930 ret = 0;
931 }
932
Emil Velikoveecd7fd2020-05-15 10:50:51 +0100933 drm_gem_object_put_locked(obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400934
935unlock:
936 mutex_unlock(&dev->struct_mutex);
937 return ret;
938}
939
Jordan Crousef7de1542017-10-20 11:06:55 -0600940
941static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
942 struct drm_file *file)
943{
944 struct drm_msm_submitqueue *args = data;
945
946 if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
947 return -EINVAL;
948
Jordan Crousef97deca2017-10-20 11:06:57 -0600949 return msm_submitqueue_create(dev, file->driver_priv, args->prio,
Jordan Crousef7de1542017-10-20 11:06:55 -0600950 args->flags, &args->id);
951}
952
Jordan Crouseb0fb6602019-03-22 14:21:22 -0600953static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
954 struct drm_file *file)
955{
956 return msm_submitqueue_query(dev, file->driver_priv, data);
957}
Jordan Crousef7de1542017-10-20 11:06:55 -0600958
959static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
960 struct drm_file *file)
961{
962 u32 id = *(u32 *) data;
963
964 return msm_submitqueue_remove(file->driver_priv, id);
965}
966
Rob Clark7198e6b2013-07-19 12:59:32 -0400967static const struct drm_ioctl_desc msm_ioctls[] = {
Emil Velikov34127c72019-05-27 09:17:35 +0100968 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
969 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
970 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
971 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
972 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
973 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
974 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
975 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
976 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
977 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
978 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400979};
980
Rob Clarkc8afe682013-06-26 12:44:06 -0400981static const struct vm_operations_struct vm_ops = {
982 .fault = msm_gem_fault,
983 .open = drm_gem_vm_open,
984 .close = drm_gem_vm_close,
985};
986
987static const struct file_operations fops = {
988 .owner = THIS_MODULE,
989 .open = drm_open,
990 .release = drm_release,
991 .unlocked_ioctl = drm_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400992 .compat_ioctl = drm_compat_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400993 .poll = drm_poll,
994 .read = drm_read,
995 .llseek = no_llseek,
996 .mmap = msm_gem_mmap,
997};
998
999static struct drm_driver msm_driver = {
Daniel Vetter5b38e742019-01-29 11:42:46 +01001000 .driver_features = DRIVER_GEM |
Rob Clarkb4b15c82013-09-28 12:01:25 -04001001 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -04001002 DRIVER_ATOMIC |
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +01001003 DRIVER_MODESET |
1004 DRIVER_SYNCOBJ,
Rob Clark7198e6b2013-07-19 12:59:32 -04001005 .open = msm_open,
Daniel Vetter94df1452017-03-08 15:12:46 +01001006 .postclose = msm_postclose,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +01001007 .lastclose = drm_fb_helper_lastclose,
Rob Clarkc8afe682013-06-26 12:44:06 -04001008 .irq_handler = msm_irq,
1009 .irq_preinstall = msm_irq_preinstall,
1010 .irq_postinstall = msm_irq_postinstall,
1011 .irq_uninstall = msm_irq_uninstall,
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -07001012 .gem_free_object_unlocked = msm_gem_free_object,
Rob Clarkc8afe682013-06-26 12:44:06 -04001013 .gem_vm_ops = &vm_ops,
1014 .dumb_create = msm_gem_dumb_create,
1015 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark05b84912013-09-28 11:28:35 -04001016 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1017 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Rob Clark05b84912013-09-28 11:28:35 -04001018 .gem_prime_pin = msm_gem_prime_pin,
1019 .gem_prime_unpin = msm_gem_prime_unpin,
1020 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
1021 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
1022 .gem_prime_vmap = msm_gem_prime_vmap,
1023 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +00001024 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -04001025#ifdef CONFIG_DEBUG_FS
1026 .debugfs_init = msm_debugfs_init,
Rob Clarkc8afe682013-06-26 12:44:06 -04001027#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001028 .ioctls = msm_ioctls,
Jordan Crouse167b6062017-05-08 14:34:59 -06001029 .num_ioctls = ARRAY_SIZE(msm_ioctls),
Rob Clarkc8afe682013-06-26 12:44:06 -04001030 .fops = &fops,
1031 .name = "msm",
1032 .desc = "MSM Snapdragon DRM",
1033 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -04001034 .major = MSM_VERSION_MAJOR,
1035 .minor = MSM_VERSION_MINOR,
1036 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -04001037};
1038
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301039static int __maybe_unused msm_runtime_suspend(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301040{
1041 struct drm_device *ddev = dev_get_drvdata(dev);
1042 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001043 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301044
1045 DBG("");
1046
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001047 if (mdss && mdss->funcs)
1048 return mdss->funcs->disable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301049
1050 return 0;
1051}
1052
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301053static int __maybe_unused msm_runtime_resume(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301054{
1055 struct drm_device *ddev = dev_get_drvdata(dev);
1056 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001057 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301058
1059 DBG("");
1060
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001061 if (mdss && mdss->funcs)
1062 return mdss->funcs->enable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301063
1064 return 0;
1065}
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301066
1067static int __maybe_unused msm_pm_suspend(struct device *dev)
1068{
1069
1070 if (pm_runtime_suspended(dev))
1071 return 0;
1072
1073 return msm_runtime_suspend(dev);
1074}
1075
1076static int __maybe_unused msm_pm_resume(struct device *dev)
1077{
1078 if (pm_runtime_suspended(dev))
1079 return 0;
1080
1081 return msm_runtime_resume(dev);
1082}
1083
1084static int __maybe_unused msm_pm_prepare(struct device *dev)
1085{
1086 struct drm_device *ddev = dev_get_drvdata(dev);
1087
1088 return drm_mode_config_helper_suspend(ddev);
1089}
1090
1091static void __maybe_unused msm_pm_complete(struct device *dev)
1092{
1093 struct drm_device *ddev = dev_get_drvdata(dev);
1094
1095 drm_mode_config_helper_resume(ddev);
1096}
Archit Taneja774e39e2017-07-28 16:17:07 +05301097
Rob Clarkc8afe682013-06-26 12:44:06 -04001098static const struct dev_pm_ops msm_pm_ops = {
1099 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
Archit Taneja774e39e2017-07-28 16:17:07 +05301100 SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301101 .prepare = msm_pm_prepare,
1102 .complete = msm_pm_complete,
Rob Clarkc8afe682013-06-26 12:44:06 -04001103};
1104
1105/*
Rob Clark060530f2014-03-03 14:19:12 -05001106 * Componentized driver support:
1107 */
1108
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301109/*
1110 * NOTE: duplication of the same code as exynos or imx (or probably any other).
1111 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -05001112 */
1113static int compare_of(struct device *dev, void *data)
1114{
1115 return dev->of_node == data;
1116}
Rob Clark41e69772013-12-15 16:23:05 -05001117
Archit Taneja812070e2016-05-19 10:38:39 +05301118/*
1119 * Identify what components need to be added by parsing what remote-endpoints
1120 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1121 * is no external component that we need to add since LVDS is within MDP4
1122 * itself.
1123 */
1124static int add_components_mdp(struct device *mdp_dev,
1125 struct component_match **matchptr)
1126{
1127 struct device_node *np = mdp_dev->of_node;
1128 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +05301129 struct device *master_dev;
1130
1131 /*
1132 * on MDP4 based platforms, the MDP platform device is the component
1133 * master that adds other display interface components to itself.
1134 *
1135 * on MDP5 based platforms, the MDSS platform device is the component
1136 * master that adds MDP5 and other display interface components to
1137 * itself.
1138 */
1139 if (of_device_is_compatible(np, "qcom,mdp4"))
1140 master_dev = mdp_dev;
1141 else
1142 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +05301143
1144 for_each_endpoint_of_node(np, ep_node) {
1145 struct device_node *intf;
1146 struct of_endpoint ep;
1147 int ret;
1148
1149 ret = of_graph_parse_endpoint(ep_node, &ep);
1150 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301151 DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n");
Archit Taneja812070e2016-05-19 10:38:39 +05301152 of_node_put(ep_node);
1153 return ret;
1154 }
1155
1156 /*
1157 * The LCDC/LVDS port on MDP4 is a speacial case where the
1158 * remote-endpoint isn't a component that we need to add
1159 */
1160 if (of_device_is_compatible(np, "qcom,mdp4") &&
Archit Tanejad8dd8052016-11-17 12:12:03 +05301161 ep.port == 0)
Archit Taneja812070e2016-05-19 10:38:39 +05301162 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301163
1164 /*
1165 * It's okay if some of the ports don't have a remote endpoint
1166 * specified. It just means that the port isn't connected to
1167 * any external interface.
1168 */
1169 intf = of_graph_get_remote_port_parent(ep_node);
Archit Tanejad8dd8052016-11-17 12:12:03 +05301170 if (!intf)
Archit Taneja812070e2016-05-19 10:38:39 +05301171 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301172
Douglas Andersond1d9d0e2018-12-04 10:04:41 -08001173 if (of_device_is_available(intf))
1174 drm_of_component_match_add(master_dev, matchptr,
1175 compare_of, intf);
1176
Archit Taneja812070e2016-05-19 10:38:39 +05301177 of_node_put(intf);
Archit Taneja812070e2016-05-19 10:38:39 +05301178 }
1179
1180 return 0;
1181}
1182
Archit Taneja54011e22016-06-06 13:45:34 +05301183static int compare_name_mdp(struct device *dev, void *data)
1184{
1185 return (strstr(dev_name(dev), "mdp") != NULL);
1186}
1187
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301188static int add_display_components(struct device *dev,
1189 struct component_match **matchptr)
1190{
Archit Taneja54011e22016-06-06 13:45:34 +05301191 struct device *mdp_dev;
1192 int ret;
1193
1194 /*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001195 * MDP5/DPU based devices don't have a flat hierarchy. There is a top
1196 * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
1197 * Populate the children devices, find the MDP5/DPU node, and then add
1198 * the interfaces to our components list.
Archit Taneja54011e22016-06-06 13:45:34 +05301199 */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001200 if (of_device_is_compatible(dev->of_node, "qcom,mdss") ||
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301201 of_device_is_compatible(dev->of_node, "qcom,sdm845-mdss") ||
1202 of_device_is_compatible(dev->of_node, "qcom,sc7180-mdss")) {
Archit Taneja54011e22016-06-06 13:45:34 +05301203 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1204 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301205 DRM_DEV_ERROR(dev, "failed to populate children devices\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301206 return ret;
1207 }
1208
1209 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
1210 if (!mdp_dev) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301211 DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301212 of_platform_depopulate(dev);
1213 return -ENODEV;
1214 }
1215
1216 put_device(mdp_dev);
1217
1218 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +01001219 drm_of_component_match_add(dev, matchptr, compare_of,
1220 mdp_dev->of_node);
Archit Taneja54011e22016-06-06 13:45:34 +05301221 } else {
1222 /* MDP4 */
1223 mdp_dev = dev;
1224 }
1225
1226 ret = add_components_mdp(mdp_dev, matchptr);
1227 if (ret)
1228 of_platform_depopulate(dev);
1229
1230 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301231}
1232
Archit Tanejadc3ea262016-05-19 13:33:52 +05301233/*
1234 * We don't know what's the best binding to link the gpu with the drm device.
1235 * Fow now, we just hunt for all the possible gpus that we support, and add them
1236 * as components.
1237 */
1238static const struct of_device_id msm_gpu_match[] = {
Rob Clark1db7afa2017-01-30 11:02:27 -05001239 { .compatible = "qcom,adreno" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301240 { .compatible = "qcom,adreno-3xx" },
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001241 { .compatible = "amd,imageon" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301242 { .compatible = "qcom,kgsl-3d0" },
1243 { },
1244};
1245
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301246static int add_gpu_components(struct device *dev,
1247 struct component_match **matchptr)
1248{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301249 struct device_node *np;
1250
1251 np = of_find_matching_node(NULL, msm_gpu_match);
1252 if (!np)
1253 return 0;
1254
Jeffrey Hugo9ca7ad62019-06-26 11:00:15 -07001255 if (of_device_is_available(np))
1256 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301257
1258 of_node_put(np);
1259
1260 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301261}
1262
Russell King84448282014-04-19 11:20:42 +01001263static int msm_drm_bind(struct device *dev)
1264{
Archit Taneja2b669872016-05-02 11:05:54 +05301265 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001266}
1267
1268static void msm_drm_unbind(struct device *dev)
1269{
Archit Taneja2b669872016-05-02 11:05:54 +05301270 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001271}
1272
1273static const struct component_master_ops msm_drm_ops = {
1274 .bind = msm_drm_bind,
1275 .unbind = msm_drm_unbind,
1276};
1277
1278/*
1279 * Platform driver:
1280 */
1281
1282static int msm_pdev_probe(struct platform_device *pdev)
1283{
1284 struct component_match *match = NULL;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301285 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301286
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001287 if (get_mdp_ver(pdev)) {
1288 ret = add_display_components(&pdev->dev, &match);
1289 if (ret)
1290 return ret;
1291 }
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301292
1293 ret = add_gpu_components(&pdev->dev, &match);
1294 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001295 goto fail;
Rob Clark060530f2014-03-03 14:19:12 -05001296
Rob Clarkc83ea572016-11-07 13:31:30 -05001297 /* on all devices that I am aware of, iommu's which can map
1298 * any address the cpu can see are used:
1299 */
1300 ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1301 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001302 goto fail;
Rob Clarkc83ea572016-11-07 13:31:30 -05001303
Sean Paul4368a152019-06-17 16:12:51 -04001304 ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
1305 if (ret)
1306 goto fail;
1307
1308 return 0;
1309
1310fail:
1311 of_platform_depopulate(&pdev->dev);
1312 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -04001313}
1314
1315static int msm_pdev_remove(struct platform_device *pdev)
1316{
Rob Clark060530f2014-03-03 14:19:12 -05001317 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301318 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001319
1320 return 0;
1321}
1322
Rob Clark06c0dd92013-11-30 17:51:47 -05001323static const struct of_device_id dt_match[] = {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -04001324 { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
1325 { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001326 { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301327 { .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU },
Rob Clark06c0dd92013-11-30 17:51:47 -05001328 {}
1329};
1330MODULE_DEVICE_TABLE(of, dt_match);
1331
Rob Clarkc8afe682013-06-26 12:44:06 -04001332static struct platform_driver msm_platform_driver = {
1333 .probe = msm_pdev_probe,
1334 .remove = msm_pdev_remove,
1335 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001336 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001337 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001338 .pm = &msm_pm_ops,
1339 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001340};
1341
1342static int __init msm_drm_register(void)
1343{
Rob Clarkba4dd712017-07-06 16:33:44 -04001344 if (!modeset)
1345 return -EINVAL;
1346
Rob Clarkc8afe682013-06-26 12:44:06 -04001347 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301348 msm_mdp_register();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001349 msm_dpu_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001350 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001351 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001352 msm_hdmi_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001353 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001354 return platform_driver_register(&msm_platform_driver);
1355}
1356
1357static void __exit msm_drm_unregister(void)
1358{
1359 DBG("fini");
1360 platform_driver_unregister(&msm_platform_driver);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001361 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001362 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001363 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001364 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301365 msm_mdp_unregister();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001366 msm_dpu_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001367}
1368
1369module_init(msm_drm_register);
1370module_exit(msm_drm_unregister);
1371
1372MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1373MODULE_DESCRIPTION("MSM DRM Driver");
1374MODULE_LICENSE("GPL");