blob: 5044a5e5d34036d689217717904eee687106c013 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200110 unsigned int fifosize;
111 unsigned int overrun_reg;
112 unsigned int overrun_mask;
113 unsigned int sampling_rate_mask;
114 unsigned int error_mask;
115 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116};
117
Paul Mundte108b2c2006-09-27 16:32:13 +0900118struct sci_port {
119 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Paul Mundtce6738b2011-01-19 15:24:40 +0900121 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200122 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200123 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100124 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900125 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200126 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900127
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100128 /* Clocks */
129 struct clk *clks[SCI_NUM_CLKS];
130 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900131
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100132 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900133 char *irqstr[SCIx_NR_IRQS];
134
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900135 struct dma_chan *chan_tx;
136 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900137
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900138#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000149 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200151
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200152 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200153 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900154};
155
Paul Mundte108b2c2006-09-27 16:32:13 +0900156#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
157
158static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159static struct uart_driver sci_uart_driver;
160
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900161static inline struct sci_port *
162to_sci_port(struct uart_port *uart)
163{
164 return container_of(uart, struct sci_port, port);
165}
166
Laurent Pincharte095ee62017-01-11 16:43:34 +0200167static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900168 /*
169 * Common SCI definitions, dependent on the port's regshift
170 * value.
171 */
172 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200173 .regs = {
174 [SCSMR] = { 0x00, 8 },
175 [SCBRR] = { 0x01, 8 },
176 [SCSCR] = { 0x02, 8 },
177 [SCxTDR] = { 0x03, 8 },
178 [SCxSR] = { 0x04, 8 },
179 [SCxRDR] = { 0x05, 8 },
180 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200181 .fifosize = 1,
182 .overrun_reg = SCxSR,
183 .overrun_mask = SCI_ORER,
184 .sampling_rate_mask = SCI_SR(32),
185 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
186 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900187 },
188
189 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200190 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900191 */
192 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200193 .regs = {
194 [SCSMR] = { 0x00, 8 },
195 [SCBRR] = { 0x02, 8 },
196 [SCSCR] = { 0x04, 8 },
197 [SCxTDR] = { 0x06, 8 },
198 [SCxSR] = { 0x08, 16 },
199 [SCxRDR] = { 0x0a, 8 },
200 [SCFCR] = { 0x0c, 8 },
201 [SCFDR] = { 0x0e, 16 },
202 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200203 .fifosize = 1,
204 .overrun_reg = SCxSR,
205 .overrun_mask = SCI_ORER,
206 .sampling_rate_mask = SCI_SR(32),
207 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
208 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900209 },
210
211 /*
212 * Common SCIFA definitions.
213 */
214 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200215 .regs = {
216 [SCSMR] = { 0x00, 16 },
217 [SCBRR] = { 0x04, 8 },
218 [SCSCR] = { 0x08, 16 },
219 [SCxTDR] = { 0x20, 8 },
220 [SCxSR] = { 0x14, 16 },
221 [SCxRDR] = { 0x24, 8 },
222 [SCFCR] = { 0x18, 16 },
223 [SCFDR] = { 0x1c, 16 },
224 [SCPCR] = { 0x30, 16 },
225 [SCPDR] = { 0x34, 16 },
226 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200227 .fifosize = 64,
228 .overrun_reg = SCxSR,
229 .overrun_mask = SCIFA_ORER,
230 .sampling_rate_mask = SCI_SR_SCIFAB,
231 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
232 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900233 },
234
235 /*
236 * Common SCIFB definitions.
237 */
238 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200239 .regs = {
240 [SCSMR] = { 0x00, 16 },
241 [SCBRR] = { 0x04, 8 },
242 [SCSCR] = { 0x08, 16 },
243 [SCxTDR] = { 0x40, 8 },
244 [SCxSR] = { 0x14, 16 },
245 [SCxRDR] = { 0x60, 8 },
246 [SCFCR] = { 0x18, 16 },
247 [SCTFDR] = { 0x38, 16 },
248 [SCRFDR] = { 0x3c, 16 },
249 [SCPCR] = { 0x30, 16 },
250 [SCPDR] = { 0x34, 16 },
251 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200252 .fifosize = 256,
253 .overrun_reg = SCxSR,
254 .overrun_mask = SCIFA_ORER,
255 .sampling_rate_mask = SCI_SR_SCIFAB,
256 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
257 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900258 },
259
260 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100261 * Common SH-2(A) SCIF definitions for ports with FIFO data
262 * count registers.
263 */
264 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200265 .regs = {
266 [SCSMR] = { 0x00, 16 },
267 [SCBRR] = { 0x04, 8 },
268 [SCSCR] = { 0x08, 16 },
269 [SCxTDR] = { 0x0c, 8 },
270 [SCxSR] = { 0x10, 16 },
271 [SCxRDR] = { 0x14, 8 },
272 [SCFCR] = { 0x18, 16 },
273 [SCFDR] = { 0x1c, 16 },
274 [SCSPTR] = { 0x20, 16 },
275 [SCLSR] = { 0x24, 16 },
276 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200277 .fifosize = 16,
278 .overrun_reg = SCLSR,
279 .overrun_mask = SCLSR_ORER,
280 .sampling_rate_mask = SCI_SR(32),
281 .error_mask = SCIF_DEFAULT_ERROR_MASK,
282 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100283 },
284
285 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900286 * Common SH-3 SCIF definitions.
287 */
288 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200289 .regs = {
290 [SCSMR] = { 0x00, 8 },
291 [SCBRR] = { 0x02, 8 },
292 [SCSCR] = { 0x04, 8 },
293 [SCxTDR] = { 0x06, 8 },
294 [SCxSR] = { 0x08, 16 },
295 [SCxRDR] = { 0x0a, 8 },
296 [SCFCR] = { 0x0c, 8 },
297 [SCFDR] = { 0x0e, 16 },
298 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200299 .fifosize = 16,
300 .overrun_reg = SCLSR,
301 .overrun_mask = SCLSR_ORER,
302 .sampling_rate_mask = SCI_SR(32),
303 .error_mask = SCIF_DEFAULT_ERROR_MASK,
304 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900305 },
306
307 /*
308 * Common SH-4(A) SCIF(B) definitions.
309 */
310 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200311 .regs = {
312 [SCSMR] = { 0x00, 16 },
313 [SCBRR] = { 0x04, 8 },
314 [SCSCR] = { 0x08, 16 },
315 [SCxTDR] = { 0x0c, 8 },
316 [SCxSR] = { 0x10, 16 },
317 [SCxRDR] = { 0x14, 8 },
318 [SCFCR] = { 0x18, 16 },
319 [SCFDR] = { 0x1c, 16 },
320 [SCSPTR] = { 0x20, 16 },
321 [SCLSR] = { 0x24, 16 },
322 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200323 .fifosize = 16,
324 .overrun_reg = SCLSR,
325 .overrun_mask = SCLSR_ORER,
326 .sampling_rate_mask = SCI_SR(32),
327 .error_mask = SCIF_DEFAULT_ERROR_MASK,
328 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100329 },
330
331 /*
332 * Common SCIF definitions for ports with a Baud Rate Generator for
333 * External Clock (BRG).
334 */
335 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200336 .regs = {
337 [SCSMR] = { 0x00, 16 },
338 [SCBRR] = { 0x04, 8 },
339 [SCSCR] = { 0x08, 16 },
340 [SCxTDR] = { 0x0c, 8 },
341 [SCxSR] = { 0x10, 16 },
342 [SCxRDR] = { 0x14, 8 },
343 [SCFCR] = { 0x18, 16 },
344 [SCFDR] = { 0x1c, 16 },
345 [SCSPTR] = { 0x20, 16 },
346 [SCLSR] = { 0x24, 16 },
347 [SCDL] = { 0x30, 16 },
348 [SCCKS] = { 0x34, 16 },
349 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200350 .fifosize = 16,
351 .overrun_reg = SCLSR,
352 .overrun_mask = SCLSR_ORER,
353 .sampling_rate_mask = SCI_SR(32),
354 .error_mask = SCIF_DEFAULT_ERROR_MASK,
355 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200356 },
357
358 /*
359 * Common HSCIF definitions.
360 */
361 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200362 .regs = {
363 [SCSMR] = { 0x00, 16 },
364 [SCBRR] = { 0x04, 8 },
365 [SCSCR] = { 0x08, 16 },
366 [SCxTDR] = { 0x0c, 8 },
367 [SCxSR] = { 0x10, 16 },
368 [SCxRDR] = { 0x14, 8 },
369 [SCFCR] = { 0x18, 16 },
370 [SCFDR] = { 0x1c, 16 },
371 [SCSPTR] = { 0x20, 16 },
372 [SCLSR] = { 0x24, 16 },
373 [HSSRR] = { 0x40, 16 },
374 [SCDL] = { 0x30, 16 },
375 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100376 [HSRTRGR] = { 0x54, 16 },
377 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200378 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200379 .fifosize = 128,
380 .overrun_reg = SCLSR,
381 .overrun_mask = SCLSR_ORER,
382 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
383 .error_mask = SCIF_DEFAULT_ERROR_MASK,
384 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900385 },
386
387 /*
388 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
389 * register.
390 */
391 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200392 .regs = {
393 [SCSMR] = { 0x00, 16 },
394 [SCBRR] = { 0x04, 8 },
395 [SCSCR] = { 0x08, 16 },
396 [SCxTDR] = { 0x0c, 8 },
397 [SCxSR] = { 0x10, 16 },
398 [SCxRDR] = { 0x14, 8 },
399 [SCFCR] = { 0x18, 16 },
400 [SCFDR] = { 0x1c, 16 },
401 [SCLSR] = { 0x24, 16 },
402 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200403 .fifosize = 16,
404 .overrun_reg = SCLSR,
405 .overrun_mask = SCLSR_ORER,
406 .sampling_rate_mask = SCI_SR(32),
407 .error_mask = SCIF_DEFAULT_ERROR_MASK,
408 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900409 },
410
411 /*
412 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
413 * count registers.
414 */
415 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200416 .regs = {
417 [SCSMR] = { 0x00, 16 },
418 [SCBRR] = { 0x04, 8 },
419 [SCSCR] = { 0x08, 16 },
420 [SCxTDR] = { 0x0c, 8 },
421 [SCxSR] = { 0x10, 16 },
422 [SCxRDR] = { 0x14, 8 },
423 [SCFCR] = { 0x18, 16 },
424 [SCFDR] = { 0x1c, 16 },
425 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
426 [SCRFDR] = { 0x20, 16 },
427 [SCSPTR] = { 0x24, 16 },
428 [SCLSR] = { 0x28, 16 },
429 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200430 .fifosize = 16,
431 .overrun_reg = SCLSR,
432 .overrun_mask = SCLSR_ORER,
433 .sampling_rate_mask = SCI_SR(32),
434 .error_mask = SCIF_DEFAULT_ERROR_MASK,
435 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900436 },
437
438 /*
439 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
440 * registers.
441 */
442 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200443 .regs = {
444 [SCSMR] = { 0x00, 16 },
445 [SCBRR] = { 0x04, 8 },
446 [SCSCR] = { 0x08, 16 },
447 [SCxTDR] = { 0x20, 8 },
448 [SCxSR] = { 0x14, 16 },
449 [SCxRDR] = { 0x24, 8 },
450 [SCFCR] = { 0x18, 16 },
451 [SCFDR] = { 0x1c, 16 },
452 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200453 .fifosize = 16,
454 .overrun_reg = SCxSR,
455 .overrun_mask = SCIFA_ORER,
456 .sampling_rate_mask = SCI_SR(16),
457 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
458 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900459 },
460};
461
Laurent Pincharte095ee62017-01-11 16:43:34 +0200462#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900463
Paul Mundt61a69762011-06-14 12:40:19 +0900464/*
465 * The "offset" here is rather misleading, in that it refers to an enum
466 * value relative to the port mapping rather than the fixed offset
467 * itself, which needs to be manually retrieved from the platform's
468 * register map for the given port.
469 */
470static unsigned int sci_serial_in(struct uart_port *p, int offset)
471{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200472 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900473
474 if (reg->size == 8)
475 return ioread8(p->membase + (reg->offset << p->regshift));
476 else if (reg->size == 16)
477 return ioread16(p->membase + (reg->offset << p->regshift));
478 else
479 WARN(1, "Invalid register access\n");
480
481 return 0;
482}
483
484static void sci_serial_out(struct uart_port *p, int offset, int value)
485{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200486 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900487
488 if (reg->size == 8)
489 iowrite8(value, p->membase + (reg->offset << p->regshift));
490 else if (reg->size == 16)
491 iowrite16(value, p->membase + (reg->offset << p->regshift));
492 else
493 WARN(1, "Invalid register access\n");
494}
495
Paul Mundt23241d42011-06-28 13:55:31 +0900496static void sci_port_enable(struct sci_port *sci_port)
497{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100498 unsigned int i;
499
Paul Mundt23241d42011-06-28 13:55:31 +0900500 if (!sci_port->port.dev)
501 return;
502
503 pm_runtime_get_sync(sci_port->port.dev);
504
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100505 for (i = 0; i < SCI_NUM_CLKS; i++) {
506 clk_prepare_enable(sci_port->clks[i]);
507 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
508 }
509 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900510}
511
512static void sci_port_disable(struct sci_port *sci_port)
513{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100514 unsigned int i;
515
Paul Mundt23241d42011-06-28 13:55:31 +0900516 if (!sci_port->port.dev)
517 return;
518
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100519 for (i = SCI_NUM_CLKS; i-- > 0; )
520 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900521
522 pm_runtime_put_sync(sci_port->port.dev);
523}
524
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200525static inline unsigned long port_rx_irq_mask(struct uart_port *port)
526{
527 /*
528 * Not all ports (such as SCIFA) will support REIE. Rather than
529 * special-casing the port type, we check the port initialization
530 * IRQ enable mask to see whether the IRQ is desired at all. If
531 * it's unset, it's logically inferred that there's no point in
532 * testing for it.
533 */
534 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
535}
536
537static void sci_start_tx(struct uart_port *port)
538{
539 struct sci_port *s = to_sci_port(port);
540 unsigned short ctrl;
541
542#ifdef CONFIG_SERIAL_SH_SCI_DMA
543 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
544 u16 new, scr = serial_port_in(port, SCSCR);
545 if (s->chan_tx)
546 new = scr | SCSCR_TDRQE;
547 else
548 new = scr & ~SCSCR_TDRQE;
549 if (new != scr)
550 serial_port_out(port, SCSCR, new);
551 }
552
553 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
554 dma_submit_error(s->cookie_tx)) {
555 s->cookie_tx = 0;
556 schedule_work(&s->work_tx);
557 }
558#endif
559
560 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
561 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
562 ctrl = serial_port_in(port, SCSCR);
563 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
564 }
565}
566
567static void sci_stop_tx(struct uart_port *port)
568{
569 unsigned short ctrl;
570
571 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
572 ctrl = serial_port_in(port, SCSCR);
573
574 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
575 ctrl &= ~SCSCR_TDRQE;
576
577 ctrl &= ~SCSCR_TIE;
578
579 serial_port_out(port, SCSCR, ctrl);
580}
581
582static void sci_start_rx(struct uart_port *port)
583{
584 unsigned short ctrl;
585
586 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
587
588 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
589 ctrl &= ~SCSCR_RDRQE;
590
591 serial_port_out(port, SCSCR, ctrl);
592}
593
594static void sci_stop_rx(struct uart_port *port)
595{
596 unsigned short ctrl;
597
598 ctrl = serial_port_in(port, SCSCR);
599
600 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
601 ctrl &= ~SCSCR_RDRQE;
602
603 ctrl &= ~port_rx_irq_mask(port);
604
605 serial_port_out(port, SCSCR, ctrl);
606}
607
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200608static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
609{
610 if (port->type == PORT_SCI) {
611 /* Just store the mask */
612 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200613 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200614 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
615 /* Only clear the status bits we want to clear */
616 serial_port_out(port, SCxSR,
617 serial_port_in(port, SCxSR) & mask);
618 } else {
619 /* Store the mask, clear parity/framing errors */
620 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
621 }
622}
623
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100624#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
625 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900626
627#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900628static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 unsigned short status;
631 int c;
632
Paul Mundte108b2c2006-09-27 16:32:13 +0900633 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900634 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200636 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 continue;
638 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500639 break;
640 } while (1);
641
642 if (!(status & SCxSR_RDxF(port)))
643 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900644
Paul Mundtb12bb292012-03-30 19:50:15 +0900645 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900646
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900647 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900648 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200649 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
651 return c;
652}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900653#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900655static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 unsigned short status;
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900660 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 } while (!(status & SCxSR_TDxE(port)));
662
Paul Mundtb12bb292012-03-30 19:50:15 +0900663 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200664 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100666#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
667 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Paul Mundt61a69762011-06-14 12:40:19 +0900669static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900670{
Paul Mundt61a69762011-06-14 12:40:19 +0900671 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900672
Paul Mundt61a69762011-06-14 12:40:19 +0900673 /*
674 * Use port-specific handler if provided.
675 */
676 if (s->cfg->ops && s->cfg->ops->init_pins) {
677 s->cfg->ops->init_pins(port, cflag);
678 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900679 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200681 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
682 u16 ctrl = serial_port_in(port, SCPCR);
683
684 /* Enable RXD and TXD pin functions */
685 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200686 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200687 /* RTS# is output, driven 1 */
688 ctrl |= SCPCR_RTSC;
689 serial_port_out(port, SCPDR,
690 serial_port_in(port, SCPDR) | SCPDR_RTSD);
691 /* Enable CTS# pin function */
692 ctrl &= ~SCPCR_CTSC;
693 }
694 serial_port_out(port, SCPCR, ctrl);
695 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200696 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800697
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200698 /* RTS# is output, driven 1 */
699 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
700 /* CTS# and SCK are inputs */
701 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
702 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900703 }
Paul Mundtd5701642008-12-16 20:07:27 +0900704}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900706static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900707{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200708 struct sci_port *s = to_sci_port(port);
709 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200710 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900711
712 reg = sci_getreg(port, SCTFDR);
713 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200714 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900715
716 reg = sci_getreg(port, SCFDR);
717 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900718 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900719
Paul Mundtb12bb292012-03-30 19:50:15 +0900720 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900721}
722
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900723static int sci_txroom(struct uart_port *port)
724{
Paul Mundt72b294c2011-06-14 17:38:19 +0900725 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900726}
727
728static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900729{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200730 struct sci_port *s = to_sci_port(port);
731 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200732 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900733
734 reg = sci_getreg(port, SCRFDR);
735 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200736 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900737
738 reg = sci_getreg(port, SCFDR);
739 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200740 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900741
Paul Mundtb12bb292012-03-30 19:50:15 +0900742 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900743}
744
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745/* ********************************************************************** *
746 * the interrupt related routines *
747 * ********************************************************************** */
748
749static void sci_transmit_chars(struct uart_port *port)
750{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700751 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 unsigned short status;
754 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900755 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
Paul Mundtb12bb292012-03-30 19:50:15 +0900757 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900759 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900760 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900761 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900762 else
Paul Mundt8e698612009-06-24 19:44:32 +0900763 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900764 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 return;
766 }
767
Paul Mundt72b294c2011-06-14 17:38:19 +0900768 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770 do {
771 unsigned char c;
772
773 if (port->x_char) {
774 c = port->x_char;
775 port->x_char = 0;
776 } else if (!uart_circ_empty(xmit) && !stopped) {
777 c = xmit->buf[xmit->tail];
778 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
779 } else {
780 break;
781 }
782
Paul Mundtb12bb292012-03-30 19:50:15 +0900783 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 port->icount.tx++;
786 } while (--count > 0);
787
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200788 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
790 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
791 uart_write_wakeup(port);
792 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100793 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900795 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900797 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900798 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200799 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Paul Mundt8e698612009-06-24 19:44:32 +0900802 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900803 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 }
805}
806
807/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900808#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900810static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
Jiri Slaby227434f2013-01-03 15:53:01 +0100812 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 int i, count, copied = 0;
814 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800815 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
Paul Mundtb12bb292012-03-30 19:50:15 +0900817 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 if (!(status & SCxSR_RDxF(port)))
819 return;
820
821 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100823 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
825 /* If for any reason we can't copy more data, we're done! */
826 if (count == 0)
827 break;
828
829 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900830 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200831 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900833 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100834 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900836 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900837 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900838
Paul Mundtb12bb292012-03-30 19:50:15 +0900839 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100840 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 count--; i--;
842 continue;
843 }
844
845 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900846 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800847 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900848 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900849 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900850 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800851 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900852 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900853 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800854 } else
855 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900856
Jiri Slaby92a19f92013-01-03 15:53:03 +0100857 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 }
859 }
860
Paul Mundtb12bb292012-03-30 19:50:15 +0900861 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200862 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 copied += count;
865 port->icount.rx += count;
866 }
867
868 if (copied) {
869 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100870 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900872 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200873 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 }
875}
876
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900877static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878{
879 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900880 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100881 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900882 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100884 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200885 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100886 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900887
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100888 /* overrun error */
889 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
890 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900891
Joe Perches9b971cd2014-03-11 10:10:46 -0700892 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 }
894
Paul Mundte108b2c2006-09-27 16:32:13 +0900895 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200896 /* frame error */
897 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900898
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200899 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
900 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900901
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200902 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 }
904
Paul Mundte108b2c2006-09-27 16:32:13 +0900905 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900907 port->icount.parity++;
908
Jiri Slaby92a19f92013-01-03 15:53:03 +0100909 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900910 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900911
Joe Perches9b971cd2014-03-11 10:10:46 -0700912 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 }
914
Alan Cox33f0f882006-01-09 20:54:13 -0800915 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100916 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
918 return copied;
919}
920
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900921static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900922{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100923 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900924 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200925 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200926 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200927 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900928
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200929 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900930 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900931 return 0;
932
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200933 status = serial_port_in(port, s->params->overrun_reg);
934 if (status & s->params->overrun_mask) {
935 status &= ~s->params->overrun_mask;
936 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900937
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900938 port->icount.overrun++;
939
Jiri Slaby92a19f92013-01-03 15:53:03 +0100940 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100941 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900942
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900943 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900944 copied++;
945 }
946
947 return copied;
948}
949
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900950static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951{
952 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900953 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100954 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900956 if (uart_handle_break(port))
957 return 0;
958
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200959 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900960 port->icount.brk++;
961
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100963 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800964 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900965
966 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 }
968
Alan Cox33f0f882006-01-09 20:54:13 -0800969 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100970 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +0900971
Paul Mundtd830fa42008-12-16 19:29:38 +0900972 copied += sci_handle_fifo_overrun(port);
973
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 return copied;
975}
976
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200977#ifdef CONFIG_SERIAL_SH_SCI_DMA
978static void sci_dma_tx_complete(void *arg)
979{
980 struct sci_port *s = arg;
981 struct uart_port *port = &s->port;
982 struct circ_buf *xmit = &port->state->xmit;
983 unsigned long flags;
984
985 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
986
987 spin_lock_irqsave(&port->lock, flags);
988
989 xmit->tail += s->tx_dma_len;
990 xmit->tail &= UART_XMIT_SIZE - 1;
991
992 port->icount.tx += s->tx_dma_len;
993
994 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
995 uart_write_wakeup(port);
996
997 if (!uart_circ_empty(xmit)) {
998 s->cookie_tx = 0;
999 schedule_work(&s->work_tx);
1000 } else {
1001 s->cookie_tx = -EINVAL;
1002 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1003 u16 ctrl = serial_port_in(port, SCSCR);
1004 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1005 }
1006 }
1007
1008 spin_unlock_irqrestore(&port->lock, flags);
1009}
1010
1011/* Locking: called with port lock held */
1012static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1013{
1014 struct uart_port *port = &s->port;
1015 struct tty_port *tport = &port->state->port;
1016 int copied;
1017
1018 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001019 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001020 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001021
1022 port->icount.rx += copied;
1023
1024 return copied;
1025}
1026
1027static int sci_dma_rx_find_active(struct sci_port *s)
1028{
1029 unsigned int i;
1030
1031 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1032 if (s->active_rx == s->cookie_rx[i])
1033 return i;
1034
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001035 return -1;
1036}
1037
1038static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1039{
1040 struct dma_chan *chan = s->chan_rx;
1041 struct uart_port *port = &s->port;
1042 unsigned long flags;
1043
1044 spin_lock_irqsave(&port->lock, flags);
1045 s->chan_rx = NULL;
1046 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1047 spin_unlock_irqrestore(&port->lock, flags);
1048 dmaengine_terminate_all(chan);
1049 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1050 sg_dma_address(&s->sg_rx[0]));
1051 dma_release_channel(chan);
1052 if (enable_pio)
1053 sci_start_rx(port);
1054}
1055
1056static void sci_dma_rx_complete(void *arg)
1057{
1058 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001059 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001060 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001061 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001062 unsigned long flags;
1063 int active, count = 0;
1064
1065 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1066 s->active_rx);
1067
1068 spin_lock_irqsave(&port->lock, flags);
1069
1070 active = sci_dma_rx_find_active(s);
1071 if (active >= 0)
1072 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1073
1074 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1075
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001076 if (count)
1077 tty_flip_buffer_push(&port->state->port);
1078
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001079 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1080 DMA_DEV_TO_MEM,
1081 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1082 if (!desc)
1083 goto fail;
1084
1085 desc->callback = sci_dma_rx_complete;
1086 desc->callback_param = s;
1087 s->cookie_rx[active] = dmaengine_submit(desc);
1088 if (dma_submit_error(s->cookie_rx[active]))
1089 goto fail;
1090
1091 s->active_rx = s->cookie_rx[!active];
1092
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001093 dma_async_issue_pending(chan);
1094
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001095 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001096 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1097 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001098 return;
1099
1100fail:
1101 spin_unlock_irqrestore(&port->lock, flags);
1102 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1103 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001104}
1105
1106static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1107{
1108 struct dma_chan *chan = s->chan_tx;
1109 struct uart_port *port = &s->port;
1110 unsigned long flags;
1111
1112 spin_lock_irqsave(&port->lock, flags);
1113 s->chan_tx = NULL;
1114 s->cookie_tx = -EINVAL;
1115 spin_unlock_irqrestore(&port->lock, flags);
1116 dmaengine_terminate_all(chan);
1117 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1118 DMA_TO_DEVICE);
1119 dma_release_channel(chan);
1120 if (enable_pio)
1121 sci_start_tx(port);
1122}
1123
1124static void sci_submit_rx(struct sci_port *s)
1125{
1126 struct dma_chan *chan = s->chan_rx;
1127 int i;
1128
1129 for (i = 0; i < 2; i++) {
1130 struct scatterlist *sg = &s->sg_rx[i];
1131 struct dma_async_tx_descriptor *desc;
1132
1133 desc = dmaengine_prep_slave_sg(chan,
1134 sg, 1, DMA_DEV_TO_MEM,
1135 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1136 if (!desc)
1137 goto fail;
1138
1139 desc->callback = sci_dma_rx_complete;
1140 desc->callback_param = s;
1141 s->cookie_rx[i] = dmaengine_submit(desc);
1142 if (dma_submit_error(s->cookie_rx[i]))
1143 goto fail;
1144
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001145 }
1146
1147 s->active_rx = s->cookie_rx[0];
1148
1149 dma_async_issue_pending(chan);
1150 return;
1151
1152fail:
1153 if (i)
1154 dmaengine_terminate_all(chan);
1155 for (i = 0; i < 2; i++)
1156 s->cookie_rx[i] = -EINVAL;
1157 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001158 sci_rx_dma_release(s, true);
1159}
1160
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001161static void work_fn_tx(struct work_struct *work)
1162{
1163 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1164 struct dma_async_tx_descriptor *desc;
1165 struct dma_chan *chan = s->chan_tx;
1166 struct uart_port *port = &s->port;
1167 struct circ_buf *xmit = &port->state->xmit;
1168 dma_addr_t buf;
1169
1170 /*
1171 * DMA is idle now.
1172 * Port xmit buffer is already mapped, and it is one page... Just adjust
1173 * offsets and lengths. Since it is a circular buffer, we have to
1174 * transmit till the end, and then the rest. Take the port lock to get a
1175 * consistent xmit buffer state.
1176 */
1177 spin_lock_irq(&port->lock);
1178 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1179 s->tx_dma_len = min_t(unsigned int,
1180 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1181 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1182 spin_unlock_irq(&port->lock);
1183
1184 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1185 DMA_MEM_TO_DEV,
1186 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1187 if (!desc) {
1188 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1189 /* switch to PIO */
1190 sci_tx_dma_release(s, true);
1191 return;
1192 }
1193
1194 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1195 DMA_TO_DEVICE);
1196
1197 spin_lock_irq(&port->lock);
1198 desc->callback = sci_dma_tx_complete;
1199 desc->callback_param = s;
1200 spin_unlock_irq(&port->lock);
1201 s->cookie_tx = dmaengine_submit(desc);
1202 if (dma_submit_error(s->cookie_tx)) {
1203 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1204 /* switch to PIO */
1205 sci_tx_dma_release(s, true);
1206 return;
1207 }
1208
1209 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1210 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1211
1212 dma_async_issue_pending(chan);
1213}
1214
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001215static void rx_timer_fn(unsigned long arg)
1216{
1217 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001218 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001219 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001220 struct dma_tx_state state;
1221 enum dma_status status;
1222 unsigned long flags;
1223 unsigned int read;
1224 int active, count;
1225 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001226
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001227 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001228
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001229 spin_lock_irqsave(&port->lock, flags);
1230
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001231 active = sci_dma_rx_find_active(s);
1232 if (active < 0) {
1233 spin_unlock_irqrestore(&port->lock, flags);
1234 return;
1235 }
1236
1237 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001238 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001239 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001240 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1241 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001242
1243 /* Let packet complete handler take care of the packet */
1244 return;
1245 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001246
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001247 dmaengine_pause(chan);
1248
1249 /*
1250 * sometimes DMA transfer doesn't stop even if it is stopped and
1251 * data keeps on coming until transaction is complete so check
1252 * for DMA_COMPLETE again
1253 * Let packet complete handler take care of the packet
1254 */
1255 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1256 if (status == DMA_COMPLETE) {
1257 spin_unlock_irqrestore(&port->lock, flags);
1258 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1259 return;
1260 }
1261
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001262 /* Handle incomplete DMA receive */
1263 dmaengine_terminate_all(s->chan_rx);
1264 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001265
1266 if (read) {
1267 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1268 if (count)
1269 tty_flip_buffer_push(&port->state->port);
1270 }
1271
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001272 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1273 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001274
1275 /* Direct new serial port interrupts back to CPU */
1276 scr = serial_port_in(port, SCSCR);
1277 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1278 scr &= ~SCSCR_RDRQE;
1279 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1280 }
1281 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1282
1283 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001284}
1285
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001286static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001287 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001288{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001289 struct dma_chan *chan;
1290 struct dma_slave_config cfg;
1291 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001292
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001293 chan = dma_request_slave_channel(port->dev,
1294 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001295 if (!chan) {
1296 dev_warn(port->dev,
1297 "dma_request_slave_channel_compat failed\n");
1298 return NULL;
1299 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001300
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001301 memset(&cfg, 0, sizeof(cfg));
1302 cfg.direction = dir;
1303 if (dir == DMA_MEM_TO_DEV) {
1304 cfg.dst_addr = port->mapbase +
1305 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1306 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1307 } else {
1308 cfg.src_addr = port->mapbase +
1309 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1310 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1311 }
1312
1313 ret = dmaengine_slave_config(chan, &cfg);
1314 if (ret) {
1315 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1316 dma_release_channel(chan);
1317 return NULL;
1318 }
1319
1320 return chan;
1321}
1322
1323static void sci_request_dma(struct uart_port *port)
1324{
1325 struct sci_port *s = to_sci_port(port);
1326 struct dma_chan *chan;
1327
1328 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1329
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001330 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001331 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001332
1333 s->cookie_tx = -EINVAL;
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001334 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001335 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1336 if (chan) {
1337 s->chan_tx = chan;
1338 /* UART circular tx buffer is an aligned page. */
1339 s->tx_dma_addr = dma_map_single(chan->device->dev,
1340 port->state->xmit.buf,
1341 UART_XMIT_SIZE,
1342 DMA_TO_DEVICE);
1343 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1344 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1345 dma_release_channel(chan);
1346 s->chan_tx = NULL;
1347 } else {
1348 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1349 __func__, UART_XMIT_SIZE,
1350 port->state->xmit.buf, &s->tx_dma_addr);
1351 }
1352
1353 INIT_WORK(&s->work_tx, work_fn_tx);
1354 }
1355
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001356 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001357 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1358 if (chan) {
1359 unsigned int i;
1360 dma_addr_t dma;
1361 void *buf;
1362
1363 s->chan_rx = chan;
1364
1365 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1366 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1367 &dma, GFP_KERNEL);
1368 if (!buf) {
1369 dev_warn(port->dev,
1370 "Failed to allocate Rx dma buffer, using PIO\n");
1371 dma_release_channel(chan);
1372 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001373 return;
1374 }
1375
1376 for (i = 0; i < 2; i++) {
1377 struct scatterlist *sg = &s->sg_rx[i];
1378
1379 sg_init_table(sg, 1);
1380 s->rx_buf[i] = buf;
1381 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001382 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001383
1384 buf += s->buf_len_rx;
1385 dma += s->buf_len_rx;
1386 }
1387
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001388 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1389
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001390 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1391 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001392 }
1393}
1394
1395static void sci_free_dma(struct uart_port *port)
1396{
1397 struct sci_port *s = to_sci_port(port);
1398
1399 if (s->chan_tx)
1400 sci_tx_dma_release(s, false);
1401 if (s->chan_rx)
1402 sci_rx_dma_release(s, false);
1403}
1404#else
1405static inline void sci_request_dma(struct uart_port *port)
1406{
1407}
1408
1409static inline void sci_free_dma(struct uart_port *port)
1410{
1411}
1412#endif
1413
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001414static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001416#ifdef CONFIG_SERIAL_SH_SCI_DMA
1417 struct uart_port *port = ptr;
1418 struct sci_port *s = to_sci_port(port);
1419
1420 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001421 u16 scr = serial_port_in(port, SCSCR);
1422 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001423
1424 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001425 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001426 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001427 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001428 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001429 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001430 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001431 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001432 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001433 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001434 serial_port_out(port, SCxSR,
1435 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001436 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1437 jiffies, s->rx_timeout);
1438 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001439
1440 return IRQ_HANDLED;
1441 }
1442#endif
1443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 /* I think sci_receive_chars has to be called irrespective
1445 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1446 * to be disabled?
1447 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001448 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
1450 return IRQ_HANDLED;
1451}
1452
David Howells7d12e782006-10-05 14:55:46 +01001453static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454{
1455 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001456 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
Stuart Menefyfd78a762009-07-29 23:01:24 +09001458 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001460 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
1462 return IRQ_HANDLED;
1463}
1464
David Howells7d12e782006-10-05 14:55:46 +01001465static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466{
1467 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001468 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
1470 /* Handle errors */
1471 if (port->type == PORT_SCI) {
1472 if (sci_handle_errors(port)) {
1473 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001474 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001475 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 }
1477 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001478 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001479 if (!s->chan_rx)
1480 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 }
1482
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001483 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
1485 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001486 if (!s->chan_tx)
1487 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488
1489 return IRQ_HANDLED;
1490}
1491
David Howells7d12e782006-10-05 14:55:46 +01001492static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493{
1494 struct uart_port *port = ptr;
1495
1496 /* Handle BREAKs */
1497 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001498 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
1500 return IRQ_HANDLED;
1501}
1502
David Howells7d12e782006-10-05 14:55:46 +01001503static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001505 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001506 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001507 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001508 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509
Paul Mundtb12bb292012-03-30 19:50:15 +09001510 ssr_status = serial_port_in(port, SCxSR);
1511 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001512 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001513 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001514 else if (sci_getreg(port, s->params->overrun_reg)->size)
1515 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001516
Paul Mundtf43dc232011-01-13 15:06:28 +09001517 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
1519 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001520 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001521 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001522 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001523
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001524 /*
1525 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1526 * DR flags
1527 */
1528 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001529 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001530 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001531
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001533 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001534 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001535
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001537 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001538 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001540 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001541 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001542 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001543 ret = IRQ_HANDLED;
1544 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001545
Michael Trimarchia8884e32008-10-31 16:10:23 +09001546 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547}
1548
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001549static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001550 const char *desc;
1551 irq_handler_t handler;
1552} sci_irq_desc[] = {
1553 /*
1554 * Split out handlers, the default case.
1555 */
1556 [SCIx_ERI_IRQ] = {
1557 .desc = "rx err",
1558 .handler = sci_er_interrupt,
1559 },
1560
1561 [SCIx_RXI_IRQ] = {
1562 .desc = "rx full",
1563 .handler = sci_rx_interrupt,
1564 },
1565
1566 [SCIx_TXI_IRQ] = {
1567 .desc = "tx empty",
1568 .handler = sci_tx_interrupt,
1569 },
1570
1571 [SCIx_BRI_IRQ] = {
1572 .desc = "break",
1573 .handler = sci_br_interrupt,
1574 },
1575
1576 /*
1577 * Special muxed handler.
1578 */
1579 [SCIx_MUX_IRQ] = {
1580 .desc = "mux",
1581 .handler = sci_mpxed_interrupt,
1582 },
1583};
1584
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585static int sci_request_irq(struct sci_port *port)
1586{
Paul Mundt9174fc82011-06-28 15:25:36 +09001587 struct uart_port *up = &port->port;
1588 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
Paul Mundt9174fc82011-06-28 15:25:36 +09001590 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001591 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001592 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001593
Paul Mundt9174fc82011-06-28 15:25:36 +09001594 if (SCIx_IRQ_IS_MUXED(port)) {
1595 i = SCIx_MUX_IRQ;
1596 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001597 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001598 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001599
Paul Mundt0e8963d2012-05-18 18:21:06 +09001600 /*
1601 * Certain port types won't support all of the
1602 * available interrupt sources.
1603 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001604 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001605 continue;
1606 }
1607
Paul Mundt9174fc82011-06-28 15:25:36 +09001608 desc = sci_irq_desc + i;
1609 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1610 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001611 if (!port->irqstr[j]) {
1612 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001613 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001614 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001615
Paul Mundt9174fc82011-06-28 15:25:36 +09001616 ret = request_irq(irq, desc->handler, up->irqflags,
1617 port->irqstr[j], port);
1618 if (unlikely(ret)) {
1619 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1620 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 }
1622 }
1623
1624 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001625
1626out_noirq:
1627 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001628 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001629
1630out_nomem:
1631 while (--j >= 0)
1632 kfree(port->irqstr[j]);
1633
1634 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635}
1636
1637static void sci_free_irq(struct sci_port *port)
1638{
1639 int i;
1640
Paul Mundt9174fc82011-06-28 15:25:36 +09001641 /*
1642 * Intentionally in reverse order so we iterate over the muxed
1643 * IRQ first.
1644 */
1645 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001646 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001647
1648 /*
1649 * Certain port types won't support all of the available
1650 * interrupt sources.
1651 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001652 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001653 continue;
1654
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001655 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001656 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
Paul Mundt9174fc82011-06-28 15:25:36 +09001658 if (SCIx_IRQ_IS_MUXED(port)) {
1659 /* If there's only one IRQ, we're done. */
1660 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 }
1662 }
1663}
1664
1665static unsigned int sci_tx_empty(struct uart_port *port)
1666{
Paul Mundtb12bb292012-03-30 19:50:15 +09001667 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001668 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001669
1670 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671}
1672
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001673static void sci_set_rts(struct uart_port *port, bool state)
1674{
1675 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1676 u16 data = serial_port_in(port, SCPDR);
1677
1678 /* Active low */
1679 if (state)
1680 data &= ~SCPDR_RTSD;
1681 else
1682 data |= SCPDR_RTSD;
1683 serial_port_out(port, SCPDR, data);
1684
1685 /* RTS# is output */
1686 serial_port_out(port, SCPCR,
1687 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1688 } else if (sci_getreg(port, SCSPTR)->size) {
1689 u16 ctrl = serial_port_in(port, SCSPTR);
1690
1691 /* Active low */
1692 if (state)
1693 ctrl &= ~SCSPTR_RTSDT;
1694 else
1695 ctrl |= SCSPTR_RTSDT;
1696 serial_port_out(port, SCSPTR, ctrl);
1697 }
1698}
1699
1700static bool sci_get_cts(struct uart_port *port)
1701{
1702 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1703 /* Active low */
1704 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1705 } else if (sci_getreg(port, SCSPTR)->size) {
1706 /* Active low */
1707 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1708 }
1709
1710 return true;
1711}
1712
Paul Mundtcdf7c422011-11-24 20:18:32 +09001713/*
1714 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1715 * CTS/RTS is supported in hardware by at least one port and controlled
1716 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1717 * handled via the ->init_pins() op, which is a bit of a one-way street,
1718 * lacking any ability to defer pin control -- this will later be
1719 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001720 *
1721 * Other modes (such as loopback) are supported generically on certain
1722 * port types, but not others. For these it's sufficient to test for the
1723 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001724 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1726{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001727 struct sci_port *s = to_sci_port(port);
1728
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001729 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001730 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001731
1732 /*
1733 * Standard loopback mode for SCFCR ports.
1734 */
1735 reg = sci_getreg(port, SCFCR);
1736 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001737 serial_port_out(port, SCFCR,
1738 serial_port_in(port, SCFCR) |
1739 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001740 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001741
1742 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001743
Laurent Pinchart97ed9792017-01-11 16:43:39 +02001744 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001745 return;
1746
1747 if (!(mctrl & TIOCM_RTS)) {
1748 /* Disable Auto RTS */
1749 serial_port_out(port, SCFCR,
1750 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1751
1752 /* Clear RTS */
1753 sci_set_rts(port, 0);
1754 } else if (s->autorts) {
1755 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1756 /* Enable RTS# pin function */
1757 serial_port_out(port, SCPCR,
1758 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1759 }
1760
1761 /* Enable Auto RTS */
1762 serial_port_out(port, SCFCR,
1763 serial_port_in(port, SCFCR) | SCFCR_MCE);
1764 } else {
1765 /* Set RTS */
1766 sci_set_rts(port, 1);
1767 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768}
1769
1770static unsigned int sci_get_mctrl(struct uart_port *port)
1771{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001772 struct sci_port *s = to_sci_port(port);
1773 struct mctrl_gpios *gpios = s->gpios;
1774 unsigned int mctrl = 0;
1775
1776 mctrl_gpio_get(gpios, &mctrl);
1777
Paul Mundtcdf7c422011-11-24 20:18:32 +09001778 /*
1779 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001780 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001781 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001782 if (s->autorts) {
1783 if (sci_get_cts(port))
1784 mctrl |= TIOCM_CTS;
1785 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001786 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001787 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001788 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1789 mctrl |= TIOCM_DSR;
1790 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1791 mctrl |= TIOCM_CAR;
1792
1793 return mctrl;
1794}
1795
1796static void sci_enable_ms(struct uart_port *port)
1797{
1798 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799}
1800
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801static void sci_break_ctl(struct uart_port *port, int break_state)
1802{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001803 unsigned short scscr, scsptr;
1804
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001805 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001806 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001807 /*
1808 * Not supported by hardware. Most parts couple break and rx
1809 * interrupts together, with break detection always enabled.
1810 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001811 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001812 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001813
1814 scsptr = serial_port_in(port, SCSPTR);
1815 scscr = serial_port_in(port, SCSCR);
1816
1817 if (break_state == -1) {
1818 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1819 scscr &= ~SCSCR_TE;
1820 } else {
1821 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1822 scscr |= SCSCR_TE;
1823 }
1824
1825 serial_port_out(port, SCSPTR, scsptr);
1826 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827}
1828
1829static int sci_startup(struct uart_port *port)
1830{
Magnus Damma5660ad2009-01-21 15:14:38 +00001831 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001832 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001834 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1835
Paul Mundt073e84c2011-01-19 17:30:53 +09001836 ret = sci_request_irq(s);
1837 if (unlikely(ret < 0))
1838 return ret;
1839
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001840 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001841
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 return 0;
1843}
1844
1845static void sci_shutdown(struct uart_port *port)
1846{
Magnus Damma5660ad2009-01-21 15:14:38 +00001847 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001848 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001849 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001851 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1852
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001853 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001854 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
1855
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001856 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001858 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001859 /* Stop RX and TX, disable related interrupts, keep clock source */
1860 scr = serial_port_in(port, SCSCR);
1861 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001862 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001863
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001864#ifdef CONFIG_SERIAL_SH_SCI_DMA
1865 if (s->chan_rx) {
1866 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1867 port->line);
1868 del_timer_sync(&s->rx_timer);
1869 }
1870#endif
1871
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001872 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874}
1875
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001876static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1877 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001878{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001879 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001880 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001881 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001882
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001883 if (s->port.type != PORT_HSCIF)
1884 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001885
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001886 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001887 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1888 if (abs(err) >= abs(min_err))
1889 continue;
1890
1891 min_err = err;
1892 *srr = sr - 1;
1893
1894 if (!err)
1895 break;
1896 }
1897
1898 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
1899 *srr + 1);
1900 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09001901}
1902
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001903static int sci_brg_calc(struct sci_port *s, unsigned int bps,
1904 unsigned long freq, unsigned int *dlr,
1905 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001906{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001907 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001908 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001909
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001910 if (s->port.type != PORT_HSCIF)
1911 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001912
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001913 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001914 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
1915 dl = clamp(dl, 1U, 65535U);
1916
1917 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
1918 if (abs(err) >= abs(min_err))
1919 continue;
1920
1921 min_err = err;
1922 *dlr = dl;
1923 *srr = sr - 1;
1924
1925 if (!err)
1926 break;
1927 }
1928
1929 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
1930 min_err, *dlr, *srr + 1);
1931 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001932}
1933
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001934/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001935static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
1936 unsigned int *brr, unsigned int *srr,
1937 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02001938{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001939 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001940 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001941 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02001942
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001943 if (s->port.type != PORT_HSCIF)
1944 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001945
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001946 /*
1947 * Find the combination of sample rate and clock select with the
1948 * smallest deviation from the desired baud rate.
1949 * Prefer high sample rates to maximise the receive margin.
1950 *
1951 * M: Receive margin (%)
1952 * N: Ratio of bit rate to clock (N = sampling rate)
1953 * D: Clock duty (D = 0 to 1.0)
1954 * L: Frame length (L = 9 to 12)
1955 * F: Absolute value of clock frequency deviation
1956 *
1957 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
1958 * (|D - 0.5| / N * (1 + F))|
1959 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
1960 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001961 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02001962 for (c = 0; c <= 3; c++) {
1963 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001964 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01001965
1966 /*
1967 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001968 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01001969 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01001970 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01001971 *
1972 * Watch out for overflow when calculating the desired
1973 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001974 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01001975 if (bps > UINT_MAX / prediv)
1976 break;
1977
1978 scrate = prediv * bps;
1979 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01001980 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001981
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01001982 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001983 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001984 continue;
1985
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001986 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01001987 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001988 *srr = sr - 1;
1989 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001990
1991 if (!err)
1992 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02001993 }
1994 }
1995
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001996found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01001997 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
1998 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001999 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002000}
2001
Magnus Damm1ba76222011-08-03 03:47:36 +00002002static void sci_reset(struct uart_port *port)
2003{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002004 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002005 unsigned int status;
2006
2007 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002008 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002009 } while (!(status & SCxSR_TEND(port)));
2010
Paul Mundtb12bb292012-03-30 19:50:15 +09002011 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002012
Paul Mundt0979e0e2011-11-24 18:35:49 +09002013 reg = sci_getreg(port, SCFCR);
2014 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002015 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002016
2017 sci_clear_SCxSR(port,
2018 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2019 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002020 if (sci_getreg(port, SCLSR)->size) {
2021 status = serial_port_in(port, SCLSR);
2022 status &= ~(SCLSR_TO | SCLSR_ORER);
2023 serial_port_out(port, SCLSR, status);
2024 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002025}
2026
Alan Cox606d0992006-12-08 02:38:45 -08002027static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2028 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002030 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002031 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2032 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002033 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002034 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002035 int min_err = INT_MAX, err;
2036 unsigned long max_freq = 0;
2037 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002039 if ((termios->c_cflag & CSIZE) == CS7)
2040 smr_val |= SCSMR_CHR;
2041 if (termios->c_cflag & PARENB)
2042 smr_val |= SCSMR_PE;
2043 if (termios->c_cflag & PARODD)
2044 smr_val |= SCSMR_PE | SCSMR_ODD;
2045 if (termios->c_cflag & CSTOPB)
2046 smr_val |= SCSMR_STOP;
2047
Magnus Damm154280f2009-12-22 03:37:28 +00002048 /*
2049 * earlyprintk comes here early on with port->uartclk set to zero.
2050 * the clock framework is not up and running at this point so here
2051 * we assume that 115200 is the maximum baud rate. please note that
2052 * the baud rate is not programmed during earlyprintk - it is assumed
2053 * that the previous boot loader has enabled required clocks and
2054 * setup the baud rate generator hardware for us already.
2055 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002056 if (!port->uartclk) {
2057 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2058 goto done;
2059 }
Magnus Damm154280f2009-12-22 03:37:28 +00002060
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002061 for (i = 0; i < SCI_NUM_CLKS; i++)
2062 max_freq = max(max_freq, s->clk_rates[i]);
2063
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002064 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002065 if (!baud)
2066 goto done;
2067
2068 /*
2069 * There can be multiple sources for the sampling clock. Find the one
2070 * that gives us the smallest deviation from the desired baud rate.
2071 */
2072
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002073 /* Optional Undivided External Clock */
2074 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2075 port->type != PORT_SCIFB) {
2076 err = sci_sck_calc(s, baud, &srr1);
2077 if (abs(err) < abs(min_err)) {
2078 best_clk = SCI_SCK;
2079 scr_val = SCSCR_CKE1;
2080 sccks = SCCKS_CKS;
2081 min_err = err;
2082 srr = srr1;
2083 if (!err)
2084 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002085 }
2086 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002088 /* Optional BRG Frequency Divided External Clock */
2089 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2090 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2091 &srr1);
2092 if (abs(err) < abs(min_err)) {
2093 best_clk = SCI_SCIF_CLK;
2094 scr_val = SCSCR_CKE1;
2095 sccks = 0;
2096 min_err = err;
2097 dl = dl1;
2098 srr = srr1;
2099 if (!err)
2100 goto done;
2101 }
2102 }
2103
2104 /* Optional BRG Frequency Divided Internal Clock */
2105 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2106 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2107 &srr1);
2108 if (abs(err) < abs(min_err)) {
2109 best_clk = SCI_BRG_INT;
2110 scr_val = SCSCR_CKE1;
2111 sccks = SCCKS_XIN;
2112 min_err = err;
2113 dl = dl1;
2114 srr = srr1;
2115 if (!min_err)
2116 goto done;
2117 }
2118 }
2119
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002120 /* Divided Functional Clock using standard Bit Rate Register */
2121 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2122 if (abs(err) < abs(min_err)) {
2123 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002124 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002125 min_err = err;
2126 brr = brr1;
2127 srr = srr1;
2128 cks = cks1;
2129 }
2130
2131done:
2132 if (best_clk >= 0)
2133 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2134 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Paul Mundt23241d42011-06-28 13:55:31 +09002136 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002137
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002138 /*
2139 * Program the optional External Baud Rate Generator (BRG) first.
2140 * It controls the mux to select (H)SCK or frequency divided clock.
2141 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002142 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2143 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002144 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002145 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002146
Magnus Damm1ba76222011-08-03 03:47:36 +00002147 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002148
Paul Mundte108b2c2006-09-27 16:32:13 +09002149 uart_update_timeout(port, termios->c_cflag, baud);
2150
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002151 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002152 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2153 switch (srr + 1) {
2154 case 5: smr_val |= SCSMR_SRC_5; break;
2155 case 7: smr_val |= SCSMR_SRC_7; break;
2156 case 11: smr_val |= SCSMR_SRC_11; break;
2157 case 13: smr_val |= SCSMR_SRC_13; break;
2158 case 16: smr_val |= SCSMR_SRC_16; break;
2159 case 17: smr_val |= SCSMR_SRC_17; break;
2160 case 19: smr_val |= SCSMR_SRC_19; break;
2161 case 27: smr_val |= SCSMR_SRC_27; break;
2162 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002163 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002164 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002165 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2166 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002167 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002168 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002169 serial_port_out(port, SCBRR, brr);
2170 if (sci_getreg(port, HSSRR)->size)
2171 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2172
2173 /* Wait one bit interval */
2174 udelay((1000000 + (baud - 1)) / baud);
2175 } else {
2176 /* Don't touch the bit rate configuration */
2177 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002178 smr_val |= serial_port_in(port, SCSMR) &
2179 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002180 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2181 serial_port_out(port, SCSCR, scr_val);
2182 serial_port_out(port, SCSMR, smr_val);
2183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184
Paul Mundtd5701642008-12-16 20:07:27 +09002185 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002186
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002187 port->status &= ~UPSTAT_AUTOCTS;
2188 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002189 reg = sci_getreg(port, SCFCR);
2190 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002191 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002192
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002193 if ((port->flags & UPF_HARD_FLOW) &&
2194 (termios->c_cflag & CRTSCTS)) {
2195 /* There is no CTS interrupt to restart the hardware */
2196 port->status |= UPSTAT_AUTOCTS;
2197 /* MCE is enabled when RTS is raised */
2198 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002199 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002200
2201 /*
2202 * As we've done a sci_reset() above, ensure we don't
2203 * interfere with the FIFOs while toggling MCE. As the
2204 * reset values could still be set, simply mask them out.
2205 */
2206 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2207
Paul Mundtb12bb292012-03-30 19:50:15 +09002208 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002209 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002210
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002211 scr_val |= SCSCR_RE | SCSCR_TE |
2212 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002213 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2214 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002215 if ((srr + 1 == 5) &&
2216 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2217 /*
2218 * In asynchronous mode, when the sampling rate is 1/5, first
2219 * received data may become invalid on some SCIFA and SCIFB.
2220 * To avoid this problem wait more than 1 serial data time (1
2221 * bit time x serial data number) after setting SCSCR.RE = 1.
2222 */
2223 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2224 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002226#ifdef CONFIG_SERIAL_SH_SCI_DMA
2227 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002228 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002229 * See serial_core.c::uart_update_timeout().
2230 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2231 * function calculates 1 jiffie for the data plus 5 jiffies for the
2232 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2233 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2234 * value obtained by this formula is too small. Therefore, if the value
2235 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002236 */
2237 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002238 unsigned int bits;
2239
2240 /* byte size and parity */
2241 switch (termios->c_cflag & CSIZE) {
2242 case CS5:
2243 bits = 7;
2244 break;
2245 case CS6:
2246 bits = 8;
2247 break;
2248 case CS7:
2249 bits = 9;
2250 break;
2251 default:
2252 bits = 10;
2253 break;
2254 }
2255
2256 if (termios->c_cflag & CSTOPB)
2257 bits++;
2258 if (termios->c_cflag & PARENB)
2259 bits++;
2260 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2261 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002262 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002263 s->rx_timeout * 1000 / HZ, port->timeout);
2264 if (s->rx_timeout < msecs_to_jiffies(20))
2265 s->rx_timeout = msecs_to_jiffies(20);
2266 }
2267#endif
2268
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002270 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002271
Paul Mundt23241d42011-06-28 13:55:31 +09002272 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002273
2274 if (UART_ENABLE_MS(port, termios->c_cflag))
2275 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276}
2277
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002278static void sci_pm(struct uart_port *port, unsigned int state,
2279 unsigned int oldstate)
2280{
2281 struct sci_port *sci_port = to_sci_port(port);
2282
2283 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002284 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002285 sci_port_disable(sci_port);
2286 break;
2287 default:
2288 sci_port_enable(sci_port);
2289 break;
2290 }
2291}
2292
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293static const char *sci_type(struct uart_port *port)
2294{
2295 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002296 case PORT_IRDA:
2297 return "irda";
2298 case PORT_SCI:
2299 return "sci";
2300 case PORT_SCIF:
2301 return "scif";
2302 case PORT_SCIFA:
2303 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002304 case PORT_SCIFB:
2305 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002306 case PORT_HSCIF:
2307 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308 }
2309
Paul Mundtfa439722008-09-04 18:53:58 +09002310 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311}
2312
Paul Mundtf6e94952011-01-21 15:25:36 +09002313static int sci_remap_port(struct uart_port *port)
2314{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002315 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002316
2317 /*
2318 * Nothing to do if there's already an established membase.
2319 */
2320 if (port->membase)
2321 return 0;
2322
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002323 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002324 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002325 if (unlikely(!port->membase)) {
2326 dev_err(port->dev, "can't remap port#%d\n", port->line);
2327 return -ENXIO;
2328 }
2329 } else {
2330 /*
2331 * For the simple (and majority of) cases where we don't
2332 * need to do any remapping, just cast the cookie
2333 * directly.
2334 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002335 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002336 }
2337
2338 return 0;
2339}
2340
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341static void sci_release_port(struct uart_port *port)
2342{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002343 struct sci_port *sport = to_sci_port(port);
2344
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002345 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002346 iounmap(port->membase);
2347 port->membase = NULL;
2348 }
2349
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002350 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351}
2352
2353static int sci_request_port(struct uart_port *port)
2354{
Paul Mundte2651642011-01-20 21:24:03 +09002355 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002356 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002357 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002359 res = request_mem_region(port->mapbase, sport->reg_size,
2360 dev_name(port->dev));
2361 if (unlikely(res == NULL)) {
2362 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002363 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002364 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365
Paul Mundtf6e94952011-01-21 15:25:36 +09002366 ret = sci_remap_port(port);
2367 if (unlikely(ret != 0)) {
2368 release_resource(res);
2369 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002370 }
Paul Mundte2651642011-01-20 21:24:03 +09002371
2372 return 0;
2373}
2374
2375static void sci_config_port(struct uart_port *port, int flags)
2376{
2377 if (flags & UART_CONFIG_TYPE) {
2378 struct sci_port *sport = to_sci_port(port);
2379
2380 port->type = sport->cfg->type;
2381 sci_request_port(port);
2382 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383}
2384
2385static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2386{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387 if (ser->baud_base < 2400)
2388 /* No paper tape reader for Mitch.. */
2389 return -EINVAL;
2390
2391 return 0;
2392}
2393
Julia Lawall069a47e2016-09-01 19:51:35 +02002394static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 .tx_empty = sci_tx_empty,
2396 .set_mctrl = sci_set_mctrl,
2397 .get_mctrl = sci_get_mctrl,
2398 .start_tx = sci_start_tx,
2399 .stop_tx = sci_stop_tx,
2400 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002401 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402 .break_ctl = sci_break_ctl,
2403 .startup = sci_startup,
2404 .shutdown = sci_shutdown,
2405 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002406 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407 .type = sci_type,
2408 .release_port = sci_release_port,
2409 .request_port = sci_request_port,
2410 .config_port = sci_config_port,
2411 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002412#ifdef CONFIG_CONSOLE_POLL
2413 .poll_get_char = sci_poll_get_char,
2414 .poll_put_char = sci_poll_put_char,
2415#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416};
2417
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002418static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2419{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002420 const char *clk_names[] = {
2421 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002422 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002423 [SCI_BRG_INT] = "brg_int",
2424 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002425 };
2426 struct clk *clk;
2427 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002428
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002429 if (sci_port->cfg->type == PORT_HSCIF)
2430 clk_names[SCI_SCK] = "hsck";
2431
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002432 for (i = 0; i < SCI_NUM_CLKS; i++) {
2433 clk = devm_clk_get(dev, clk_names[i]);
2434 if (PTR_ERR(clk) == -EPROBE_DEFER)
2435 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002436
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002437 if (IS_ERR(clk) && i == SCI_FCK) {
2438 /*
2439 * "fck" used to be called "sci_ick", and we need to
2440 * maintain DT backward compatibility.
2441 */
2442 clk = devm_clk_get(dev, "sci_ick");
2443 if (PTR_ERR(clk) == -EPROBE_DEFER)
2444 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002445
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002446 if (!IS_ERR(clk))
2447 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002448
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002449 /*
2450 * Not all SH platforms declare a clock lookup entry
2451 * for SCI devices, in which case we need to get the
2452 * global "peripheral_clk" clock.
2453 */
2454 clk = devm_clk_get(dev, "peripheral_clk");
2455 if (!IS_ERR(clk))
2456 goto found;
2457
2458 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2459 PTR_ERR(clk));
2460 return PTR_ERR(clk);
2461 }
2462
2463found:
2464 if (IS_ERR(clk))
2465 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2466 PTR_ERR(clk));
2467 else
2468 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2469 clk, clk);
2470 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2471 }
2472 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002473}
2474
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002475static const struct sci_port_params *
2476sci_probe_regmap(const struct plat_sci_port *cfg)
2477{
2478 unsigned int regtype;
2479
2480 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2481 return &sci_port_params[cfg->regtype];
2482
2483 switch (cfg->type) {
2484 case PORT_SCI:
2485 regtype = SCIx_SCI_REGTYPE;
2486 break;
2487 case PORT_IRDA:
2488 regtype = SCIx_IRDA_REGTYPE;
2489 break;
2490 case PORT_SCIFA:
2491 regtype = SCIx_SCIFA_REGTYPE;
2492 break;
2493 case PORT_SCIFB:
2494 regtype = SCIx_SCIFB_REGTYPE;
2495 break;
2496 case PORT_SCIF:
2497 /*
2498 * The SH-4 is a bit of a misnomer here, although that's
2499 * where this particular port layout originated. This
2500 * configuration (or some slight variation thereof)
2501 * remains the dominant model for all SCIFs.
2502 */
2503 regtype = SCIx_SH4_SCIF_REGTYPE;
2504 break;
2505 case PORT_HSCIF:
2506 regtype = SCIx_HSCIF_REGTYPE;
2507 break;
2508 default:
2509 pr_err("Can't probe register map for given port\n");
2510 return NULL;
2511 }
2512
2513 return &sci_port_params[regtype];
2514}
2515
Bill Pemberton9671f092012-11-19 13:21:50 -05002516static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002517 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002518 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002519{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002520 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002521 const struct resource *res;
2522 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002523 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002524
Paul Mundt50f09592011-12-02 20:09:48 +09002525 sci_port->cfg = p;
2526
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002527 port->ops = &sci_uart_ops;
2528 port->iotype = UPIO_MEM;
2529 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002530
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002531 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2532 if (res == NULL)
2533 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002534
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002535 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002536 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002537
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002538 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2539 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002540
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002541 /* The SCI generates several interrupts. They can be muxed together or
2542 * connected to different interrupt lines. In the muxed case only one
2543 * interrupt resource is specified. In the non-muxed case three or four
2544 * interrupt resources are specified, as the BRI interrupt is optional.
2545 */
2546 if (sci_port->irqs[0] < 0)
2547 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002548
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002549 if (sci_port->irqs[1] < 0) {
2550 sci_port->irqs[1] = sci_port->irqs[0];
2551 sci_port->irqs[2] = sci_port->irqs[0];
2552 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002553 }
2554
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002555 sci_port->params = sci_probe_regmap(p);
2556 if (unlikely(sci_port->params == NULL))
2557 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002558
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002559 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2560 * match the SoC datasheet, this should be investigated. Let platform
2561 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002562 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002563 sci_port->sampling_rate_mask = p->sampling_rate
2564 ? SCI_SR(p->sampling_rate)
2565 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002566
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002567 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002568 ret = sci_init_clocks(sci_port, &dev->dev);
2569 if (ret < 0)
2570 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002571
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002572 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002573
2574 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002575 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002576
Paul Mundtce6738b2011-01-19 15:24:40 +09002577 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002578 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002579 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002580
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002581 if (port->type == PORT_SCI) {
2582 if (sci_port->reg_size >= 0x20)
2583 port->regshift = 2;
2584 else
2585 port->regshift = 1;
2586 }
2587
Paul Mundtce6738b2011-01-19 15:24:40 +09002588 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002589 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002590 * for the multi-IRQ ports, which is where we are primarily
2591 * concerned with the shutdown path synchronization.
2592 *
2593 * For the muxed case there's nothing more to do.
2594 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002595 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002596 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002597
Paul Mundt61a69762011-06-14 12:40:19 +09002598 port->serial_in = sci_serial_in;
2599 port->serial_out = sci_serial_out;
2600
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002601 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002602}
2603
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002604static void sci_cleanup_single(struct sci_port *port)
2605{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002606 pm_runtime_disable(port->port.dev);
2607}
2608
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002609#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2610 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002611static void serial_console_putchar(struct uart_port *port, int ch)
2612{
2613 sci_poll_put_char(port, ch);
2614}
2615
Linus Torvalds1da177e2005-04-16 15:20:36 -07002616/*
2617 * Print a string to the serial port trying not to disturb
2618 * any possible real use of the port...
2619 */
2620static void serial_console_write(struct console *co, const char *s,
2621 unsigned count)
2622{
Paul Mundt906b17d2011-01-21 16:19:53 +09002623 struct sci_port *sci_port = &sci_ports[co->index];
2624 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002625 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002626 unsigned long flags;
2627 int locked = 1;
2628
2629 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002630#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002631 if (port->sysrq)
2632 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002633 else
2634#endif
2635 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002636 locked = spin_trylock(&port->lock);
2637 else
2638 spin_lock(&port->lock);
2639
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002640 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002641 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002642 ctrl_temp = SCSCR_RE | SCSCR_TE |
2643 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002644 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2645 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002646
Magnus Damm501b8252009-01-21 15:14:30 +00002647 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002648
2649 /* wait until fifo is empty and last bit has been transmitted */
2650 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002651 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002652 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002653
2654 /* restore the SCSCR */
2655 serial_port_out(port, SCSCR, ctrl);
2656
2657 if (locked)
2658 spin_unlock(&port->lock);
2659 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660}
2661
Bill Pemberton9671f092012-11-19 13:21:50 -05002662static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002664 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665 struct uart_port *port;
2666 int baud = 115200;
2667 int bits = 8;
2668 int parity = 'n';
2669 int flow = 'n';
2670 int ret;
2671
Paul Mundte108b2c2006-09-27 16:32:13 +09002672 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002673 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002674 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002675 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002676 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002677
Paul Mundt906b17d2011-01-21 16:19:53 +09002678 sci_port = &sci_ports[co->index];
2679 port = &sci_port->port;
2680
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002681 /*
2682 * Refuse to handle uninitialized ports.
2683 */
2684 if (!port->ops)
2685 return -ENODEV;
2686
Paul Mundtf6e94952011-01-21 15:25:36 +09002687 ret = sci_remap_port(port);
2688 if (unlikely(ret != 0))
2689 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002690
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691 if (options)
2692 uart_parse_options(options, &baud, &parity, &bits, &flow);
2693
Paul Mundtab7cfb52011-06-01 14:47:42 +09002694 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695}
2696
2697static struct console serial_console = {
2698 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002699 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700 .write = serial_console_write,
2701 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002702 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002704 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705};
2706
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002707static struct console early_serial_console = {
2708 .name = "early_ttySC",
2709 .write = serial_console_write,
2710 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002711 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002712};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002713
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002714static char early_serial_buf[32];
2715
Bill Pemberton9671f092012-11-19 13:21:50 -05002716static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002717{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002718 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002719
2720 if (early_serial_console.data)
2721 return -EEXIST;
2722
2723 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002724
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002725 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002726
2727 serial_console_setup(&early_serial_console, early_serial_buf);
2728
2729 if (!strstr(early_serial_buf, "keep"))
2730 early_serial_console.flags |= CON_BOOT;
2731
2732 register_console(&early_serial_console);
2733 return 0;
2734}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002735
2736#define SCI_CONSOLE (&serial_console)
2737
Paul Mundtecdf8a42011-01-21 00:05:48 +09002738#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002739static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002740{
2741 return -EINVAL;
2742}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002744#define SCI_CONSOLE NULL
2745
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002746#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002747
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002748static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749
2750static struct uart_driver sci_uart_driver = {
2751 .owner = THIS_MODULE,
2752 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753 .dev_name = "ttySC",
2754 .major = SCI_MAJOR,
2755 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002756 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757 .cons = SCI_CONSOLE,
2758};
2759
Paul Mundt54507f62009-05-08 23:48:33 +09002760static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002761{
Paul Mundtd535a232011-01-19 17:19:35 +09002762 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002763
Paul Mundtd535a232011-01-19 17:19:35 +09002764 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002765
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002766 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002767
Magnus Damme552de22009-01-21 15:13:42 +00002768 return 0;
2769}
2770
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002771
2772#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2773#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2774#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002775
2776static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002777 /* SoC-specific types */
2778 {
2779 .compatible = "renesas,scif-r7s72100",
2780 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2781 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002782 /* Family-specific types */
2783 {
2784 .compatible = "renesas,rcar-gen1-scif",
2785 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2786 }, {
2787 .compatible = "renesas,rcar-gen2-scif",
2788 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2789 }, {
2790 .compatible = "renesas,rcar-gen3-scif",
2791 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2792 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002793 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002794 {
2795 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002796 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002797 }, {
2798 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002799 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002800 }, {
2801 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002802 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002803 }, {
2804 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002805 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002806 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002807 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002808 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002809 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002810 /* Terminator */
2811 },
2812};
2813MODULE_DEVICE_TABLE(of, of_sci_match);
2814
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01002815static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
2816 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002817{
2818 struct device_node *np = pdev->dev.of_node;
2819 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002820 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002821 struct sci_port *sp;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002822 int id;
2823
2824 if (!IS_ENABLED(CONFIG_OF) || !np)
2825 return NULL;
2826
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002827 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002828 if (!match)
2829 return NULL;
2830
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002831 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002832 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002833 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002834
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002835 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002836 id = of_alias_get_id(np, "serial");
2837 if (id < 0) {
2838 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2839 return NULL;
2840 }
2841
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002842 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002843 *dev_id = id;
2844
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002845 p->type = SCI_OF_TYPE(match->data);
2846 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002847
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002848 if (of_find_property(np, "uart-has-rtscts", NULL))
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002849 sp->has_rtscts = true;
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002850
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002851 return p;
2852}
2853
Bill Pemberton9671f092012-11-19 13:21:50 -05002854static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002855 unsigned int index,
2856 struct plat_sci_port *p,
2857 struct sci_port *sciport)
2858{
Magnus Damm0ee70712009-01-21 15:13:50 +00002859 int ret;
2860
2861 /* Sanity check */
2862 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002863 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002864 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002865 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002866 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002867 }
2868
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002869 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002870 if (ret)
2871 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002872
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002873 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
2874 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
2875 return PTR_ERR(sciport->gpios);
2876
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002877 if (sciport->has_rtscts) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002878 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2879 UART_GPIO_CTS)) ||
2880 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2881 UART_GPIO_RTS))) {
2882 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
2883 return -EINVAL;
2884 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002885 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002886 }
2887
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002888 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
2889 if (ret) {
2890 sci_cleanup_single(sciport);
2891 return ret;
2892 }
2893
2894 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00002895}
2896
Bill Pemberton9671f092012-11-19 13:21:50 -05002897static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002899 struct plat_sci_port *p;
2900 struct sci_port *sp;
2901 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002902 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00002903
Paul Mundtecdf8a42011-01-21 00:05:48 +09002904 /*
2905 * If we've come here via earlyprintk initialization, head off to
2906 * the special early probe. We don't have sufficient device state
2907 * to make it beyond this yet.
2908 */
2909 if (is_early_platform_device(dev))
2910 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002911
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002912 if (dev->dev.of_node) {
2913 p = sci_parse_dt(dev, &dev_id);
2914 if (p == NULL)
2915 return -EINVAL;
2916 } else {
2917 p = dev->dev.platform_data;
2918 if (p == NULL) {
2919 dev_err(&dev->dev, "no platform data supplied\n");
2920 return -EINVAL;
2921 }
2922
2923 dev_id = dev->id;
2924 }
2925
2926 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09002927 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00002928
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002929 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09002930 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002931 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00002932
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933#ifdef CONFIG_SH_STANDARD_BIOS
2934 sh_bios_gdb_detach();
2935#endif
2936
Paul Mundte108b2c2006-09-27 16:32:13 +09002937 return 0;
2938}
2939
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002940static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09002941{
Paul Mundtd535a232011-01-19 17:19:35 +09002942 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09002943
Paul Mundtd535a232011-01-19 17:19:35 +09002944 if (sport)
2945 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002946
2947 return 0;
2948}
2949
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002950static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09002951{
Paul Mundtd535a232011-01-19 17:19:35 +09002952 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09002953
Paul Mundtd535a232011-01-19 17:19:35 +09002954 if (sport)
2955 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002956
2957 return 0;
2958}
2959
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002960static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09002961
Paul Mundte108b2c2006-09-27 16:32:13 +09002962static struct platform_driver sci_driver = {
2963 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01002964 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09002965 .driver = {
2966 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09002967 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002968 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09002969 },
2970};
2971
2972static int __init sci_init(void)
2973{
2974 int ret;
2975
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002976 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09002977
Paul Mundte108b2c2006-09-27 16:32:13 +09002978 ret = uart_register_driver(&sci_uart_driver);
2979 if (likely(ret == 0)) {
2980 ret = platform_driver_register(&sci_driver);
2981 if (unlikely(ret))
2982 uart_unregister_driver(&sci_uart_driver);
2983 }
2984
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985 return ret;
2986}
2987
2988static void __exit sci_exit(void)
2989{
Paul Mundte108b2c2006-09-27 16:32:13 +09002990 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991 uart_unregister_driver(&sci_uart_driver);
2992}
2993
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002994#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
2995early_platform_init_buffer("earlyprintk", &sci_driver,
2996 early_serial_buf, ARRAY_SIZE(early_serial_buf));
2997#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002998#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
2999static struct __init plat_sci_port port_cfg;
3000
3001static int __init early_console_setup(struct earlycon_device *device,
3002 int type)
3003{
3004 if (!device->port.membase)
3005 return -ENODEV;
3006
3007 device->port.serial_in = sci_serial_in;
3008 device->port.serial_out = sci_serial_out;
3009 device->port.type = type;
3010 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003011 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003012 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003013 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003014 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3015 sci_serial_out(&sci_ports[0].port, SCSCR,
3016 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003017
3018 device->con->write = serial_console_write;
3019 return 0;
3020}
3021static int __init sci_early_console_setup(struct earlycon_device *device,
3022 const char *opt)
3023{
3024 return early_console_setup(device, PORT_SCI);
3025}
3026static int __init scif_early_console_setup(struct earlycon_device *device,
3027 const char *opt)
3028{
3029 return early_console_setup(device, PORT_SCIF);
3030}
3031static int __init scifa_early_console_setup(struct earlycon_device *device,
3032 const char *opt)
3033{
3034 return early_console_setup(device, PORT_SCIFA);
3035}
3036static int __init scifb_early_console_setup(struct earlycon_device *device,
3037 const char *opt)
3038{
3039 return early_console_setup(device, PORT_SCIFB);
3040}
3041static int __init hscif_early_console_setup(struct earlycon_device *device,
3042 const char *opt)
3043{
3044 return early_console_setup(device, PORT_HSCIF);
3045}
3046
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003047OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003048OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003049OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003050OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003051OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3052#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3053
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054module_init(sci_init);
3055module_exit(sci_exit);
3056
Paul Mundte108b2c2006-09-27 16:32:13 +09003057MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003058MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003059MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003060MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");