blob: d738603a2757e9b3d17fd6cc4f0e0b080bf010c6 [file] [log] [blame]
Alexander Shishkine443b332012-05-11 17:25:46 +03001/*
2 * ci.h - common structures, functions, and macros of the ChipIdea driver
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __DRIVERS_USB_CHIPIDEA_CI_H
14#define __DRIVERS_USB_CHIPIDEA_CI_H
15
16#include <linux/list.h>
Alexander Shishkin5f36e232012-05-11 17:25:47 +030017#include <linux/irqreturn.h>
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030018#include <linux/usb.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030019#include <linux/usb/gadget.h>
20
21/******************************************************************************
22 * DEFINE
23 *****************************************************************************/
Alexander Shishkine443b332012-05-11 17:25:46 +030024#define CI13XXX_PAGE_SIZE 4096ul /* page size for TD's */
25#define ENDPT_MAX 32
26
27/******************************************************************************
28 * STRUCTURES
29 *****************************************************************************/
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030030/**
31 * struct ci13xxx_ep - endpoint representation
32 * @ep: endpoint structure for gadget drivers
33 * @dir: endpoint direction (TX/RX)
34 * @num: endpoint number
35 * @type: endpoint type
36 * @name: string description of the endpoint
37 * @qh: queue head for this endpoint
38 * @wedge: is the endpoint wedged
Richard Zhao26c696c2012-07-07 22:56:40 +080039 * @ci: pointer to the controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030040 * @lock: pointer to controller's spinlock
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030041 * @td_pool: pointer to controller's TD pool
42 */
Alexander Shishkine443b332012-05-11 17:25:46 +030043struct ci13xxx_ep {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030044 struct usb_ep ep;
45 u8 dir;
46 u8 num;
47 u8 type;
48 char name[16];
Alexander Shishkine443b332012-05-11 17:25:46 +030049 struct {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030050 struct list_head queue;
51 struct ci13xxx_qh *ptr;
52 dma_addr_t dma;
53 } qh;
54 int wedge;
Alexander Shishkine443b332012-05-11 17:25:46 +030055
56 /* global resources */
Richard Zhao26c696c2012-07-07 22:56:40 +080057 struct ci13xxx *ci;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030058 spinlock_t *lock;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030059 struct dma_pool *td_pool;
Alexander Shishkine443b332012-05-11 17:25:46 +030060};
61
Alexander Shishkin5f36e232012-05-11 17:25:47 +030062enum ci_role {
63 CI_ROLE_HOST = 0,
64 CI_ROLE_GADGET,
65 CI_ROLE_END,
66};
67
68/**
69 * struct ci_role_driver - host/gadget role driver
70 * start: start this role
71 * stop: stop this role
72 * irq: irq handler for this role
73 * name: role name string (host/gadget)
74 */
75struct ci_role_driver {
76 int (*start)(struct ci13xxx *);
77 void (*stop)(struct ci13xxx *);
78 irqreturn_t (*irq)(struct ci13xxx *);
79 const char *name;
80};
81
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030082/**
83 * struct hw_bank - hardware register mapping representation
84 * @lpm: set if the device is LPM capable
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030085 * @phys: physical address of the controller's registers
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030086 * @abs: absolute address of the beginning of register window
87 * @cap: capability registers
88 * @op: operational registers
89 * @size: size of the register window
90 * @regmap: register lookup table
91 */
Alexander Shishkine443b332012-05-11 17:25:46 +030092struct hw_bank {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030093 unsigned lpm;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030094 resource_size_t phys;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030095 void __iomem *abs;
96 void __iomem *cap;
97 void __iomem *op;
98 size_t size;
99 void __iomem **regmap;
Alexander Shishkine443b332012-05-11 17:25:46 +0300100};
101
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300102/**
103 * struct ci13xxx - chipidea device representation
104 * @dev: pointer to parent device
105 * @lock: access synchronization
106 * @hw_bank: hardware register mapping
107 * @irq: IRQ number
108 * @roles: array of supported roles for this controller
109 * @role: current role
110 * @is_otg: if the device is otg-capable
111 * @work: work for role changing
112 * @wq: workqueue thread
113 * @qh_pool: allocation pool for queue heads
114 * @td_pool: allocation pool for transfer descriptors
115 * @gadget: device side representation for peripheral controller
116 * @driver: gadget driver
117 * @hw_ep_max: total number of endpoints supported by hardware
118 * @ci13xxx_ep: array of endpoints
119 * @ep0_dir: ep0 direction
120 * @ep0out: pointer to ep0 OUT endpoint
121 * @ep0in: pointer to ep0 IN endpoint
122 * @status: ep0 status request
123 * @setaddr: if we should set the address on status completion
124 * @address: usb address received from the host
125 * @remote_wakeup: host-enabled remote wakeup
126 * @suspended: suspended by host
127 * @test_mode: the selected test mode
Richard Zhao77c44002012-06-29 17:48:53 +0800128 * @platdata: platform specific information supplied by parent device
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300129 * @vbus_active: is VBUS active
130 * @transceiver: pointer to USB PHY, if any
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300131 * @hcd: pointer to usb_hcd for ehci host driver
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300132 */
Alexander Shishkine443b332012-05-11 17:25:46 +0300133struct ci13xxx {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300134 struct device *dev;
135 spinlock_t lock;
136 struct hw_bank hw_bank;
137 int irq;
138 struct ci_role_driver *roles[CI_ROLE_END];
139 enum ci_role role;
140 bool is_otg;
141 struct work_struct work;
142 struct workqueue_struct *wq;
Alexander Shishkine443b332012-05-11 17:25:46 +0300143
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300144 struct dma_pool *qh_pool;
145 struct dma_pool *td_pool;
Alexander Shishkine443b332012-05-11 17:25:46 +0300146
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300147 struct usb_gadget gadget;
148 struct usb_gadget_driver *driver;
149 unsigned hw_ep_max;
150 struct ci13xxx_ep ci13xxx_ep[ENDPT_MAX];
151 u32 ep0_dir;
152 struct ci13xxx_ep *ep0out, *ep0in;
Alexander Shishkine443b332012-05-11 17:25:46 +0300153
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300154 struct usb_request *status;
155 bool setaddr;
156 u8 address;
157 u8 remote_wakeup;
158 u8 suspended;
159 u8 test_mode;
Alexander Shishkine443b332012-05-11 17:25:46 +0300160
Richard Zhao77c44002012-06-29 17:48:53 +0800161 struct ci13xxx_platform_data *platdata;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300162 int vbus_active;
Richard Zhaoa2c3d692012-07-07 22:56:46 +0800163 /* FIXME: some day, we'll not use global phy */
164 bool global_phy;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300165 struct usb_phy *transceiver;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300166 struct usb_hcd *hcd;
Alexander Shishkine443b332012-05-11 17:25:46 +0300167};
168
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300169static inline struct ci_role_driver *ci_role(struct ci13xxx *ci)
170{
171 BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
172 return ci->roles[ci->role];
173}
174
175static inline int ci_role_start(struct ci13xxx *ci, enum ci_role role)
176{
177 int ret;
178
179 if (role >= CI_ROLE_END)
180 return -EINVAL;
181
182 if (!ci->roles[role])
183 return -ENXIO;
184
185 ret = ci->roles[role]->start(ci);
186 if (!ret)
187 ci->role = role;
188 return ret;
189}
190
191static inline void ci_role_stop(struct ci13xxx *ci)
192{
193 enum ci_role role = ci->role;
194
195 if (role == CI_ROLE_END)
196 return;
197
198 ci->role = CI_ROLE_END;
199
200 ci->roles[role]->stop(ci);
201}
202
Alexander Shishkine443b332012-05-11 17:25:46 +0300203/******************************************************************************
204 * REGISTERS
205 *****************************************************************************/
206/* register size */
207#define REG_BITS (32)
208
209/* register indices */
210enum ci13xxx_regs {
211 CAP_CAPLENGTH,
212 CAP_HCCPARAMS,
213 CAP_DCCPARAMS,
214 CAP_TESTMODE,
215 CAP_LAST = CAP_TESTMODE,
216 OP_USBCMD,
217 OP_USBSTS,
218 OP_USBINTR,
219 OP_DEVICEADDR,
220 OP_ENDPTLISTADDR,
221 OP_PORTSC,
222 OP_DEVLC,
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300223 OP_OTGSC,
Alexander Shishkine443b332012-05-11 17:25:46 +0300224 OP_USBMODE,
225 OP_ENDPTSETUPSTAT,
226 OP_ENDPTPRIME,
227 OP_ENDPTFLUSH,
228 OP_ENDPTSTAT,
229 OP_ENDPTCOMPLETE,
230 OP_ENDPTCTRL,
231 /* endptctrl1..15 follow */
232 OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
233};
234
Alexander Shishkine443b332012-05-11 17:25:46 +0300235/**
236 * ffs_nr: find first (least significant) bit set
237 * @x: the word to search
238 *
239 * This function returns bit number (instead of position)
240 */
241static inline int ffs_nr(u32 x)
242{
243 int n = ffs(x);
244
245 return n ? n-1 : 32;
246}
247
248/**
249 * hw_read: reads from a hw register
250 * @reg: register index
251 * @mask: bitfield mask
252 *
253 * This function returns register contents
254 */
Richard Zhao26c696c2012-07-07 22:56:40 +0800255static inline u32 hw_read(struct ci13xxx *ci, enum ci13xxx_regs reg, u32 mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300256{
Richard Zhao26c696c2012-07-07 22:56:40 +0800257 return ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300258}
259
260/**
261 * hw_write: writes to a hw register
262 * @reg: register index
263 * @mask: bitfield mask
264 * @data: new value
265 */
Richard Zhao26c696c2012-07-07 22:56:40 +0800266static inline void hw_write(struct ci13xxx *ci, enum ci13xxx_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300267 u32 mask, u32 data)
268{
269 if (~mask)
Richard Zhao26c696c2012-07-07 22:56:40 +0800270 data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300271 | (data & mask);
272
Richard Zhao26c696c2012-07-07 22:56:40 +0800273 iowrite32(data, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300274}
275
276/**
277 * hw_test_and_clear: tests & clears a hw register
278 * @reg: register index
279 * @mask: bitfield mask
280 *
281 * This function returns register contents
282 */
Richard Zhao26c696c2012-07-07 22:56:40 +0800283static inline u32 hw_test_and_clear(struct ci13xxx *ci, enum ci13xxx_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300284 u32 mask)
285{
Richard Zhao26c696c2012-07-07 22:56:40 +0800286 u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300287
Richard Zhao26c696c2012-07-07 22:56:40 +0800288 iowrite32(val, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300289 return val;
290}
291
292/**
293 * hw_test_and_write: tests & writes a hw register
294 * @reg: register index
295 * @mask: bitfield mask
296 * @data: new value
297 *
298 * This function returns register contents
299 */
Richard Zhao26c696c2012-07-07 22:56:40 +0800300static inline u32 hw_test_and_write(struct ci13xxx *ci, enum ci13xxx_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300301 u32 mask, u32 data)
302{
Richard Zhao26c696c2012-07-07 22:56:40 +0800303 u32 val = hw_read(ci, reg, ~0);
Alexander Shishkine443b332012-05-11 17:25:46 +0300304
Richard Zhao26c696c2012-07-07 22:56:40 +0800305 hw_write(ci, reg, mask, data);
Alexander Shishkine443b332012-05-11 17:25:46 +0300306 return (val & mask) >> ffs_nr(mask);
307}
308
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300309int hw_device_reset(struct ci13xxx *ci, u32 mode);
Alexander Shishkine443b332012-05-11 17:25:46 +0300310
311int hw_port_test_set(struct ci13xxx *ci, u8 mode);
312
313u8 hw_port_test_get(struct ci13xxx *ci);
314
315#endif /* __DRIVERS_USB_CHIPIDEA_CI_H */