blob: 83e93d7ca4b9ac3658416c998b6906bd2ccf35f0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040016#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040020#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070021#include <linux/kallsyms.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080022#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050023#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090024#include <linux/ioport.h>
Arjan van de Ven32098742012-01-30 20:52:07 -080025#include <linux/sched.h>
26#include <linux/ktime.h>
Douglas Lehr9fe373f2014-08-21 09:26:52 +100027#include <linux/mm.h>
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010028#include <asm/dma.h> /* isa_dma_bridge_buggy */
Greg KHbc56b9e2005-04-08 14:53:31 +090029#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031/*
Jacob Pan253d2e52010-07-16 10:19:22 -070032 * Decoding should be disabled for a PCI device during BAR sizing to avoid
33 * conflict. But doing so may cause problems on host bridge and perhaps other
34 * key system devices. For devices that need to have mmio decoding always-on,
35 * we need to set the dev->mmio_always_on bit.
36 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050037static void quirk_mmio_always_on(struct pci_dev *dev)
Jacob Pan253d2e52010-07-16 10:19:22 -070038{
Yinghai Lu52d21b52012-02-23 23:46:53 -080039 dev->mmio_always_on = 1;
Jacob Pan253d2e52010-07-16 10:19:22 -070040}
Yinghai Lu52d21b52012-02-23 23:46:53 -080041DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
42 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
Jacob Pan253d2e52010-07-16 10:19:22 -070043
Doug Thompsonbd8481e2006-05-08 17:06:09 -070044/* The Mellanox Tavor device gives false positive parity errors
45 * Mark this device with a broken_parity_status, to allow
46 * PCI scanning code to "skip" this now blacklisted device.
47 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050048static void quirk_mellanox_tavor(struct pci_dev *dev)
Doug Thompsonbd8481e2006-05-08 17:06:09 -070049{
50 dev->broken_parity_status = 1; /* This device gives false positives */
51}
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040052DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
53DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
Doug Thompsonbd8481e2006-05-08 17:06:09 -070054
Bjorn Helgaasf7625982013-11-14 11:28:18 -070055/* Deal with broken BIOSes that neglect to enable passive release,
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -080057static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058{
59 struct pci_dev *d = NULL;
60 unsigned char dlc;
61
62 /* We have to make sure a particular bit is set in the PIIX3
63 ISA bridge, so we have to go out and find it. */
64 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
65 pci_read_config_byte(d, 0x82, &dlc);
66 if (!(dlc & 1<<1)) {
Adam Jackson999da9f2008-12-01 14:30:29 -080067 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 dlc |= 1<<1;
69 pci_write_config_byte(d, 0x82, dlc);
70 }
71 }
72}
Andrew Morton652c5382007-11-21 15:07:13 -080073DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
74DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
77 but VIA don't answer queries. If you happen to have good contacts at VIA
Bjorn Helgaasf7625982013-11-14 11:28:18 -070078 ask them for me please -- Alan
79
80 This appears to be BIOS not version dependent. So presumably there is a
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 chipset level fix */
Bjorn Helgaasf7625982013-11-14 11:28:18 -070082
Bill Pemberton15856ad2012-11-21 15:35:00 -050083static void quirk_isa_dma_hangs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 if (!isa_dma_bridge_buggy) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040086 isa_dma_bridge_buggy = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -070087 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 }
89}
90 /*
91 * Its not totally clear which chipsets are the problematic ones
92 * We know 82C586 and 82C596 variants are affected.
93 */
Andrew Morton652c5382007-11-21 15:07:13 -080094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
95DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
96DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
Bjorn Helgaasf7625982013-11-14 11:28:18 -070097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
Andrew Morton652c5382007-11-21 15:07:13 -080098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
99DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/*
Len Brown4731fdc2010-09-24 21:02:27 -0400103 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
104 * for some HT machines to use C4 w/o hanging.
105 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500106static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
Len Brown4731fdc2010-09-24 21:02:27 -0400107{
108 u32 pmbase;
109 u16 pm1a;
110
111 pci_read_config_dword(dev, 0x40, &pmbase);
112 pmbase = pmbase & 0xff80;
113 pm1a = inw(pmbase);
114
115 if (pm1a & 0x10) {
116 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
117 outw(0x10, pmbase);
118 }
119}
120DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
121
122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 * Chipsets where PCI->PCI transfers vanish or hang
124 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500125static void quirk_nopcipci(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400127 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700128 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 pci_pci_problems |= PCIPCI_FAIL;
130 }
131}
Andrew Morton652c5382007-11-21 15:07:13 -0800132DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
133DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700134
Bill Pemberton15856ad2012-11-21 15:35:00 -0500135static void quirk_nopciamd(struct pci_dev *dev)
Alan Cox236561e2006-09-30 23:27:03 -0700136{
137 u8 rev;
138 pci_read_config_byte(dev, 0x08, &rev);
139 if (rev == 0x13) {
140 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700141 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700142 pci_pci_problems |= PCIAGP_FAIL;
143 }
144}
Andrew Morton652c5382007-11-21 15:07:13 -0800145DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
147/*
148 * Triton requires workarounds to be used by the drivers
149 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500150static void quirk_triton(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400152 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700153 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 pci_pci_problems |= PCIPCI_TRITON;
155 }
156}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
162/*
163 * VIA Apollo KT133 needs PCI latency patch
164 * Made according to a windows driver based patch by George E. Breese
165 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400166 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
167 * the info on which Mr Breese based his work.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 *
169 * Updated based on further information from the site and also on
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700170 * information provided by VIA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 */
Alan Cox1597cac2006-12-04 15:14:45 -0800172static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
174 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 u8 busarb;
176 /* Ok we have a potential problem chipset here. Now see if we have
177 a buggy southbridge */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700178
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400180 if (p != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
182 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700183 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 goto exit;
185 } else {
186 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400187 if (p == NULL) /* No problem parts */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700190 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 goto exit;
192 }
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700195 * Ok we have the problem. Now set the PCI master grant to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 * occur every master grant. The apparent bug is that under high
197 * PCI load (quite common in Linux of course) you can get data
198 * loss when the CPU is held off the bus for 3 bus master requests
199 * This happens to include the IDE controllers....
200 *
201 * VIA only apply this fix when an SB Live! is present but under
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300202 * both Linux and Windows this isn't enough, and we have seen
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 * corruption without SB Live! but with things like 3 UDMA IDE
204 * controllers. So we ignore that bit of the VIA recommendation..
205 */
206
207 pci_read_config_byte(dev, 0x76, &busarb);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700208 /* Set bit 4 and bi 5 of byte 76 to 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 "Master priority rotation on every PCI master grant */
210 busarb &= ~(1<<5);
211 busarb |= (1<<4);
212 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700213 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214exit:
215 pci_dev_put(p);
216}
Andrew Morton652c5382007-11-21 15:07:13 -0800217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800220/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800221DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
222DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
223DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225/*
226 * VIA Apollo VP3 needs ETBF on BT848/878
227 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500228static void quirk_viaetbf(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400230 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700231 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 pci_pci_problems |= PCIPCI_VIAETBF;
233 }
234}
Andrew Morton652c5382007-11-21 15:07:13 -0800235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Bill Pemberton15856ad2012-11-21 15:35:00 -0500237static void quirk_vsfx(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400239 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700240 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 pci_pci_problems |= PCIPCI_VSFX;
242 }
243}
Andrew Morton652c5382007-11-21 15:07:13 -0800244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
246/*
247 * Ali Magik requires workarounds to be used by the drivers
248 * that DMA to AGP space. Latency must be set to 0xA and triton
249 * workaround applied too
250 * [Info kindly provided by ALi]
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700251 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500252static void quirk_alimagik(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400254 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700255 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
257 }
258}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700259DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262/*
263 * Natoma has some interesting boundary conditions with Zoran stuff
264 * at least
265 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500266static void quirk_natoma(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400268 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700269 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 pci_pci_problems |= PCIPCI_NATOMA;
271 }
272}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700273DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
280/*
281 * This chip can cause PCI parity errors if config register 0xA0 is read
282 * while DMAs are occurring.
283 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500284static void quirk_citrine(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
286 dev->cfg_size = 0xA0;
287}
Andrew Morton652c5382007-11-21 15:07:13 -0800288DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
Jason S. McMullan9f33a2a2015-09-30 15:35:07 +0900290/*
291 * This chip can cause bus lockups if config addresses above 0x600
292 * are read or written.
293 */
294static void quirk_nfp6000(struct pci_dev *dev)
295{
296 dev->cfg_size = 0x600;
297}
298DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
299DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
300
Douglas Lehr9fe373f2014-08-21 09:26:52 +1000301/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
302static void quirk_extend_bar_to_page(struct pci_dev *dev)
303{
304 int i;
305
306 for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
307 struct resource *r = &dev->resource[i];
308
309 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
310 r->end = PAGE_SIZE - 1;
311 r->start = 0;
312 r->flags |= IORESOURCE_UNSET;
313 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
314 i, r);
315 }
316 }
317}
318DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320/*
321 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
322 * If it's needed, re-allocate the region.
323 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500324static void quirk_s3_64M(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325{
326 struct resource *r = &dev->resource[0];
327
328 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700329 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 r->start = 0;
331 r->end = 0x3ffffff;
332 }
333}
Andrew Morton652c5382007-11-21 15:07:13 -0800334DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
335DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Myron Stowe06cf35f2015-02-03 16:01:24 -0700337static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
338 const char *name)
339{
340 u32 region;
341 struct pci_bus_region bus_region;
342 struct resource *res = dev->resource + pos;
343
344 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
345
346 if (!region)
347 return;
348
349 res->name = pci_name(dev);
350 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
351 res->flags |=
352 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
353 region &= ~(size - 1);
354
355 /* Convert from PCI bus to resource space */
356 bus_region.start = region;
357 bus_region.end = region + size - 1;
358 pcibios_bus_to_resource(dev->bus, res, &bus_region);
359
360 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
361 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
362}
363
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500364/*
365 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
366 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
367 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
368 * (which conflicts w/ BAR1's memory range).
Myron Stowe06cf35f2015-02-03 16:01:24 -0700369 *
370 * CS553x's ISA PCI BARs may also be read-only (ref:
371 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500372 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500373static void quirk_cs5536_vsa(struct pci_dev *dev)
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500374{
Myron Stowe06cf35f2015-02-03 16:01:24 -0700375 static char *name = "CS5536 ISA bridge";
376
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500377 if (pci_resource_len(dev, 0) != 8) {
Myron Stowe06cf35f2015-02-03 16:01:24 -0700378 quirk_io(dev, 0, 8, name); /* SMB */
379 quirk_io(dev, 1, 256, name); /* GPIO */
380 quirk_io(dev, 2, 64, name); /* MFGPT */
381 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
382 name);
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500383 }
384}
385DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
386
Yinghai Lu65195c72013-04-12 12:44:15 +0000387static void quirk_io_region(struct pci_dev *dev, int port,
388 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389{
Yinghai Lu65195c72013-04-12 12:44:15 +0000390 u16 region;
391 struct pci_bus_region bus_region;
392 struct resource *res = dev->resource + nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Yinghai Lu65195c72013-04-12 12:44:15 +0000394 pci_read_config_word(dev, port, &region);
395 region &= ~(size - 1);
David S. Miller085ae412005-08-08 13:19:08 -0700396
Yinghai Lu65195c72013-04-12 12:44:15 +0000397 if (!region)
398 return;
David S. Miller085ae412005-08-08 13:19:08 -0700399
Yinghai Lu65195c72013-04-12 12:44:15 +0000400 res->name = pci_name(dev);
401 res->flags = IORESOURCE_IO;
402
403 /* Convert from PCI bus to resource space */
404 bus_region.start = region;
405 bus_region.end = region + size - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800406 pcibios_bus_to_resource(dev->bus, res, &bus_region);
Yinghai Lu65195c72013-04-12 12:44:15 +0000407
408 if (!pci_claim_resource(dev, nr))
409 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
410}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412/*
413 * ATI Northbridge setups MCE the processor if you even
414 * read somewhere between 0x3b0->0x3bb or read 0x3d3
415 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500416static void quirk_ati_exploding_mce(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700418 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
420 request_region(0x3b0, 0x0C, "RadeonIGP");
421 request_region(0x3d3, 0x01, "RadeonIGP");
422}
Andrew Morton652c5382007-11-21 15:07:13 -0800423DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425/*
Huang Ruibe6646b2014-10-31 11:11:16 +0800426 * In the AMD NL platform, this device ([1022:7912]) has a class code of
427 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
428 * claim it.
429 * But the dwc3 driver is a more specific driver for this device, and we'd
430 * prefer to use it instead of xhci. To prevent xhci from claiming the
431 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
432 * defines as "USB device (not host controller)". The dwc3 driver can then
433 * claim it based on its Vendor and Device ID.
434 */
435static void quirk_amd_nl_class(struct pci_dev *pdev)
436{
Bjorn Helgaascd76d102015-06-19 15:28:31 -0500437 u32 class = pdev->class;
438
439 /* Use "USB Device (not host controller)" class */
440 pdev->class = (PCI_CLASS_SERIAL_USB << 8) | 0xfe;
441 dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
442 class, pdev->class);
Huang Ruibe6646b2014-10-31 11:11:16 +0800443}
444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
445 quirk_amd_nl_class);
446
447/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 * Let's make the southbridge information explicit instead
449 * of having to worry about people probing the ACPI areas,
450 * for example.. (Yes, it happens, and if you read the wrong
451 * ACPI register it will put the machine to sleep with no
452 * way of waking it up again. Bummer).
453 *
454 * ALI M7101: Two IO regions pointed to by words at
455 * 0xE0 (64 bytes of ACPI registers)
456 * 0xE2 (32 bytes of SMB registers)
457 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500458static void quirk_ali7101_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459{
Yinghai Lu65195c72013-04-12 12:44:15 +0000460 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
461 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462}
Andrew Morton652c5382007-11-21 15:07:13 -0800463DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
Linus Torvalds6693e742005-10-25 20:40:09 -0700465static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
466{
467 u32 devres;
468 u32 mask, size, base;
469
470 pci_read_config_dword(dev, port, &devres);
471 if ((devres & enable) != enable)
472 return;
473 mask = (devres >> 16) & 15;
474 base = devres & 0xffff;
475 size = 16;
476 for (;;) {
477 unsigned bit = size >> 1;
478 if ((bit & mask) == bit)
479 break;
480 size = bit;
481 }
482 /*
483 * For now we only print it out. Eventually we'll want to
484 * reserve it (at least if it's in the 0x1000+ range), but
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700485 * let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700486 */
487 base &= -size;
Ryan Desfosses227f0642014-04-18 20:13:50 -0400488 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
489 base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700490}
491
492static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
493{
494 u32 devres;
495 u32 mask, size, base;
496
497 pci_read_config_dword(dev, port, &devres);
498 if ((devres & enable) != enable)
499 return;
500 base = devres & 0xffff0000;
501 mask = (devres & 0x3f) << 16;
502 size = 128 << 16;
503 for (;;) {
504 unsigned bit = size >> 1;
505 if ((bit & mask) == bit)
506 break;
507 size = bit;
508 }
509 /*
510 * For now we only print it out. Eventually we'll want to
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700511 * reserve it, but let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700512 */
513 base &= -size;
Ryan Desfosses227f0642014-04-18 20:13:50 -0400514 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
515 base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700516}
517
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518/*
519 * PIIX4 ACPI: Two IO regions pointed to by longwords at
520 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800521 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700522 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500524static void quirk_piix4_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525{
Yinghai Lu65195c72013-04-12 12:44:15 +0000526 u32 res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Yinghai Lu65195c72013-04-12 12:44:15 +0000528 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
529 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700530
531 /* Device resource A has enables for some of the other ones */
532 pci_read_config_dword(dev, 0x5c, &res_a);
533
534 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
535 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
536
537 /* Device resource D is just bitfields for static resources */
538
539 /* Device 12 enabled? */
540 if (res_a & (1 << 29)) {
541 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
542 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
543 }
544 /* Device 13 enabled? */
545 if (res_a & (1 << 30)) {
546 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
547 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
548 }
549 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
550 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551}
Andrew Morton652c5382007-11-21 15:07:13 -0800552DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
553DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Jiri Slabycdb97552011-02-28 10:45:09 +0100555#define ICH_PMBASE 0x40
556#define ICH_ACPI_CNTL 0x44
557#define ICH4_ACPI_EN 0x10
558#define ICH6_ACPI_EN 0x80
559#define ICH4_GPIOBASE 0x58
560#define ICH4_GPIO_CNTL 0x5c
561#define ICH4_GPIO_EN 0x10
562#define ICH6_GPIOBASE 0x48
563#define ICH6_GPIO_CNTL 0x4c
564#define ICH6_GPIO_EN 0x10
565
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566/*
567 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
568 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
569 * 0x58 (64 bytes of GPIO I/O space)
570 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500571static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572{
Jiri Slabycdb97552011-02-28 10:45:09 +0100573 u8 enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Jiri Slaby87e3dc32011-02-28 10:45:10 +0100575 /*
576 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
577 * with low legacy (and fixed) ports. We don't know the decoding
578 * priority and can't tell whether the legacy device or the one created
579 * here is really at that address. This happens on boards with broken
580 * BIOSes.
581 */
582
Jiri Slabycdb97552011-02-28 10:45:09 +0100583 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000584 if (enable & ICH4_ACPI_EN)
585 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
586 "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Jiri Slabycdb97552011-02-28 10:45:09 +0100588 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000589 if (enable & ICH4_GPIO_EN)
590 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
591 "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592}
Andrew Morton652c5382007-11-21 15:07:13 -0800593DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
594DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
595DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
596DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
597DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
598DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
599DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
600DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
601DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Bill Pemberton15856ad2012-11-21 15:35:00 -0500604static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000605{
Jiri Slabycdb97552011-02-28 10:45:09 +0100606 u8 enable;
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000607
Jiri Slabycdb97552011-02-28 10:45:09 +0100608 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000609 if (enable & ICH6_ACPI_EN)
610 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
611 "ICH6 ACPI/GPIO/TCO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000612
Jiri Slabycdb97552011-02-28 10:45:09 +0100613 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000614 if (enable & ICH6_GPIO_EN)
615 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
616 "ICH6 GPIO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000617}
Linus Torvalds894886e2008-12-06 10:10:10 -0800618
Bill Pemberton15856ad2012-11-21 15:35:00 -0500619static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
Linus Torvalds894886e2008-12-06 10:10:10 -0800620{
621 u32 val;
622 u32 size, base;
623
624 pci_read_config_dword(dev, reg, &val);
625
626 /* Enabled? */
627 if (!(val & 1))
628 return;
629 base = val & 0xfffc;
630 if (dynsize) {
631 /*
632 * This is not correct. It is 16, 32 or 64 bytes depending on
633 * register D31:F0:ADh bits 5:4.
634 *
635 * But this gets us at least _part_ of it.
636 */
637 size = 16;
638 } else {
639 size = 128;
640 }
641 base &= ~(size-1);
642
643 /* Just print it out for now. We should reserve it after more debugging */
644 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
645}
646
Bill Pemberton15856ad2012-11-21 15:35:00 -0500647static void quirk_ich6_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800648{
649 /* Shared ACPI/GPIO decode with all ICH6+ */
650 ich6_lpc_acpi_gpio(dev);
651
652 /* ICH6-specific generic IO decode */
653 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
654 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
655}
656DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
657DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
658
Bill Pemberton15856ad2012-11-21 15:35:00 -0500659static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
Linus Torvalds894886e2008-12-06 10:10:10 -0800660{
661 u32 val;
662 u32 mask, base;
663
664 pci_read_config_dword(dev, reg, &val);
665
666 /* Enabled? */
667 if (!(val & 1))
668 return;
669
670 /*
671 * IO base in bits 15:2, mask in bits 23:18, both
672 * are dword-based
673 */
674 base = val & 0xfffc;
675 mask = (val >> 16) & 0xfc;
676 mask |= 3;
677
678 /* Just print it out for now. We should reserve it after more debugging */
679 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
680}
681
682/* ICH7-10 has the same common LPC generic IO decode registers */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500683static void quirk_ich7_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800684{
Jean Delvare5d9c0a72011-04-15 10:03:53 +0200685 /* We share the common ACPI/GPIO decode with ICH6 */
Linus Torvalds894886e2008-12-06 10:10:10 -0800686 ich6_lpc_acpi_gpio(dev);
687
688 /* And have 4 ICH7+ generic decodes */
689 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
690 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
691 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
692 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
693}
694DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
695DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
696DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
699DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
700DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
701DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
702DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
703DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
704DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
705DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
706DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000707
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708/*
709 * VIA ACPI: One IO region pointed to by longword at
710 * 0x48 or 0x20 (256 bytes of ACPI registers)
711 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500712static void quirk_vt82c586_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713{
Yinghai Lu65195c72013-04-12 12:44:15 +0000714 if (dev->revision & 0x10)
715 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
716 "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717}
Andrew Morton652c5382007-11-21 15:07:13 -0800718DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
720/*
721 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
722 * 0x48 (256 bytes of ACPI registers)
723 * 0x70 (128 bytes of hardware monitoring register)
724 * 0x90 (16 bytes of SMB registers)
725 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500726static void quirk_vt82c686_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 quirk_vt82c586_acpi(dev);
729
Yinghai Lu65195c72013-04-12 12:44:15 +0000730 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
731 "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
Yinghai Lu65195c72013-04-12 12:44:15 +0000733 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734}
Andrew Morton652c5382007-11-21 15:07:13 -0800735DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400737/*
738 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
739 * 0x88 (128 bytes of power management registers)
740 * 0xd0 (16 bytes of SMB registers)
741 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500742static void quirk_vt8235_acpi(struct pci_dev *dev)
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400743{
Yinghai Lu65195c72013-04-12 12:44:15 +0000744 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
745 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400746}
747DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
748
Gabe Black1f56f4a2009-10-06 09:19:45 -0500749/*
750 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
751 * Disable fast back-to-back on the secondary bus segment
752 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500753static void quirk_xio2000a(struct pci_dev *dev)
Gabe Black1f56f4a2009-10-06 09:19:45 -0500754{
755 struct pci_dev *pdev;
756 u16 command;
757
Ryan Desfosses227f0642014-04-18 20:13:50 -0400758 dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
Gabe Black1f56f4a2009-10-06 09:19:45 -0500759 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
760 pci_read_config_word(pdev, PCI_COMMAND, &command);
761 if (command & PCI_COMMAND_FAST_BACK)
762 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
763 }
764}
765DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
766 quirk_xio2000a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700768#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770#include <asm/io_apic.h>
771
772/*
773 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
774 * devices to the external APIC.
775 *
776 * TODO: When we have device-specific interrupt routers,
777 * this code will go away from quirks.
778 */
Alan Cox1597cac2006-12-04 15:14:45 -0800779static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780{
781 u8 tmp;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700782
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 if (nr_ioapics < 1)
784 tmp = 0; /* nothing routed to external APIC */
785 else
786 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700787
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700788 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 tmp == 0 ? "Disa" : "Ena");
790
791 /* Offset 0x58: External APIC IRQ output control */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400792 pci_write_config_byte(dev, 0x58, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793}
Andrew Morton652c5382007-11-21 15:07:13 -0800794DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200795DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
797/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700798 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
Karsten Wiesea1740912005-09-03 15:56:33 -0700799 * This leads to doubled level interrupt rates.
800 * Set this bit to get rid of cycle wastage.
801 * Otherwise uncritical.
802 */
Alan Cox1597cac2006-12-04 15:14:45 -0800803static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700804{
805 u8 misc_control2;
806#define BYPASS_APIC_DEASSERT 8
807
808 pci_read_config_byte(dev, 0x5B, &misc_control2);
809 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700810 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700811 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
812 }
813}
814DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200815DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700816
817/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 * The AMD io apic can hang the box when an apic irq is masked.
819 * We check all revs >= B0 (yet not in the pre production!) as the bug
820 * is currently marked NoFix
821 *
822 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700823 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 * of course. However the advice is demonstrably good even if so..
825 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500826static void quirk_amd_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827{
Auke Kok44c10132007-06-08 15:46:36 -0700828 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700829 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
830 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 }
832}
Andrew Morton652c5382007-11-21 15:07:13 -0800833DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834#endif /* CONFIG_X86_IO_APIC */
835
Peter Orubad556ad42007-05-15 13:59:13 +0200836/*
837 * Some settings of MMRBC can lead to data corruption so block changes.
838 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
839 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500840static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
Peter Orubad556ad42007-05-15 13:59:13 +0200841{
Auke Kokaa288d42007-08-27 16:17:47 -0700842 if (dev->subordinate && dev->revision <= 0x12) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400843 dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
844 dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200845 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
846 }
847}
848DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
850/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 * FIXME: it is questionable that quirk_via_acpi
852 * is needed. It shows up as an ISA bridge, and does not
853 * support the PCI_INTERRUPT_LINE register at all. Therefore
854 * it seems like setting the pci_dev's 'irq' to the
855 * value of the ACPI SCI interrupt is only done for convenience.
856 * -jgarzik
857 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500858static void quirk_via_acpi(struct pci_dev *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859{
860 /*
861 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
862 */
863 u8 irq;
864 pci_read_config_byte(d, 0x42, &irq);
865 irq &= 0xf;
866 if (irq && (irq != 2))
867 d->irq = irq;
868}
Andrew Morton652c5382007-11-21 15:07:13 -0800869DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
870DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Daniel Drake09d60292006-09-25 16:52:19 -0700872
873/*
Alan Cox1597cac2006-12-04 15:14:45 -0800874 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700875 */
Alan Cox1597cac2006-12-04 15:14:45 -0800876
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800877static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
878
879static void quirk_via_bridge(struct pci_dev *dev)
880{
881 /* See what bridge we have and find the device ranges */
882 switch (dev->device) {
883 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800884 /* The VT82C686 is special, it attaches to PCI and can have
885 any device number. All its subdevices are functions of
886 that single device. */
887 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
888 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800889 break;
890 case PCI_DEVICE_ID_VIA_8237:
891 case PCI_DEVICE_ID_VIA_8237A:
892 via_vlink_dev_lo = 15;
893 break;
894 case PCI_DEVICE_ID_VIA_8235:
895 via_vlink_dev_lo = 16;
896 break;
897 case PCI_DEVICE_ID_VIA_8231:
898 case PCI_DEVICE_ID_VIA_8233_0:
899 case PCI_DEVICE_ID_VIA_8233A:
900 case PCI_DEVICE_ID_VIA_8233C_0:
901 via_vlink_dev_lo = 17;
902 break;
903 }
904}
905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
906DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
908DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
909DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
910DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
911DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
912DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700913
Alan Cox1597cac2006-12-04 15:14:45 -0800914/**
915 * quirk_via_vlink - VIA VLink IRQ number update
916 * @dev: PCI device
917 *
918 * If the device we are dealing with is on a PIC IRQ we need to
919 * ensure that the IRQ line register which usually is not relevant
920 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800921 * to the right place.
922 * We only do this on systems where a VIA south bridge was detected,
923 * and only for VIA devices on the motherboard (see quirk_via_bridge
924 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800925 */
926
927static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400928{
929 u8 irq, new_irq;
930
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800931 /* Check if we have VLink at all */
932 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700933 return;
934
935 new_irq = dev->irq;
936
937 /* Don't quirk interrupts outside the legacy IRQ range */
938 if (!new_irq || new_irq > 15)
939 return;
940
Alan Cox1597cac2006-12-04 15:14:45 -0800941 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800942 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
943 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800944 return;
945
946 /* This is an internal VLink device on a PIC interrupt. The BIOS
947 ought to have set this but may not have, so we redo it */
948
Len Brown25be5e62005-05-27 04:21:50 -0400949 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
950 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700951 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
952 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400953 udelay(15); /* unknown if delay really needed */
954 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
955 }
956}
Alan Cox1597cac2006-12-04 15:14:45 -0800957DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400958
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 * VIA VT82C598 has its device ID settable and many BIOSes
961 * set it to the ID of VT82C597 for backward compatibility.
962 * We need to switch it off to be able to recognize the real
963 * type of the chip.
964 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500965static void quirk_vt82c598_id(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966{
967 pci_write_config_byte(dev, 0xfc, 0);
968 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
969}
Andrew Morton652c5382007-11-21 15:07:13 -0800970DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
972/*
973 * CardBus controllers have a legacy base address that enables them
974 * to respond as i82365 pcmcia controllers. We don't want them to
975 * do this even if the Linux CardBus driver is not loaded, because
976 * the Linux i82365 driver does not (and should not) handle CardBus.
977 */
Alan Cox1597cac2006-12-04 15:14:45 -0800978static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
981}
Yinghai Luae9de562012-02-23 23:46:54 -0800982DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
983 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
984DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
985 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
987/*
988 * Following the PCI ordering rules is optional on the AMD762. I'm not
989 * sure what the designers were smoking but let's not inhale...
990 *
991 * To be fair to AMD, it follows the spec by default, its BIOS people
992 * who turn it off!
993 */
Alan Cox1597cac2006-12-04 15:14:45 -0800994static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
996 u32 pcic;
997 pci_read_config_dword(dev, 0x4C, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400998 if ((pcic & 6) != 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001000 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 pci_write_config_dword(dev, 0x4C, pcic);
1002 pci_read_config_dword(dev, 0x84, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001003 pcic |= (1 << 23); /* Required in this mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 pci_write_config_dword(dev, 0x84, pcic);
1005 }
1006}
Andrew Morton652c5382007-11-21 15:07:13 -08001007DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001008DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
1010/*
1011 * DreamWorks provided workaround for Dunord I-3000 problem
1012 *
1013 * This card decodes and responds to addresses not apparently
1014 * assigned to it. We force a larger allocation to ensure that
1015 * nothing gets put too close to it.
1016 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001017static void quirk_dunord(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001019 struct resource *r = &dev->resource[1];
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001020
1021 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 r->start = 0;
1023 r->end = 0xffffff;
1024}
Andrew Morton652c5382007-11-21 15:07:13 -08001025DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027/*
1028 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1029 * is subtractive decoding (transparent), and does indicate this
1030 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1031 * instead of 0x01.
1032 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001033static void quirk_transparent_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034{
1035 dev->transparent = 1;
1036}
Andrew Morton652c5382007-11-21 15:07:13 -08001037DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1038DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
1040/*
1041 * Common misconfiguration of the MediaGX/Geode PCI master that will
1042 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
Justin P. Mattock631dd1a2010-10-18 11:03:14 +02001043 * datasheets found at http://www.national.com/analog for info on what
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 * these bits do. <christer@weinigel.se>
1045 */
Alan Cox1597cac2006-12-04 15:14:45 -08001046static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047{
1048 u8 reg;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001049
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 pci_read_config_byte(dev, 0x41, &reg);
1051 if (reg & 2) {
1052 reg &= ~2;
Ryan Desfosses227f0642014-04-18 20:13:50 -04001053 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1054 reg);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001055 pci_write_config_byte(dev, 0x41, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 }
1057}
Andrew Morton652c5382007-11-21 15:07:13 -08001058DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1059DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
1061/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 * Ensure C0 rev restreaming is off. This is normally done by
1063 * the BIOS but in the odd case it is not the results are corruption
1064 * hence the presence of a Linux check
1065 */
Alan Cox1597cac2006-12-04 15:14:45 -08001066static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067{
1068 u16 config;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001069
Auke Kok44c10132007-06-08 15:46:36 -07001070 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 return;
1072 pci_read_config_word(pdev, 0x40, &config);
1073 if (config & (1<<6)) {
1074 config &= ~(1<<6);
1075 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001076 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 }
1078}
Andrew Morton652c5382007-11-21 15:07:13 -08001079DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001080DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
Myron Stowe25e742b2012-07-09 15:36:14 -06001082static void quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -08001083{
Shane Huang5deab532009-10-13 11:14:00 +08001084 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
Crane Cai05a7d222008-02-02 13:56:56 +08001085 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -08001086
Crane Cai05a7d222008-02-02 13:56:56 +08001087 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1088 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -08001089 pci_read_config_byte(pdev, 0x40, &tmp);
1090 pci_write_config_byte(pdev, 0x40, tmp|1);
1091 pci_write_config_byte(pdev, 0x9, 1);
1092 pci_write_config_byte(pdev, 0xa, 6);
1093 pci_write_config_byte(pdev, 0x40, tmp);
1094
Conke Huc9f89472007-01-09 05:32:51 -05001095 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +08001096 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001097 }
1098}
Crane Cai05a7d222008-02-02 13:56:56 +08001099DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001100DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001101DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001102DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Shane Huang5deab532009-10-13 11:14:00 +08001103DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1104DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
Shane Huangfafe5c3d82013-06-03 18:24:10 +08001105DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1106DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108/*
1109 * Serverworks CSB5 IDE does not fully support native mode
1110 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001111static void quirk_svwks_csb5ide(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112{
1113 u8 prog;
1114 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1115 if (prog & 5) {
1116 prog &= ~5;
1117 pdev->class &= ~5;
1118 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001119 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 }
1121}
Andrew Morton652c5382007-11-21 15:07:13 -08001122DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124/*
1125 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1126 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001127static void quirk_ide_samemode(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128{
1129 u8 prog;
1130
1131 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1132
1133 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001134 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 prog &= ~5;
1136 pdev->class &= ~5;
1137 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 }
1139}
Alan Cox368c73d2006-10-04 00:41:26 +01001140DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Alan Cox979b1792008-07-24 17:18:38 +01001142/*
1143 * Some ATA devices break if put into D3
1144 */
1145
Bill Pemberton15856ad2012-11-21 15:35:00 -05001146static void quirk_no_ata_d3(struct pci_dev *pdev)
Alan Cox979b1792008-07-24 17:18:38 +01001147{
Yinghai Lufaa738b2012-02-23 23:46:55 -08001148 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
Alan Cox979b1792008-07-24 17:18:38 +01001149}
Yinghai Lufaa738b2012-02-23 23:46:55 -08001150/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1151DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1152 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1153DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1154 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001155/* ALi loses some register settings that we cannot then restore */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001156DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1157 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001158/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1159 occur when mode detecting */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001160DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1161 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox979b1792008-07-24 17:18:38 +01001162
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163/* This was originally an Alpha specific thing, but it really fits here.
1164 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1165 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001166static void quirk_eisa_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167{
1168 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1169}
Andrew Morton652c5382007-11-21 15:07:13 -08001170DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001172
1173/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1175 * is not activated. The myth is that Asus said that they do not want the
1176 * users to be irritated by just another PCI Device in the Win98 device
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001177 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 * package 2.7.0 for details)
1179 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001180 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1181 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001182 * becomes necessary to do this tweak in two steps -- the chosen trigger
1183 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001184 *
1185 * Note that we used to unhide the SMBus that way on Toshiba laptops
1186 * (Satellite A40 and Tecra M2) but then found that the thermal management
1187 * was done by SMM code, which could cause unsynchronized concurrent
1188 * accesses to the SMBus registers, with potentially bad effects. Thus you
1189 * should be very careful when adding new entries: if SMM is accessing the
1190 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001191 *
1192 * Likewise, many recent laptops use ACPI for thermal management. If the
1193 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1194 * natively, and keeping the SMBus hidden is the right thing to do. If you
1195 * are about to add an entry in the table below, please first disassemble
1196 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001198static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Bill Pemberton15856ad2012-11-21 15:35:00 -05001200static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201{
1202 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1203 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001204 switch (dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001205 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 case 0x8070: /* P4B */
1207 case 0x8088: /* P4B533 */
1208 case 0x1626: /* L3C notebook */
1209 asus_hides_smbus = 1;
1210 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001211 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001212 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 case 0x80b1: /* P4GE-V */
1214 case 0x80b2: /* P4PE */
1215 case 0x8093: /* P4B533-V */
1216 asus_hides_smbus = 1;
1217 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001218 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001219 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 case 0x8030: /* P4T533 */
1221 asus_hides_smbus = 1;
1222 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001223 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 switch (dev->subsystem_device) {
1225 case 0x8070: /* P4G8X Deluxe */
1226 asus_hides_smbus = 1;
1227 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001228 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001229 switch (dev->subsystem_device) {
1230 case 0x80c9: /* PU-DLS */
1231 asus_hides_smbus = 1;
1232 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001233 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 switch (dev->subsystem_device) {
1235 case 0x1751: /* M2N notebook */
1236 case 0x1821: /* M5N notebook */
Mats Erik Andersson4096ed02009-05-12 12:05:23 +02001237 case 0x1897: /* A6L notebook */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 asus_hides_smbus = 1;
1239 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001240 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 switch (dev->subsystem_device) {
1242 case 0x184b: /* W1N notebook */
1243 case 0x186a: /* M6Ne notebook */
1244 asus_hides_smbus = 1;
1245 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001246 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001247 switch (dev->subsystem_device) {
1248 case 0x80f2: /* P4P800-X */
1249 asus_hides_smbus = 1;
1250 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001251 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001252 switch (dev->subsystem_device) {
1253 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001254 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001255 asus_hides_smbus = 1;
1256 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1258 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001259 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 case 0x088C: /* HP Compaq nc8000 */
1261 case 0x0890: /* HP Compaq nc6000 */
1262 asus_hides_smbus = 1;
1263 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001264 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 switch (dev->subsystem_device) {
1266 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001267 case 0x12bd: /* HP D530 */
Michal Miroslaw74c57422009-05-12 13:49:25 -07001268 case 0x006a: /* HP Compaq nx9500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 asus_hides_smbus = 1;
1270 }
Jean Delvare677cc642007-11-21 18:29:06 +01001271 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1272 switch (dev->subsystem_device) {
1273 case 0x12bf: /* HP xw4100 */
1274 asus_hides_smbus = 1;
1275 }
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001276 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1277 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1278 switch (dev->subsystem_device) {
1279 case 0xC00C: /* Samsung P35 notebook */
1280 asus_hides_smbus = 1;
1281 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001282 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1283 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001284 switch (dev->subsystem_device) {
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001285 case 0x0058: /* Compaq Evo N620c */
1286 asus_hides_smbus = 1;
1287 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001288 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001289 switch (dev->subsystem_device) {
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001290 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1291 /* Motherboard doesn't have Host bridge
1292 * subvendor/subdevice IDs, therefore checking
1293 * its on-board VGA controller */
1294 asus_hides_smbus = 1;
1295 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001296 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001297 switch (dev->subsystem_device) {
Jean Delvare10260d92008-06-04 13:53:31 +02001298 case 0x00b8: /* Compaq Evo D510 CMT */
1299 case 0x00b9: /* Compaq Evo D510 SFF */
Jean Delvare6b5096e2009-07-28 11:49:19 +02001300 case 0x00ba: /* Compaq Evo D510 USDT */
David O'Shea8293b0f2009-03-02 09:51:13 +01001301 /* Motherboard doesn't have Host bridge
1302 * subvendor/subdevice IDs and on-board VGA
1303 * controller is disabled if an AGP card is
1304 * inserted, therefore checking USB UHCI
1305 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001306 asus_hides_smbus = 1;
1307 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001308 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1309 switch (dev->subsystem_device) {
1310 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1311 /* Motherboard doesn't have host bridge
1312 * subvendor/subdevice IDs, therefore checking
1313 * its on-board VGA controller */
1314 asus_hides_smbus = 1;
1315 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 }
1317}
Andrew Morton652c5382007-11-21 15:07:13 -08001318DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1319DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001322DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1326DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1327DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
Andrew Morton652c5382007-11-21 15:07:13 -08001329DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001331DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001332
Alan Cox1597cac2006-12-04 15:14:45 -08001333static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334{
1335 u16 val;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001336
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 if (likely(!asus_hides_smbus))
1338 return;
1339
1340 pci_read_config_word(dev, 0xF2, &val);
1341 if (val & 0x8) {
1342 pci_write_config_word(dev, 0xF2, val & (~0x8));
1343 pci_read_config_word(dev, 0xF2, &val);
1344 if (val & 0x8)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001345 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1346 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001348 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 }
1350}
Andrew Morton652c5382007-11-21 15:07:13 -08001351DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1353DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1354DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1355DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1356DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1357DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001358DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1359DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1360DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1361DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1362DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1363DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1364DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001366/* It appears we just have one such device. If not, we have a warning */
1367static void __iomem *asus_rcba_base;
1368static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001369{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001370 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001371
1372 if (likely(!asus_hides_smbus))
1373 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001374 WARN_ON(asus_rcba_base);
1375
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001376 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001377 /* use bits 31:14, 16 kB aligned */
1378 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1379 if (asus_rcba_base == NULL)
1380 return;
1381}
1382
1383static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1384{
1385 u32 val;
1386
1387 if (likely(!asus_hides_smbus || !asus_rcba_base))
1388 return;
1389 /* read the Function Disable register, dword mode only */
1390 val = readl(asus_rcba_base + 0x3418);
1391 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1392}
1393
1394static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1395{
1396 if (likely(!asus_hides_smbus || !asus_rcba_base))
1397 return;
1398 iounmap(asus_rcba_base);
1399 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001400 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001401}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001402
1403static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1404{
1405 asus_hides_smbus_lpc_ich6_suspend(dev);
1406 asus_hides_smbus_lpc_ich6_resume_early(dev);
1407 asus_hides_smbus_lpc_ich6_resume(dev);
1408}
Andrew Morton652c5382007-11-21 15:07:13 -08001409DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001410DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1411DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1412DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001413
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414/*
1415 * SiS 96x south bridge: BIOS typically hides SMBus device...
1416 */
Alan Cox1597cac2006-12-04 15:14:45 -08001417static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418{
1419 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001421 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001422 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001423 pci_write_config_byte(dev, 0x77, val & ~0x10);
1424 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425}
Andrew Morton652c5382007-11-21 15:07:13 -08001426DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1427DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1428DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1429DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001430DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1431DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1432DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1433DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435/*
1436 * ... This is further complicated by the fact that some SiS96x south
1437 * bridges pretend to be 85C503/5513 instead. In that case see if we
1438 * spotted a compatible north bridge to make sure.
1439 * (pci_find_device doesn't work yet)
1440 *
1441 * We can also enable the sis96x bit in the discovery register..
1442 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443#define SIS_DETECT_REGISTER 0x40
1444
Alan Cox1597cac2006-12-04 15:14:45 -08001445static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446{
1447 u8 reg;
1448 u16 devid;
1449
1450 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1451 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1452 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1453 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1454 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1455 return;
1456 }
1457
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001459 * Ok, it now shows up as a 96x.. run the 96x quirk by
1460 * hand in case it has already been processed.
1461 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462 */
1463 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001464 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465}
Andrew Morton652c5382007-11-21 15:07:13 -08001466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001467DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001470/*
1471 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1472 * and MC97 modem controller are disabled when a second PCI soundcard is
1473 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1474 * -- bjd
1475 */
Alan Cox1597cac2006-12-04 15:14:45 -08001476static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001477{
1478 u8 val;
1479 int asus_hides_ac97 = 0;
1480
1481 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1482 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1483 asus_hides_ac97 = 1;
1484 }
1485
1486 if (!asus_hides_ac97)
1487 return;
1488
1489 pci_read_config_byte(dev, 0x50, &val);
1490 if (val & 0xc0) {
1491 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1492 pci_read_config_byte(dev, 0x50, &val);
1493 if (val & 0xc0)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001494 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1495 val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001496 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001497 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001498 }
1499}
Andrew Morton652c5382007-11-21 15:07:13 -08001500DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001501DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001502
Tejun Heo77967052006-08-19 03:54:39 +09001503#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001504
1505/*
1506 * If we are using libata we can drive this chip properly but must
1507 * do this early on to make the additional device appear during
1508 * the PCI scanning.
1509 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001510static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001511{
Tejun Heoe34bb372007-02-26 20:24:03 +09001512 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001513 u8 hdr;
1514
1515 /* Only poke fn 0 */
1516 if (PCI_FUNC(pdev->devfn))
1517 return;
1518
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001519 pci_read_config_dword(pdev, 0x40, &conf1);
1520 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001521
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001522 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1523 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001524
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001525 switch (pdev->device) {
Tejun Heo4daedcf2010-06-03 11:57:04 +02001526 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1527 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001528 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001529 /* The controller should be in single function ahci mode */
1530 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1531 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001532
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001533 case PCI_DEVICE_ID_JMICRON_JMB365:
1534 case PCI_DEVICE_ID_JMICRON_JMB366:
1535 /* Redirect IDE second PATA port to the right spot */
1536 conf5 |= (1 << 24);
1537 /* Fall through */
1538 case PCI_DEVICE_ID_JMICRON_JMB361:
1539 case PCI_DEVICE_ID_JMICRON_JMB363:
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001540 case PCI_DEVICE_ID_JMICRON_JMB369:
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001541 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1542 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001543 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001544 break;
1545
1546 case PCI_DEVICE_ID_JMICRON_JMB368:
1547 /* The controller should be in single function IDE mode */
1548 conf1 |= 0x00C00000; /* Set 22, 23 */
1549 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001550 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001551
1552 pci_write_config_dword(pdev, 0x40, conf1);
1553 pci_write_config_dword(pdev, 0x80, conf5);
1554
1555 /* Update pdev accordingly */
1556 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1557 pdev->hdr_type = hdr & 0x7f;
1558 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001559
1560 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1561 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001562}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001563DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1564DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001565DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001566DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001567DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001568DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1569DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1570DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001571DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001572DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1573DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001574DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001575DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001576DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001577DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1578DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1579DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001580DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001581
1582#endif
1583
Zhang Rui91f15fb2015-08-24 15:27:11 -05001584static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1585{
1586 if (dev->multifunction) {
1587 device_disable_async_suspend(&dev->dev);
1588 dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1589 }
1590}
1591DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1592DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1593DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1594DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1595
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596#ifdef CONFIG_X86_IO_APIC
Bill Pemberton15856ad2012-11-21 15:35:00 -05001597static void quirk_alder_ioapic(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598{
1599 int i;
1600
1601 if ((pdev->class >> 8) != 0xff00)
1602 return;
1603
1604 /* the first BAR is the location of the IO APIC...we must
1605 * not touch this (and it's already covered by the fixmap), so
1606 * forcibly insert it into the resource tree */
1607 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1608 insert_resource(&iomem_resource, &pdev->resource[0]);
1609
1610 /* The next five BARs all seem to be rubbish, so just clean
1611 * them out */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001612 for (i = 1; i < 6; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614}
Andrew Morton652c5382007-11-21 15:07:13 -08001615DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616#endif
1617
Bill Pemberton15856ad2012-11-21 15:35:00 -05001618static void quirk_pcie_mch(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619{
Eric W. Biederman0ba379e2009-09-06 21:48:35 -07001620 pdev->no_msi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621}
Andrew Morton652c5382007-11-21 15:07:13 -08001622DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1624DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625
Kristen Accardi4602b882005-08-16 15:15:58 -07001626
1627/*
1628 * It's possible for the MSI to get corrupted if shpc and acpi
1629 * are used together on certain PXH-based systems.
1630 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001631static void quirk_pcie_pxh(struct pci_dev *dev)
Kristen Accardi4602b882005-08-16 15:15:58 -07001632{
Kristen Accardi4602b882005-08-16 15:15:58 -07001633 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001634 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001635}
1636DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1637DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1638DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1639DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1640DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1641
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001642/*
1643 * Some Intel PCI Express chipsets have trouble with downstream
1644 * device power management.
1645 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001646static void quirk_intel_pcie_pm(struct pci_dev *dev)
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001647{
1648 pci_pm_d3_delay = 120;
1649 dev->no_d1d2 = 1;
1650}
1651
1652DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1653DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1654DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1655DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1656DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1657DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1658DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1659DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1660DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1661DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1662DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1663DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1664DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1665DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1668DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1669DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1672DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001673
Stefan Assmann426b3b82008-06-11 16:35:16 +02001674#ifdef CONFIG_X86_IO_APIC
1675/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001676 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1677 * remap the original interrupt in the linux kernel to the boot interrupt, so
1678 * that a PCI device's interrupt handler is installed on the boot interrupt
1679 * line instead.
1680 */
1681static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1682{
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001683 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001684 return;
1685
1686 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001687 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1688 dev->vendor, dev->device);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001689}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001690DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1691DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1692DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1693DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1694DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1695DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1696DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1697DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1698DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1699DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1700DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1701DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1702DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1703DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1704DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1705DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001706
1707/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001708 * On some chipsets we can disable the generation of legacy INTx boot
1709 * interrupts.
1710 */
1711
1712/*
1713 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1714 * 300641-004US, section 5.7.3.
1715 */
1716#define INTEL_6300_IOAPIC_ABAR 0x40
1717#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1718
1719static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1720{
1721 u16 pci_config_word;
1722
1723 if (noioapicquirk)
1724 return;
1725
1726 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1727 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1728 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1729
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001730 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1731 dev->vendor, dev->device);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001732}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001733DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1734DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001735
1736/*
1737 * disable boot interrupts on HT-1000
1738 */
1739#define BC_HT1000_FEATURE_REG 0x64
1740#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1741#define BC_HT1000_MAP_IDX 0xC00
1742#define BC_HT1000_MAP_DATA 0xC01
1743
1744static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1745{
1746 u32 pci_config_dword;
1747 u8 irq;
1748
1749 if (noioapicquirk)
1750 return;
1751
1752 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1753 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1754 BC_HT1000_PIC_REGS_ENABLE);
1755
1756 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1757 outb(irq, BC_HT1000_MAP_IDX);
1758 outb(0x00, BC_HT1000_MAP_DATA);
1759 }
1760
1761 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1762
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001763 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1764 dev->vendor, dev->device);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001765}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001766DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1767DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001768
1769/*
1770 * disable boot interrupts on AMD and ATI chipsets
1771 */
1772/*
1773 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1774 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1775 * (due to an erratum).
1776 */
1777#define AMD_813X_MISC 0x40
1778#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001779#define AMD_813X_REV_B1 0x12
Stefan Assmannbbe19442009-02-26 10:46:48 -08001780#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001781
1782static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1783{
1784 u32 pci_config_dword;
1785
1786 if (noioapicquirk)
1787 return;
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001788 if ((dev->revision == AMD_813X_REV_B1) ||
1789 (dev->revision == AMD_813X_REV_B2))
Stefan Assmannbbe19442009-02-26 10:46:48 -08001790 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001791
1792 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1793 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1794 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1795
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001796 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1797 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001798}
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001799DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1800DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1801DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1802DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001803
1804#define AMD_8111_PCI_IRQ_ROUTING 0x56
1805
1806static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1807{
1808 u16 pci_config_word;
1809
1810 if (noioapicquirk)
1811 return;
1812
1813 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1814 if (!pci_config_word) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001815 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1816 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001817 return;
1818 }
1819 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001820 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1821 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001822}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001823DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1824DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001825#endif /* CONFIG_X86_IO_APIC */
1826
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001827/*
1828 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1829 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1830 * Re-allocate the region if needed...
1831 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001832static void quirk_tc86c001_ide(struct pci_dev *dev)
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001833{
1834 struct resource *r = &dev->resource[0];
1835
1836 if (r->start & 0x8) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001837 r->flags |= IORESOURCE_UNSET;
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001838 r->start = 0;
1839 r->end = 0xf;
1840 }
1841}
1842DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1843 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1844 quirk_tc86c001_ide);
1845
Ian Abbott21c5fd92012-10-30 17:25:53 +00001846/*
1847 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1848 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1849 * being read correctly if bit 7 of the base address is set.
1850 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1851 * Re-allocate the regions to a 256-byte boundary if necessary.
1852 */
Linus Torvalds193c0d62012-12-13 12:14:47 -08001853static void quirk_plx_pci9050(struct pci_dev *dev)
Ian Abbott21c5fd92012-10-30 17:25:53 +00001854{
1855 unsigned int bar;
1856
1857 /* Fixed in revision 2 (PCI 9052). */
1858 if (dev->revision >= 2)
1859 return;
1860 for (bar = 0; bar <= 1; bar++)
1861 if (pci_resource_len(dev, bar) == 0x80 &&
1862 (pci_resource_start(dev, bar) & 0x80)) {
1863 struct resource *r = &dev->resource[bar];
Ryan Desfosses227f0642014-04-18 20:13:50 -04001864 dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
Ian Abbott21c5fd92012-10-30 17:25:53 +00001865 bar);
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001866 r->flags |= IORESOURCE_UNSET;
Ian Abbott21c5fd92012-10-30 17:25:53 +00001867 r->start = 0;
1868 r->end = 0xff;
1869 }
1870}
1871DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1872 quirk_plx_pci9050);
Ian Abbott2794bb22012-10-29 14:40:18 +00001873/*
1874 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1875 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1876 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1877 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1878 *
1879 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1880 * driver.
1881 */
1882DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1883DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
Ian Abbott21c5fd92012-10-30 17:25:53 +00001884
Bill Pemberton15856ad2012-11-21 15:35:00 -05001885static void quirk_netmos(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886{
1887 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1888 unsigned int num_serial = dev->subsystem_device & 0xf;
1889
1890 /*
1891 * These Netmos parts are multiport serial devices with optional
1892 * parallel ports. Even when parallel ports are present, they
1893 * are identified as class SERIAL, which means the serial driver
1894 * will claim them. To prevent this, mark them as class OTHER.
1895 * These combo devices should be claimed by parport_serial.
1896 *
1897 * The subdevice ID is of the form 0x00PS, where <P> is the number
1898 * of parallel ports and <S> is the number of serial ports.
1899 */
1900 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001901 case PCI_DEVICE_ID_NETMOS_9835:
1902 /* Well, this rule doesn't hold for the following 9835 device */
1903 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1904 dev->subsystem_device == 0x0299)
1905 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 case PCI_DEVICE_ID_NETMOS_9735:
1907 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 case PCI_DEVICE_ID_NETMOS_9845:
1909 case PCI_DEVICE_ID_NETMOS_9855:
Yinghai Lu08803ef2012-02-23 23:46:56 -08001910 if (num_parallel) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001911 dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 dev->device, num_parallel, num_serial);
1913 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1914 (dev->class & 0xff);
1915 }
1916 }
1917}
Yinghai Lu08803ef2012-02-23 23:46:56 -08001918DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1919 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Alex Williamsonda2d03e2015-09-15 22:24:46 -06001921/*
1922 * Quirk non-zero PCI functions to route VPD access through function 0 for
1923 * devices that share VPD resources between functions. The functions are
1924 * expected to be identical devices.
1925 */
Mark Rustad7aa6ca42015-07-13 11:40:07 -07001926static void quirk_f0_vpd_link(struct pci_dev *dev)
1927{
Alex Williamsonda2d03e2015-09-15 22:24:46 -06001928 struct pci_dev *f0;
1929
1930 if (!PCI_FUNC(dev->devfn))
Mark Rustad7aa6ca42015-07-13 11:40:07 -07001931 return;
Alex Williamsonda2d03e2015-09-15 22:24:46 -06001932
1933 f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
1934 if (!f0)
1935 return;
1936
1937 if (f0->vpd && dev->class == f0->class &&
1938 dev->vendor == f0->vendor && dev->device == f0->device)
1939 dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
1940
1941 pci_dev_put(f0);
Mark Rustad7aa6ca42015-07-13 11:40:07 -07001942}
1943DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1944 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
1945
Bill Pemberton15856ad2012-11-21 15:35:00 -05001946static void quirk_e100_interrupt(struct pci_dev *dev)
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001947{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001948 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001949 u8 __iomem *csr;
1950 u8 cmd_hi;
1951
1952 switch (dev->device) {
1953 /* PCI IDs taken from drivers/net/e100.c */
1954 case 0x1029:
1955 case 0x1030 ... 0x1034:
1956 case 0x1038 ... 0x103E:
1957 case 0x1050 ... 0x1057:
1958 case 0x1059:
1959 case 0x1064 ... 0x106B:
1960 case 0x1091 ... 0x1095:
1961 case 0x1209:
1962 case 0x1229:
1963 case 0x2449:
1964 case 0x2459:
1965 case 0x245D:
1966 case 0x27DC:
1967 break;
1968 default:
1969 return;
1970 }
1971
1972 /*
1973 * Some firmware hands off the e100 with interrupts enabled,
1974 * which can cause a flood of interrupts if packets are
1975 * received before the driver attaches to the device. So
1976 * disable all e100 interrupts here. The driver will
1977 * re-enable them when it's ready.
1978 */
1979 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001980
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001981 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001982 return;
1983
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001984 /*
1985 * Check that the device is in the D0 power state. If it's not,
1986 * there is no point to look any further.
1987 */
Yijing Wang728cdb72013-06-18 16:22:14 +08001988 if (dev->pm_cap) {
1989 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001990 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1991 return;
1992 }
1993
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001994 /* Convert from PCI bus to resource space. */
1995 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001996 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001997 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001998 return;
1999 }
2000
2001 cmd_hi = readb(csr + 3);
2002 if (cmd_hi == 0) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002003 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04002004 writeb(1, csr + 3);
2005 }
2006
2007 iounmap(csr);
2008}
Yinghai Lu4c5b28e2012-02-23 23:46:57 -08002009DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2010 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002011
Alexander Duyck649426e2009-03-05 13:57:28 -05002012/*
2013 * The 82575 and 82598 may experience data corruption issues when transitioning
2014 * out of L0S. To prevent this we need to disable L0S on the pci-e link
2015 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002016static void quirk_disable_aspm_l0s(struct pci_dev *dev)
Alexander Duyck649426e2009-03-05 13:57:28 -05002017{
2018 dev_info(&dev->dev, "Disabling L0s\n");
2019 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2020}
2021DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2022DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2023DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2024DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2025DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2026DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2027DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2028DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2029DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2030DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2031DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2032DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2033DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2034DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2035
Bill Pemberton15856ad2012-11-21 15:35:00 -05002036static void fixup_rev1_53c810(struct pci_dev *dev)
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002037{
Bjorn Helgaase6323e32015-06-19 15:36:45 -05002038 u32 class = dev->class;
2039
2040 /*
2041 * rev 1 ncr53c810 chips don't set the class at all which means
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002042 * they don't get their resources remapped. Fix that here.
2043 */
Bjorn Helgaase6323e32015-06-19 15:36:45 -05002044 if (class)
2045 return;
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002046
Bjorn Helgaase6323e32015-06-19 15:36:45 -05002047 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2048 dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2049 class, dev->class);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002050}
2051DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2052
Daniel Yeisley9d265122005-12-05 07:06:43 -05002053/* Enable 1k I/O space granularity on the Intel P64H2 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002054static void quirk_p64h2_1k_io(struct pci_dev *dev)
Daniel Yeisley9d265122005-12-05 07:06:43 -05002055{
2056 u16 en1k;
Daniel Yeisley9d265122005-12-05 07:06:43 -05002057
2058 pci_read_config_word(dev, 0x40, &en1k);
2059
2060 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002061 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -06002062 dev->io_window_1k = 1;
Daniel Yeisley9d265122005-12-05 07:06:43 -05002063 }
2064}
2065DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2066
Brice Goglincf34a8e2006-06-13 14:35:42 -04002067/* Under some circumstances, AER is not linked with extended capabilities.
2068 * Force it to be linked by setting the corresponding control bit in the
2069 * config space.
2070 */
Alan Cox1597cac2006-12-04 15:14:45 -08002071static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04002072{
2073 uint8_t b;
2074 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2075 if (!(b & 0x20)) {
2076 pci_write_config_byte(dev, 0xf41, b | 0x20);
Ryan Desfosses227f0642014-04-18 20:13:50 -04002077 dev_info(&dev->dev, "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04002078 }
2079 }
2080}
2081DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2082 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02002083DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08002084 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04002085
Bill Pemberton15856ad2012-11-21 15:35:00 -05002086static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
Tim Yamin53a9bf42007-11-01 23:14:54 +00002087{
2088 /*
2089 * Disable PCI Bus Parking and PCI Master read caching on CX700
2090 * which causes unspecified timing errors with a VT6212L on the PCI
Tim Yaminca846392010-03-19 14:22:58 -07002091 * bus leading to USB2.0 packet loss.
2092 *
2093 * This quirk is only enabled if a second (on the external PCI bus)
2094 * VT6212L is found -- the CX700 core itself also contains a USB
2095 * host controller with the same PCI ID as the VT6212L.
Tim Yamin53a9bf42007-11-01 23:14:54 +00002096 */
2097
Tim Yaminca846392010-03-19 14:22:58 -07002098 /* Count VT6212L instances */
2099 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2100 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002101 uint8_t b;
Tim Yaminca846392010-03-19 14:22:58 -07002102
2103 /* p should contain the first (internal) VT6212L -- see if we have
2104 an external one by searching again */
2105 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2106 if (!p)
2107 return;
2108 pci_dev_put(p);
2109
Tim Yamin53a9bf42007-11-01 23:14:54 +00002110 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2111 if (b & 0x40) {
2112 /* Turn off PCI Bus Parking */
2113 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2114
Ryan Desfosses227f0642014-04-18 20:13:50 -04002115 dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
Tim Yaminbc043272008-03-30 20:58:59 +01002116 }
2117 }
2118
2119 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2120 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00002121 /* Turn off PCI Master read caching */
2122 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01002123
2124 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002125 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01002126
2127 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002128 pci_write_config_byte(dev, 0x77, 0x0);
2129
Ryan Desfosses227f0642014-04-18 20:13:50 -04002130 dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00002131 }
2132 }
2133}
Tim Yaminca846392010-03-19 14:22:58 -07002134DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002135
Benjamin Li99cb233d2008-07-02 10:59:04 -07002136/*
2137 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2138 * VPD end tag will hang the device. This problem was initially
2139 * observed when a vpd entry was created in sysfs
2140 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2141 * will dump 32k of data. Reading a full 32k will cause an access
2142 * beyond the VPD end tag causing the device to hang. Once the device
2143 * is hung, the bnx2 driver will not be able to reset the device.
2144 * We believe that it is legal to read beyond the end tag and
2145 * therefore the solution is to limit the read/write length.
2146 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002147static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
Benjamin Li99cb233d2008-07-02 10:59:04 -07002148{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002149 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07002150 * Only disable the VPD capability for 5706, 5706S, 5708,
2151 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002152 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07002153 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07002154 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002155 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002156 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002157 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2158 (dev->revision & 0xf0) == 0x0)) {
2159 if (dev->vpd)
2160 dev->vpd->len = 0x80;
2161 }
2162}
2163
Yu Zhaobffadff2008-10-28 14:44:11 +08002164DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2165 PCI_DEVICE_ID_NX2_5706,
2166 quirk_brcm_570x_limit_vpd);
2167DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2168 PCI_DEVICE_ID_NX2_5706S,
2169 quirk_brcm_570x_limit_vpd);
2170DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2171 PCI_DEVICE_ID_NX2_5708,
2172 quirk_brcm_570x_limit_vpd);
2173DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2174 PCI_DEVICE_ID_NX2_5708S,
2175 quirk_brcm_570x_limit_vpd);
2176DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2177 PCI_DEVICE_ID_NX2_5709,
2178 quirk_brcm_570x_limit_vpd);
2179DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2180 PCI_DEVICE_ID_NX2_5709S,
2181 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07002182
Myron Stowe25e742b2012-07-09 15:36:14 -06002183static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
Matt Carlson0b471502012-02-27 09:44:48 +00002184{
2185 u32 rev;
2186
2187 pci_read_config_dword(dev, 0xf4, &rev);
2188
2189 /* Only CAP the MRRS if the device is a 5719 A0 */
2190 if (rev == 0x05719000) {
2191 int readrq = pcie_get_readrq(dev);
2192 if (readrq > 2048)
2193 pcie_set_readrq(dev, 2048);
2194 }
2195}
2196
2197DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2198 PCI_DEVICE_ID_TIGON3_5719,
2199 quirk_brcm_5719_limit_mrrs);
2200
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002201/* Originally in EDAC sources for i82875P:
2202 * Intel tells BIOS developers to hide device 6 which
2203 * configures the overflow device access containing
2204 * the DRBs - this is where we expose device 6.
2205 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2206 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002207static void quirk_unhide_mch_dev6(struct pci_dev *dev)
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002208{
2209 u8 reg;
2210
2211 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2212 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2213 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2214 }
2215}
2216
2217DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2218 quirk_unhide_mch_dev6);
2219DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2220 quirk_unhide_mch_dev6);
2221
Chris Metcalf12962262012-04-07 17:10:17 -04002222#ifdef CONFIG_TILEPRO
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002223/*
Chris Metcalf12962262012-04-07 17:10:17 -04002224 * The Tilera TILEmpower tilepro platform needs to set the link speed
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002225 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2226 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2227 * capability register of the PEX8624 PCIe switch. The switch
2228 * supports link speed auto negotiation, but falsely sets
2229 * the link speed to 5GT/s.
2230 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002231static void quirk_tile_plx_gen1(struct pci_dev *dev)
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002232{
2233 if (tile_plx_gen1) {
2234 pci_write_config_dword(dev, 0x98, 0x1);
2235 mdelay(50);
2236 }
2237}
2238DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
Chris Metcalf12962262012-04-07 17:10:17 -04002239#endif /* CONFIG_TILEPRO */
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002240
Brice Goglin3f79e102006-08-31 01:54:56 -04002241#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002242/* Some chipsets do not support MSI. We cannot easily rely on setting
2243 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002244 * some other buses controlled by the chipset even if Linux is not
2245 * aware of it. Instead of setting the flag on all buses in the
Tejun Heoebdf7d32007-05-31 00:40:48 -07002246 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002247 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002248static void quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002249{
Michael Ellerman88187df2007-01-25 19:34:07 +11002250 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002251 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002252}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002253DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2254DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2255DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002256DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002257DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Thomas Renninger162dedd2009-04-03 06:34:00 -07002258DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
Tejun Heo549e1562010-05-23 10:22:55 +02002259DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
Ondrej Zary10b4ad12015-09-24 17:02:07 -05002260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002261
2262/* Disable MSI on chipsets that are known to not support it */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002263static void quirk_disable_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002264{
2265 if (dev->subordinate) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002266 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002267 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2268 }
2269}
2270DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Matthew Wilcox134b3452010-03-24 07:11:01 -06002271DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
Alex Deucher9313ff42010-05-18 10:42:53 -04002272DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002273
Clemens Ladischaff61362010-05-26 12:21:10 +02002274/*
2275 * The APC bridge device in AMD 780 family northbridges has some random
2276 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2277 * we use the possible vendor/device IDs of the host bridge for the
2278 * declared quirk, and search for the APC bridge by slot number.
2279 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002280static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
Clemens Ladischaff61362010-05-26 12:21:10 +02002281{
2282 struct pci_dev *apc_bridge;
2283
2284 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2285 if (apc_bridge) {
2286 if (apc_bridge->device == 0x9602)
2287 quirk_disable_msi(apc_bridge);
2288 pci_dev_put(apc_bridge);
2289 }
2290}
2291DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2292DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2293
Brice Goglin6397c752006-08-31 01:55:32 -04002294/* Go through the list of Hypertransport capabilities and
2295 * return 1 if a HT MSI capability is found and enabled */
Myron Stowe25e742b2012-07-09 15:36:14 -06002296static int msi_ht_cap_enabled(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002297{
Wei Yangfff905f2015-06-30 09:16:41 +08002298 int pos, ttl = PCI_FIND_CAP_TTL;
Michael Ellerman7a380502006-11-22 18:26:21 +11002299
2300 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2301 while (pos && ttl--) {
2302 u8 flags;
2303
2304 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002305 &flags) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002306 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002307 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002308 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002309 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002310 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002311
2312 pos = pci_find_next_ht_capability(dev, pos,
2313 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002314 }
2315 return 0;
2316}
2317
2318/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
Myron Stowe25e742b2012-07-09 15:36:14 -06002319static void quirk_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002320{
2321 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002322 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002323 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2324 }
2325}
2326DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2327 quirk_msi_ht_cap);
Sebastien Dugue6bae1d92007-12-13 16:09:25 -08002328
Brice Goglin6397c752006-08-31 01:55:32 -04002329/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2330 * MSI are supported if the MSI capability set in any of these mappings.
2331 */
Myron Stowe25e742b2012-07-09 15:36:14 -06002332static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002333{
2334 struct pci_dev *pdev;
2335
2336 if (!dev->subordinate)
2337 return;
2338
2339 /* check HT MSI cap on this chipset and the root one.
2340 * a single one having MSI is enough to be sure that MSI are supported.
2341 */
Alan Cox11f242f2006-10-10 14:39:00 -07002342 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002343 if (!pdev)
2344 return;
David Rientjes0c875c22006-12-03 11:55:34 -08002345 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002346 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002347 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2348 }
Alan Cox11f242f2006-10-10 14:39:00 -07002349 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002350}
2351DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2352 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002353
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002354/* Force enable MSI mapping capability on HT bridges */
Myron Stowe25e742b2012-07-09 15:36:14 -06002355static void ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002356{
Wei Yangfff905f2015-06-30 09:16:41 +08002357 int pos, ttl = PCI_FIND_CAP_TTL;
Peer Chen9dc625e2008-02-04 23:50:13 -08002358
2359 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2360 while (pos && ttl--) {
2361 u8 flags;
2362
2363 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2364 &flags) == 0) {
2365 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2366
2367 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2368 flags | HT_MSI_FLAGS_ENABLE);
2369 }
2370 pos = pci_find_next_ht_capability(dev, pos,
2371 HT_CAPTYPE_MSI_MAPPING);
2372 }
2373}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002374DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2375 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2376 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002377
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2379 ht_enable_msi_mapping);
2380
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002381/* The P5N32-SLI motherboards from Asus have a problem with msi
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002382 * for the MCP55 NIC. It is not yet determined whether the msi problem
2383 * also affects other devices. As for now, turn off msi for this device.
2384 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002385static void nvenet_msi_disable(struct pci_dev *dev)
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002386{
Jean Delvare9251bac2011-05-15 18:13:46 +02002387 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2388
2389 if (board_name &&
2390 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2391 strstr(board_name, "P5N32-E SLI"))) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002392 dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002393 dev->no_msi = 1;
2394 }
2395}
2396DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2397 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2398 nvenet_msi_disable);
2399
Neil Horman66db60e2010-09-21 13:54:39 -04002400/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002401 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2402 * config register. This register controls the routing of legacy
2403 * interrupts from devices that route through the MCP55. If this register
2404 * is misprogrammed, interrupts are only sent to the BSP, unlike
2405 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2406 * having this register set properly prevents kdump from booting up
2407 * properly, so let's make sure that we have it set correctly.
2408 * Note that this is an undocumented register.
Neil Horman66db60e2010-09-21 13:54:39 -04002409 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002410static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
Neil Horman66db60e2010-09-21 13:54:39 -04002411{
2412 u32 cfg;
2413
Neil Horman49c2fa082010-12-08 09:47:48 -05002414 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2415 return;
2416
Neil Horman66db60e2010-09-21 13:54:39 -04002417 pci_read_config_dword(dev, 0x74, &cfg);
2418
2419 if (cfg & ((1 << 2) | (1 << 15))) {
2420 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2421 cfg &= ~((1 << 2) | (1 << 15));
2422 pci_write_config_dword(dev, 0x74, cfg);
2423 }
2424}
2425
2426DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2427 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2428 nvbridge_check_legacy_irq_routing);
2429
2430DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2431 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2432 nvbridge_check_legacy_irq_routing);
2433
Myron Stowe25e742b2012-07-09 15:36:14 -06002434static int ht_check_msi_mapping(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002435{
Wei Yangfff905f2015-06-30 09:16:41 +08002436 int pos, ttl = PCI_FIND_CAP_TTL;
Yinghai Lude745302009-03-20 19:29:41 -07002437 int found = 0;
2438
2439 /* check if there is HT MSI cap or enabled on this device */
2440 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2441 while (pos && ttl--) {
2442 u8 flags;
2443
2444 if (found < 1)
2445 found = 1;
2446 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2447 &flags) == 0) {
2448 if (flags & HT_MSI_FLAGS_ENABLE) {
2449 if (found < 2) {
2450 found = 2;
2451 break;
2452 }
2453 }
2454 }
2455 pos = pci_find_next_ht_capability(dev, pos,
2456 HT_CAPTYPE_MSI_MAPPING);
2457 }
2458
2459 return found;
2460}
2461
Myron Stowe25e742b2012-07-09 15:36:14 -06002462static int host_bridge_with_leaf(struct pci_dev *host_bridge)
Yinghai Lude745302009-03-20 19:29:41 -07002463{
2464 struct pci_dev *dev;
2465 int pos;
2466 int i, dev_no;
2467 int found = 0;
2468
2469 dev_no = host_bridge->devfn >> 3;
2470 for (i = dev_no + 1; i < 0x20; i++) {
2471 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2472 if (!dev)
2473 continue;
2474
2475 /* found next host bridge ?*/
2476 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2477 if (pos != 0) {
2478 pci_dev_put(dev);
2479 break;
2480 }
2481
2482 if (ht_check_msi_mapping(dev)) {
2483 found = 1;
2484 pci_dev_put(dev);
2485 break;
2486 }
2487 pci_dev_put(dev);
2488 }
2489
2490 return found;
2491}
2492
Yinghai Lueeafda72009-03-29 12:30:05 -07002493#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2494#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2495
Myron Stowe25e742b2012-07-09 15:36:14 -06002496static int is_end_of_ht_chain(struct pci_dev *dev)
Yinghai Lueeafda72009-03-29 12:30:05 -07002497{
2498 int pos, ctrl_off;
2499 int end = 0;
2500 u16 flags, ctrl;
2501
2502 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2503
2504 if (!pos)
2505 goto out;
2506
2507 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2508
2509 ctrl_off = ((flags >> 10) & 1) ?
2510 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2511 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2512
2513 if (ctrl & (1 << 6))
2514 end = 1;
2515
2516out:
2517 return end;
2518}
2519
Myron Stowe25e742b2012-07-09 15:36:14 -06002520static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002521{
2522 struct pci_dev *host_bridge;
2523 int pos;
2524 int i, dev_no;
2525 int found = 0;
2526
2527 dev_no = dev->devfn >> 3;
2528 for (i = dev_no; i >= 0; i--) {
2529 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2530 if (!host_bridge)
2531 continue;
2532
2533 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2534 if (pos != 0) {
2535 found = 1;
2536 break;
2537 }
2538 pci_dev_put(host_bridge);
2539 }
2540
2541 if (!found)
2542 return;
2543
Yinghai Lueeafda72009-03-29 12:30:05 -07002544 /* don't enable end_device/host_bridge with leaf directly here */
2545 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2546 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002547 goto out;
2548
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002549 /* root did that ! */
2550 if (msi_ht_cap_enabled(host_bridge))
2551 goto out;
2552
2553 ht_enable_msi_mapping(dev);
2554
2555out:
2556 pci_dev_put(host_bridge);
2557}
2558
Myron Stowe25e742b2012-07-09 15:36:14 -06002559static void ht_disable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002560{
Wei Yangfff905f2015-06-30 09:16:41 +08002561 int pos, ttl = PCI_FIND_CAP_TTL;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002562
2563 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2564 while (pos && ttl--) {
2565 u8 flags;
2566
2567 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2568 &flags) == 0) {
Prakash Punnoor6a958d52009-03-06 10:10:35 +01002569 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002570
2571 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2572 flags & ~HT_MSI_FLAGS_ENABLE);
2573 }
2574 pos = pci_find_next_ht_capability(dev, pos,
2575 HT_CAPTYPE_MSI_MAPPING);
2576 }
2577}
2578
Myron Stowe25e742b2012-07-09 15:36:14 -06002579static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002580{
2581 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002582 int pos;
2583 int found;
2584
Rafael J. Wysocki3d2a5312010-07-23 22:19:55 +02002585 if (!pci_msi_enabled())
2586 return;
2587
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002588 /* check if there is HT MSI cap or enabled on this device */
2589 found = ht_check_msi_mapping(dev);
2590
2591 /* no HT MSI CAP */
2592 if (found == 0)
2593 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002594
2595 /*
2596 * HT MSI mapping should be disabled on devices that are below
2597 * a non-Hypertransport host bridge. Locate the host bridge...
2598 */
2599 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2600 if (host_bridge == NULL) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002601 dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
Peer Chen9dc625e2008-02-04 23:50:13 -08002602 return;
2603 }
2604
2605 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2606 if (pos != 0) {
2607 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002608 if (found == 1) {
2609 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002610 if (all)
2611 ht_enable_msi_mapping(dev);
2612 else
2613 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002614 }
Myron Stowedff3aef2012-07-09 15:36:08 -06002615 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002616 }
2617
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002618 /* HT MSI is not enabled */
2619 if (found == 1)
Myron Stowedff3aef2012-07-09 15:36:08 -06002620 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002621
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002622 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2623 ht_disable_msi_mapping(dev);
Myron Stowedff3aef2012-07-09 15:36:08 -06002624
2625out:
2626 pci_dev_put(host_bridge);
Peer Chen9dc625e2008-02-04 23:50:13 -08002627}
Yinghai Lude745302009-03-20 19:29:41 -07002628
Myron Stowe25e742b2012-07-09 15:36:14 -06002629static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002630{
2631 return __nv_msi_ht_cap_quirk(dev, 1);
2632}
2633
Myron Stowe25e742b2012-07-09 15:36:14 -06002634static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002635{
2636 return __nv_msi_ht_cap_quirk(dev, 0);
2637}
2638
2639DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002640DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Yinghai Lude745302009-03-20 19:29:41 -07002641
2642DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002643DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002644
Bill Pemberton15856ad2012-11-21 15:35:00 -05002645static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
David Millerba698ad2007-10-25 01:16:30 -07002646{
2647 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2648}
Bill Pemberton15856ad2012-11-21 15:35:00 -05002649static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
Shane Huang4600c9d72008-01-25 15:46:24 +09002650{
2651 struct pci_dev *p;
2652
2653 /* SB700 MSI issue will be fixed at HW level from revision A21,
2654 * we need check PCI REVISION ID of SMBus controller to get SB700
2655 * revision.
2656 */
2657 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2658 NULL);
2659 if (!p)
2660 return;
2661
2662 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2663 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2664 pci_dev_put(p);
2665}
Xiong Huang70588812013-03-07 08:55:16 +00002666static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2667{
2668 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2669 if (dev->revision < 0x18) {
2670 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2671 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2672 }
2673}
David Millerba698ad2007-10-25 01:16:30 -07002674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2675 PCI_DEVICE_ID_TIGON3_5780,
2676 quirk_msi_intx_disable_bug);
2677DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2678 PCI_DEVICE_ID_TIGON3_5780S,
2679 quirk_msi_intx_disable_bug);
2680DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2681 PCI_DEVICE_ID_TIGON3_5714,
2682 quirk_msi_intx_disable_bug);
2683DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2684 PCI_DEVICE_ID_TIGON3_5714S,
2685 quirk_msi_intx_disable_bug);
2686DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2687 PCI_DEVICE_ID_TIGON3_5715,
2688 quirk_msi_intx_disable_bug);
2689DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2690 PCI_DEVICE_ID_TIGON3_5715S,
2691 quirk_msi_intx_disable_bug);
2692
David Millerbc38b412007-10-25 01:16:52 -07002693DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d72008-01-25 15:46:24 +09002694 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002695DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d72008-01-25 15:46:24 +09002696 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002697DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d72008-01-25 15:46:24 +09002698 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002699DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d72008-01-25 15:46:24 +09002700 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002701DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d72008-01-25 15:46:24 +09002702 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002703
2704DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2705 quirk_msi_intx_disable_bug);
2706DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2707 quirk_msi_intx_disable_bug);
2708DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2709 quirk_msi_intx_disable_bug);
2710
Huang, Xiong7cb6a292012-04-30 15:38:49 +00002711DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2712 quirk_msi_intx_disable_bug);
2713DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2714 quirk_msi_intx_disable_bug);
2715DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2716 quirk_msi_intx_disable_bug);
2717DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2718 quirk_msi_intx_disable_bug);
2719DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2720 quirk_msi_intx_disable_bug);
2721DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2722 quirk_msi_intx_disable_bug);
Xiong Huang70588812013-03-07 08:55:16 +00002723DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2724 quirk_msi_intx_disable_qca_bug);
2725DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2726 quirk_msi_intx_disable_qca_bug);
2727DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2728 quirk_msi_intx_disable_qca_bug);
2729DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2730 quirk_msi_intx_disable_qca_bug);
2731DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2732 quirk_msi_intx_disable_qca_bug);
Brice Goglin3f79e102006-08-31 01:54:56 -04002733#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002734
Felix Radensky33223402010-03-28 16:02:02 +03002735/* Allow manual resource allocation for PCI hotplug bridges
2736 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2737 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002738 * kernel fails to allocate resources when hotplug device is
Felix Radensky33223402010-03-28 16:02:02 +03002739 * inserted and PCI bus is rescanned.
2740 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002741static void quirk_hotplug_bridge(struct pci_dev *dev)
Felix Radensky33223402010-03-28 16:02:02 +03002742{
2743 dev->is_hotplug_bridge = 1;
2744}
2745
2746DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2747
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002748/*
2749 * This is a quirk for the Ricoh MMC controller found as a part of
2750 * some mulifunction chips.
2751
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002752 * This is very similar and based on the ricoh_mmc driver written by
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002753 * Philip Langdale. Thank you for these magic sequences.
2754 *
2755 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2756 * and one or both of cardbus or firewire.
2757 *
2758 * It happens that they implement SD and MMC
2759 * support as separate controllers (and PCI functions). The linux SDHCI
2760 * driver supports MMC cards but the chip detects MMC cards in hardware
2761 * and directs them to the MMC controller - so the SDHCI driver never sees
2762 * them.
2763 *
2764 * To get around this, we must disable the useless MMC controller.
2765 * At that point, the SDHCI controller will start seeing them
2766 * It seems to be the case that the relevant PCI registers to deactivate the
2767 * MMC controller live on PCI function 0, which might be the cardbus controller
2768 * or the firewire controller, depending on the particular chip in question
2769 *
2770 * This has to be done early, because as soon as we disable the MMC controller
2771 * other pci functions shift up one level, e.g. function #2 becomes function
2772 * #1, and this will confuse the pci core.
2773 */
2774
2775#ifdef CONFIG_MMC_RICOH_MMC
2776static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2777{
2778 /* disable via cardbus interface */
2779 u8 write_enable;
2780 u8 write_target;
2781 u8 disable;
2782
2783 /* disable must be done via function #0 */
2784 if (PCI_FUNC(dev->devfn))
2785 return;
2786
2787 pci_read_config_byte(dev, 0xB7, &disable);
2788 if (disable & 0x02)
2789 return;
2790
2791 pci_read_config_byte(dev, 0x8E, &write_enable);
2792 pci_write_config_byte(dev, 0x8E, 0xAA);
2793 pci_read_config_byte(dev, 0x8D, &write_target);
2794 pci_write_config_byte(dev, 0x8D, 0xB7);
2795 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2796 pci_write_config_byte(dev, 0x8E, write_enable);
2797 pci_write_config_byte(dev, 0x8D, write_target);
2798
2799 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2800 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2801}
2802DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2803DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2804
2805static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2806{
2807 /* disable via firewire interface */
2808 u8 write_enable;
2809 u8 disable;
2810
2811 /* disable must be done via function #0 */
2812 if (PCI_FUNC(dev->devfn))
2813 return;
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002814 /*
Andy Lutomirski812089e2012-12-01 12:37:20 -08002815 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002816 * certain types of SD/MMC cards. Lowering the SD base
2817 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2818 *
2819 * 0x150 - SD2.0 mode enable for changing base clock
2820 * frequency to 50Mhz
2821 * 0xe1 - Base clock frequency
2822 * 0x32 - 50Mhz new clock frequency
2823 * 0xf9 - Key register for 0x150
2824 * 0xfc - key register for 0xe1
2825 */
Andy Lutomirski812089e2012-12-01 12:37:20 -08002826 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2827 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002828 pci_write_config_byte(dev, 0xf9, 0xfc);
2829 pci_write_config_byte(dev, 0x150, 0x10);
2830 pci_write_config_byte(dev, 0xf9, 0x00);
2831 pci_write_config_byte(dev, 0xfc, 0x01);
2832 pci_write_config_byte(dev, 0xe1, 0x32);
2833 pci_write_config_byte(dev, 0xfc, 0x00);
2834
2835 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2836 }
Josh Boyer3e309cd2011-10-05 11:44:50 -04002837
2838 pci_read_config_byte(dev, 0xCB, &disable);
2839
2840 if (disable & 0x02)
2841 return;
2842
2843 pci_read_config_byte(dev, 0xCA, &write_enable);
2844 pci_write_config_byte(dev, 0xCA, 0x57);
2845 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2846 pci_write_config_byte(dev, 0xCA, write_enable);
2847
2848 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2849 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2850
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002851}
2852DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2853DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
Andy Lutomirski812089e2012-12-01 12:37:20 -08002854DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2855DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
Manoj Iyerbe98ca62011-05-26 11:19:05 -05002856DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2857DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002858#endif /*CONFIG_MMC_RICOH_MMC*/
2859
Suresh Siddhad3f13812011-08-23 17:05:25 -07002860#ifdef CONFIG_DMAR_TABLE
Suresh Siddha254e4202010-12-06 12:26:30 -08002861#define VTUNCERRMSK_REG 0x1ac
2862#define VTD_MSK_SPEC_ERRORS (1 << 31)
2863/*
2864 * This is a quirk for masking vt-d spec defined errors to platform error
2865 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2866 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2867 * on the RAS config settings of the platform) when a vt-d fault happens.
2868 * The resulting SMI caused the system to hang.
2869 *
2870 * VT-d spec related errors are already handled by the VT-d OS code, so no
2871 * need to report the same error through other channels.
2872 */
2873static void vtd_mask_spec_errors(struct pci_dev *dev)
2874{
2875 u32 word;
2876
2877 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2878 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2879}
2880DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2881DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2882#endif
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002883
Bill Pemberton15856ad2012-11-21 15:35:00 -05002884static void fixup_ti816x_class(struct pci_dev *dev)
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302885{
Bjorn Helgaasd1541dc2015-06-19 15:58:24 -05002886 u32 class = dev->class;
2887
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302888 /* TI 816x devices do not have class code set when in PCIe boot mode */
Bjorn Helgaasd1541dc2015-06-19 15:58:24 -05002889 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
2890 dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
2891 class, dev->class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302892}
Yinghai Lu40c96232012-02-23 23:46:58 -08002893DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05002894 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302895
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002896/* Some PCIe devices do not work reliably with the claimed maximum
2897 * payload size supported.
2898 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002899static void fixup_mpss_256(struct pci_dev *dev)
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002900{
2901 dev->pcie_mpss = 1; /* 256 bytes */
2902}
2903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2904 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2906 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2908 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2909
Jon Masond387a8d2011-10-14 14:56:13 -05002910/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2911 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2912 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2913 * until all of the devices are discovered and buses walked, read completion
2914 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2915 * it is possible to hotplug a device with MPS of 256B.
2916 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002917static void quirk_intel_mc_errata(struct pci_dev *dev)
Jon Masond387a8d2011-10-14 14:56:13 -05002918{
2919 int err;
2920 u16 rcc;
2921
Keith Busch27d868b2015-08-24 08:48:16 -05002922 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2923 pcie_bus_config == PCIE_BUS_DEFAULT)
Jon Masond387a8d2011-10-14 14:56:13 -05002924 return;
2925
2926 /* Intel errata specifies bits to change but does not say what they are.
2927 * Keeping them magical until such time as the registers and values can
2928 * be explained.
2929 */
2930 err = pci_read_config_word(dev, 0x48, &rcc);
2931 if (err) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002932 dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002933 return;
2934 }
2935
2936 if (!(rcc & (1 << 10)))
2937 return;
2938
2939 rcc &= ~(1 << 10);
2940
2941 err = pci_write_config_word(dev, 0x48, rcc);
2942 if (err) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002943 dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002944 return;
2945 }
2946
Ryan Desfosses227f0642014-04-18 20:13:50 -04002947 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002948}
2949/* Intel 5000 series memory controllers and ports 2-7 */
2950DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2951DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2952DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2953DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2954DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2955DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2956DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2957DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2958DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2959DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2960DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2961DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2962DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2963DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2964/* Intel 5100 series memory controllers and ports 2-7 */
2965DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2966DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2967DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2968DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2969DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2970DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2971DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2972DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2973DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2974DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2975DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2976
Arjan van de Ven32098742012-01-30 20:52:07 -08002977
Jon Mason12b03182013-05-06 08:03:33 +00002978/*
2979 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2980 * work around this, query the size it should be configured to by the device and
2981 * modify the resource end to correspond to this new size.
2982 */
2983static void quirk_intel_ntb(struct pci_dev *dev)
2984{
2985 int rc;
2986 u8 val;
2987
2988 rc = pci_read_config_byte(dev, 0x00D0, &val);
2989 if (rc)
2990 return;
2991
2992 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2993
2994 rc = pci_read_config_byte(dev, 0x00D1, &val);
2995 if (rc)
2996 return;
2997
2998 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
2999}
3000DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3001DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3002
Myron Stowe2729d5b2012-07-09 15:36:02 -06003003static ktime_t fixup_debug_start(struct pci_dev *dev,
3004 void (*fn)(struct pci_dev *dev))
Arjan van de Ven32098742012-01-30 20:52:07 -08003005{
Myron Stowe2729d5b2012-07-09 15:36:02 -06003006 ktime_t calltime = ktime_set(0, 0);
3007
3008 dev_dbg(&dev->dev, "calling %pF\n", fn);
3009 if (initcall_debug) {
3010 pr_debug("calling %pF @ %i for %s\n",
3011 fn, task_pid_nr(current), dev_name(&dev->dev));
3012 calltime = ktime_get();
3013 }
3014
3015 return calltime;
3016}
3017
3018static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
3019 void (*fn)(struct pci_dev *dev))
3020{
3021 ktime_t delta, rettime;
Arjan van de Ven32098742012-01-30 20:52:07 -08003022 unsigned long long duration;
3023
Myron Stowe2729d5b2012-07-09 15:36:02 -06003024 if (initcall_debug) {
3025 rettime = ktime_get();
3026 delta = ktime_sub(rettime, calltime);
3027 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
3028 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
3029 fn, duration, dev_name(&dev->dev));
3030 }
Arjan van de Ven32098742012-01-30 20:52:07 -08003031}
3032
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003033/*
3034 * Some BIOS implementations leave the Intel GPU interrupts enabled,
3035 * even though no one is handling them (f.e. i915 driver is never loaded).
3036 * Additionally the interrupt destination is not set up properly
3037 * and the interrupt ends up -somewhere-.
3038 *
3039 * These spurious interrupts are "sticky" and the kernel disables
3040 * the (shared) interrupt line after 100.000+ generated interrupts.
3041 *
3042 * Fix it by disabling the still enabled interrupts.
3043 * This resolves crashes often seen on monitor unplug.
3044 */
3045#define I915_DEIER_REG 0x4400c
Bill Pemberton15856ad2012-11-21 15:35:00 -05003046static void disable_igfx_irq(struct pci_dev *dev)
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003047{
3048 void __iomem *regs = pci_iomap(dev, 0, 0);
3049 if (regs == NULL) {
3050 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
3051 return;
3052 }
3053
3054 /* Check if any interrupt line is still enabled */
3055 if (readl(regs + I915_DEIER_REG) != 0) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003056 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003057
3058 writel(0, regs + I915_DEIER_REG);
3059 }
3060
3061 pci_iounmap(dev, regs);
3062}
3063DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3064DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
Thomas Jarosch7c821262014-04-07 15:10:32 +02003065DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003066
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003067/*
Todd E Brandtb8cac702013-09-10 16:10:43 -07003068 * PCI devices which are on Intel chips can skip the 10ms delay
3069 * before entering D3 mode.
3070 */
3071static void quirk_remove_d3_delay(struct pci_dev *dev)
3072{
3073 dev->d3_delay = 0;
3074}
3075DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3076DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3077DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3078DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3079DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3080DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3081DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3082DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3083DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3084DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3085DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3086DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3087DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3088DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
Srinidhi Kasagar4a118752015-06-19 11:52:46 +05303089/* Intel Cherrytrail devices do not need 10ms d3_delay */
3090DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
3091DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
3092DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3093DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
3095DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3096DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
3097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
Todd E Brandtb8cac702013-09-10 16:10:43 -07003099/*
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003100 * Some devices may pass our check in pci_intx_mask_supported if
3101 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3102 * support this feature.
3103 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05003104static void quirk_broken_intx_masking(struct pci_dev *dev)
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003105{
3106 dev->broken_intx_masking = 1;
3107}
Jan Kiszkade509f92012-06-07 10:30:59 +02003108DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
3109 quirk_broken_intx_masking);
Alex Williamson0bdb3b22012-06-07 11:01:59 -06003110DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3111 quirk_broken_intx_masking);
Alex Williamson3cb30b72014-05-01 14:36:31 -06003112/*
3113 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3114 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3115 *
3116 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3117 */
3118DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
3119 quirk_broken_intx_masking);
Gavin Shan11e42532014-09-05 15:35:30 -06003120DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3121 quirk_broken_intx_masking);
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003122
Alex Williamsonc3e59ee2015-01-15 18:17:12 -06003123static void quirk_no_bus_reset(struct pci_dev *dev)
3124{
3125 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3126}
3127
3128/*
3129 * Atheros AR93xx chips do not behave after a bus reset. The device will
3130 * throw a Link Down error on AER-capable systems and regardless of AER,
3131 * config space of the device is never accessible again and typically
3132 * causes the system to hang or reset when access is attempted.
3133 * http://www.spinics.net/lists/linux-pci/msg34797.html
3134 */
3135DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3136
Alex Williamsond84f3172014-11-21 11:24:14 -07003137static void quirk_no_pm_reset(struct pci_dev *dev)
3138{
3139 /*
3140 * We can't do a bus reset on root bus devices, but an ineffective
3141 * PM reset may be better than nothing.
3142 */
3143 if (!pci_is_root_bus(dev->bus))
3144 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3145}
3146
3147/*
3148 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3149 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3150 * to have no effect on the device: it retains the framebuffer contents and
3151 * monitor sync. Advertising this support makes other layers, like VFIO,
3152 * assume pci_reset_function() is viable for this device. Mark it as
3153 * unavailable to skip it when testing reset methods.
3154 */
3155DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3156 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3157
Andreas Noever1df51722014-06-03 22:04:10 +02003158#ifdef CONFIG_ACPI
3159/*
3160 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3161 *
3162 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3163 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3164 * be present after resume if a device was plugged in before suspend.
3165 *
3166 * The thunderbolt controller consists of a pcie switch with downstream
3167 * bridges leading to the NHI and to the tunnel pci bridges.
3168 *
3169 * This quirk cuts power to the whole chip. Therefore we have to apply it
3170 * during suspend_noirq of the upstream bridge.
3171 *
3172 * Power is automagically restored before resume. No action is needed.
3173 */
3174static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3175{
3176 acpi_handle bridge, SXIO, SXFP, SXLV;
3177
3178 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3179 return;
3180 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3181 return;
3182 bridge = ACPI_HANDLE(&dev->dev);
3183 if (!bridge)
3184 return;
3185 /*
3186 * SXIO and SXLV are present only on machines requiring this quirk.
3187 * TB bridges in external devices might have the same device id as those
3188 * on the host, but they will not have the associated ACPI methods. This
3189 * implicitly checks that we are at the right bridge.
3190 */
3191 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3192 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3193 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3194 return;
3195 dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3196
3197 /* magic sequence */
3198 acpi_execute_simple_method(SXIO, NULL, 1);
3199 acpi_execute_simple_method(SXFP, NULL, 0);
3200 msleep(300);
3201 acpi_execute_simple_method(SXLV, NULL, 0);
3202 acpi_execute_simple_method(SXIO, NULL, 0);
3203 acpi_execute_simple_method(SXLV, NULL, 0);
3204}
3205DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
3206 quirk_apple_poweroff_thunderbolt);
3207
3208/*
3209 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3210 *
3211 * During suspend the thunderbolt controller is reset and all pci
3212 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3213 * during resume. We have to manually wait for the NHI since there is
3214 * no parent child relationship between the NHI and the tunneled
3215 * bridges.
3216 */
3217static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3218{
3219 struct pci_dev *sibling = NULL;
3220 struct pci_dev *nhi = NULL;
3221
3222 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3223 return;
3224 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3225 return;
3226 /*
3227 * Find the NHI and confirm that we are a bridge on the tb host
3228 * controller and not on a tb endpoint.
3229 */
3230 sibling = pci_get_slot(dev->bus, 0x0);
3231 if (sibling == dev)
3232 goto out; /* we are the downstream bridge to the NHI */
3233 if (!sibling || !sibling->subordinate)
3234 goto out;
3235 nhi = pci_get_slot(sibling->subordinate, 0x0);
3236 if (!nhi)
3237 goto out;
3238 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3239 || (nhi->device != 0x1547 && nhi->device != 0x156c)
3240 || nhi->subsystem_vendor != 0x2222
3241 || nhi->subsystem_device != 0x1111)
3242 goto out;
Darrick J. Wongc89ac442015-03-31 19:38:38 -07003243 dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
Andreas Noever1df51722014-06-03 22:04:10 +02003244 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3245out:
3246 pci_dev_put(nhi);
3247 pci_dev_put(sibling);
3248}
3249DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
3250 quirk_apple_wait_for_thunderbolt);
3251DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
3252 quirk_apple_wait_for_thunderbolt);
3253#endif
3254
Jesse Barnesbfb0f332008-10-27 17:50:21 -07003255static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3256 struct pci_fixup *end)
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003257{
Myron Stowe2729d5b2012-07-09 15:36:02 -06003258 ktime_t calltime;
3259
Yinghai Luf4ca5c62012-02-23 23:46:49 -08003260 for (; f < end; f++)
3261 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3262 f->class == (u32) PCI_ANY_ID) &&
3263 (f->vendor == dev->vendor ||
3264 f->vendor == (u16) PCI_ANY_ID) &&
3265 (f->device == dev->device ||
3266 f->device == (u16) PCI_ANY_ID)) {
Myron Stowe2729d5b2012-07-09 15:36:02 -06003267 calltime = fixup_debug_start(dev, f->hook);
3268 f->hook(dev);
3269 fixup_debug_report(dev, calltime, f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003270 }
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003271}
3272
3273extern struct pci_fixup __start_pci_fixups_early[];
3274extern struct pci_fixup __end_pci_fixups_early[];
3275extern struct pci_fixup __start_pci_fixups_header[];
3276extern struct pci_fixup __end_pci_fixups_header[];
3277extern struct pci_fixup __start_pci_fixups_final[];
3278extern struct pci_fixup __end_pci_fixups_final[];
3279extern struct pci_fixup __start_pci_fixups_enable[];
3280extern struct pci_fixup __end_pci_fixups_enable[];
3281extern struct pci_fixup __start_pci_fixups_resume[];
3282extern struct pci_fixup __end_pci_fixups_resume[];
3283extern struct pci_fixup __start_pci_fixups_resume_early[];
3284extern struct pci_fixup __end_pci_fixups_resume_early[];
3285extern struct pci_fixup __start_pci_fixups_suspend[];
3286extern struct pci_fixup __end_pci_fixups_suspend[];
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003287extern struct pci_fixup __start_pci_fixups_suspend_late[];
3288extern struct pci_fixup __end_pci_fixups_suspend_late[];
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003289
Myron Stowe95df8b82012-07-13 14:29:00 -06003290static bool pci_apply_fixup_final_quirks;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003291
3292void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3293{
3294 struct pci_fixup *start, *end;
3295
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003296 switch (pass) {
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003297 case pci_fixup_early:
3298 start = __start_pci_fixups_early;
3299 end = __end_pci_fixups_early;
3300 break;
3301
3302 case pci_fixup_header:
3303 start = __start_pci_fixups_header;
3304 end = __end_pci_fixups_header;
3305 break;
3306
3307 case pci_fixup_final:
Myron Stowe95df8b82012-07-13 14:29:00 -06003308 if (!pci_apply_fixup_final_quirks)
3309 return;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003310 start = __start_pci_fixups_final;
3311 end = __end_pci_fixups_final;
3312 break;
3313
3314 case pci_fixup_enable:
3315 start = __start_pci_fixups_enable;
3316 end = __end_pci_fixups_enable;
3317 break;
3318
3319 case pci_fixup_resume:
3320 start = __start_pci_fixups_resume;
3321 end = __end_pci_fixups_resume;
3322 break;
3323
3324 case pci_fixup_resume_early:
3325 start = __start_pci_fixups_resume_early;
3326 end = __end_pci_fixups_resume_early;
3327 break;
3328
3329 case pci_fixup_suspend:
3330 start = __start_pci_fixups_suspend;
3331 end = __end_pci_fixups_suspend;
3332 break;
3333
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003334 case pci_fixup_suspend_late:
3335 start = __start_pci_fixups_suspend_late;
3336 end = __end_pci_fixups_suspend_late;
3337 break;
3338
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003339 default:
3340 /* stupid compiler warning, you would think with an enum... */
3341 return;
3342 }
3343 pci_do_fixups(dev, start, end);
3344}
Rafael J. Wysocki93177a72010-01-02 22:57:24 +01003345EXPORT_SYMBOL(pci_fixup_device);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003346
Myron Stowe735bff12012-07-09 15:36:46 -06003347
David Woodhouse00010262009-10-12 12:50:34 +01003348static int __init pci_apply_final_quirks(void)
David Woodhouse8d86fb22009-10-12 12:48:43 +01003349{
3350 struct pci_dev *dev = NULL;
Jesse Barnesac1aa472009-10-26 13:20:44 -07003351 u8 cls = 0;
3352 u8 tmp;
3353
3354 if (pci_cache_line_size)
3355 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3356 pci_cache_line_size << 2);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003357
Myron Stowe95df8b82012-07-13 14:29:00 -06003358 pci_apply_fixup_final_quirks = true;
Kulikov Vasiliy4e344b12010-07-03 20:04:39 +04003359 for_each_pci_dev(dev) {
David Woodhouse8d86fb22009-10-12 12:48:43 +01003360 pci_fixup_device(pci_fixup_final, dev);
Jesse Barnesac1aa472009-10-26 13:20:44 -07003361 /*
3362 * If arch hasn't set it explicitly yet, use the CLS
3363 * value shared by all PCI devices. If there's a
3364 * mismatch, fall back to the default value.
3365 */
3366 if (!pci_cache_line_size) {
3367 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3368 if (!cls)
3369 cls = tmp;
3370 if (!tmp || cls == tmp)
3371 continue;
3372
Ryan Desfosses227f0642014-04-18 20:13:50 -04003373 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3374 cls << 2, tmp << 2,
Jesse Barnesac1aa472009-10-26 13:20:44 -07003375 pci_dfl_cache_line_size << 2);
3376 pci_cache_line_size = pci_dfl_cache_line_size;
3377 }
3378 }
Myron Stowe735bff12012-07-09 15:36:46 -06003379
Jesse Barnesac1aa472009-10-26 13:20:44 -07003380 if (!pci_cache_line_size) {
3381 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3382 cls << 2, pci_dfl_cache_line_size << 2);
Csaba Henk2820f332009-12-15 17:55:25 +05303383 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
David Woodhouse8d86fb22009-10-12 12:48:43 +01003384 }
3385
3386 return 0;
3387}
3388
David Woodhousecf6f3bf2009-10-12 12:51:22 +01003389fs_initcall_sync(pci_apply_final_quirks);
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003390
3391/*
3392 * Followings are device-specific reset methods which can be used to
3393 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3394 * not available.
3395 */
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003396static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3397{
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003398 /*
3399 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3400 *
3401 * The 82599 supports FLR on VFs, but FLR support is reported only
3402 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3403 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3404 */
3405
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003406 if (probe)
3407 return 0;
3408
Casey Leedom4d708ab2013-08-06 15:48:39 +05303409 if (!pci_wait_for_pending_transaction(dev))
3410 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003411
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003412 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3413
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003414 msleep(100);
3415
3416 return 0;
3417}
3418
Xudong Haodf558de2012-04-27 09:16:46 -06003419#include "../gpu/drm/i915/i915_reg.h"
3420#define MSG_CTL 0x45010
3421#define NSDE_PWR_STATE 0xd0100
3422#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3423
3424static int reset_ivb_igd(struct pci_dev *dev, int probe)
3425{
3426 void __iomem *mmio_base;
3427 unsigned long timeout;
3428 u32 val;
3429
3430 if (probe)
3431 return 0;
3432
3433 mmio_base = pci_iomap(dev, 0, 0);
3434 if (!mmio_base)
3435 return -ENOMEM;
3436
3437 iowrite32(0x00000002, mmio_base + MSG_CTL);
3438
3439 /*
3440 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3441 * driver loaded sets the right bits. However, this's a reset and
3442 * the bits have been set by i915 previously, so we clobber
3443 * SOUTH_CHICKEN2 register directly here.
3444 */
3445 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3446
3447 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3448 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3449
3450 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3451 do {
3452 val = ioread32(mmio_base + PCH_PP_STATUS);
3453 if ((val & 0xb0000000) == 0)
3454 goto reset_complete;
3455 msleep(10);
3456 } while (time_before(jiffies, timeout));
3457 dev_warn(&dev->dev, "timeout during reset\n");
3458
3459reset_complete:
3460 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3461
3462 pci_iounmap(dev, mmio_base);
3463 return 0;
3464}
3465
Casey Leedom2c6217e2013-08-06 15:48:37 +05303466/*
3467 * Device-specific reset method for Chelsio T4-based adapters.
3468 */
3469static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3470{
3471 u16 old_command;
3472 u16 msix_flags;
3473
3474 /*
3475 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3476 * that we have no device-specific reset method.
3477 */
3478 if ((dev->device & 0xf000) != 0x4000)
3479 return -ENOTTY;
3480
3481 /*
3482 * If this is the "probe" phase, return 0 indicating that we can
3483 * reset this device.
3484 */
3485 if (probe)
3486 return 0;
3487
3488 /*
3489 * T4 can wedge if there are DMAs in flight within the chip and Bus
3490 * Master has been disabled. We need to have it on till the Function
3491 * Level Reset completes. (BUS_MASTER is disabled in
3492 * pci_reset_function()).
3493 */
3494 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3495 pci_write_config_word(dev, PCI_COMMAND,
3496 old_command | PCI_COMMAND_MASTER);
3497
3498 /*
3499 * Perform the actual device function reset, saving and restoring
3500 * configuration information around the reset.
3501 */
3502 pci_save_state(dev);
3503
3504 /*
3505 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3506 * are disabled when an MSI-X interrupt message needs to be delivered.
3507 * So we briefly re-enable MSI-X interrupts for the duration of the
3508 * FLR. The pci_restore_state() below will restore the original
3509 * MSI-X state.
3510 */
3511 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3512 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3513 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3514 msix_flags |
3515 PCI_MSIX_FLAGS_ENABLE |
3516 PCI_MSIX_FLAGS_MASKALL);
3517
3518 /*
3519 * Start of pcie_flr() code sequence. This reset code is a copy of
3520 * the guts of pcie_flr() because that's not an exported function.
3521 */
3522
3523 if (!pci_wait_for_pending_transaction(dev))
3524 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3525
3526 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3527 msleep(100);
3528
3529 /*
3530 * End of pcie_flr() code sequence.
3531 */
3532
3533 /*
3534 * Restore the configuration information (BAR values, etc.) including
3535 * the original PCI Configuration Space Command word, and return
3536 * success.
3537 */
3538 pci_restore_state(dev);
3539 pci_write_config_word(dev, PCI_COMMAND, old_command);
3540 return 0;
3541}
3542
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003543#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
Xudong Haodf558de2012-04-27 09:16:46 -06003544#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3545#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003546
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003547static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003548 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3549 reset_intel_82599_sfp_virtfn },
Xudong Haodf558de2012-04-27 09:16:46 -06003550 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3551 reset_ivb_igd },
3552 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3553 reset_ivb_igd },
Casey Leedom2c6217e2013-08-06 15:48:37 +05303554 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3555 reset_chelsio_generic_dev },
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003556 { 0 }
3557};
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003558
Xudong Haodf558de2012-04-27 09:16:46 -06003559/*
3560 * These device-specific reset methods are here rather than in a driver
3561 * because when a host assigns a device to a guest VM, the host may need
3562 * to reset the device but probably doesn't have a driver for it.
3563 */
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003564int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3565{
Linus Torvaldsdf9d1e82009-12-31 16:44:43 -08003566 const struct pci_dev_reset_methods *i;
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003567
3568 for (i = pci_dev_reset_methods; i->reset; i++) {
3569 if ((i->vendor == dev->vendor ||
3570 i->vendor == (u16)PCI_ANY_ID) &&
3571 (i->device == dev->device ||
3572 i->device == (u16)PCI_ANY_ID))
3573 return i->reset(dev, probe);
3574 }
3575
3576 return -ENOTTY;
3577}
Alex Williamson12ea6ca2012-06-11 05:26:55 +00003578
Alex Williamsonec637fb2014-05-22 17:07:49 -06003579static void quirk_dma_func0_alias(struct pci_dev *dev)
3580{
3581 if (PCI_FUNC(dev->devfn) != 0) {
3582 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
3583 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3584 }
3585}
3586
3587/*
3588 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3589 *
3590 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3591 */
3592DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3593DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3594
Alex Williamsoncc346a42014-05-28 14:54:00 -06003595static void quirk_dma_func1_alias(struct pci_dev *dev)
3596{
3597 if (PCI_FUNC(dev->devfn) != 1) {
3598 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
3599 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3600 }
3601}
3602
3603/*
3604 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3605 * SKUs function 1 is present and is a legacy IDE controller, in other
3606 * SKUs this function is not present, making this a ghost requester.
3607 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3608 */
Sakari Ailus247de692015-05-22 00:03:38 +03003609DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3610 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3612 quirk_dma_func1_alias);
3613/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3614DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3615 quirk_dma_func1_alias);
3616/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3617DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3618 quirk_dma_func1_alias);
3619/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3620DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3621 quirk_dma_func1_alias);
3622/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3623DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3624 quirk_dma_func1_alias);
3625/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3626DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3627 quirk_dma_func1_alias);
Jérôme Carreteroc2e0fb92014-06-03 15:41:56 -04003628DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3629 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003630/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3631DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3632 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3633 quirk_dma_func1_alias);
3634
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003635/*
Alex Williamsond3d2ab42015-01-13 11:26:50 -07003636 * Some devices DMA with the wrong devfn, not just the wrong function.
3637 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3638 * the alias is "fixed" and independent of the device devfn.
3639 *
3640 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3641 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3642 * single device on the secondary bus. In reality, the single exposed
3643 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3644 * that provides a bridge to the internal bus of the I/O processor. The
3645 * controller supports private devices, which can be hidden from PCI config
3646 * space. In the case of the Adaptec 3405, a private device at 01.0
3647 * appears to be the DMA engine, which therefore needs to become a DMA
3648 * alias for the device.
3649 */
3650static const struct pci_device_id fixed_dma_alias_tbl[] = {
3651 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3652 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3653 .driver_data = PCI_DEVFN(1, 0) },
3654 { 0 }
3655};
3656
3657static void quirk_fixed_dma_alias(struct pci_dev *dev)
3658{
3659 const struct pci_device_id *id;
3660
3661 id = pci_match_id(fixed_dma_alias_tbl, dev);
3662 if (id) {
3663 dev->dma_alias_devfn = id->driver_data;
3664 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3665 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
3666 PCI_SLOT(dev->dma_alias_devfn),
3667 PCI_FUNC(dev->dma_alias_devfn));
3668 }
3669}
3670
3671DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3672
3673/*
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003674 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3675 * using the wrong DMA alias for the device. Some of these devices can be
3676 * used as either forward or reverse bridges, so we need to test whether the
3677 * device is operating in the correct mode. We could probably apply this
3678 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3679 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3680 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3681 */
3682static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3683{
3684 if (!pci_is_root_bus(pdev->bus) &&
3685 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3686 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3687 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3688 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3689}
3690/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3691DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3692 quirk_use_pcie_bridge_dma_alias);
3693/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3694DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
Alex Williamson98ca50d2014-06-09 12:43:25 -06003695/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3696DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
Alex Williamson8ab4abb2014-07-05 15:26:52 -06003697/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3698DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003699
Alex Williamson15b100d2013-06-27 16:40:00 -06003700/*
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003701 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
3702 * class code. Fix it.
3703 */
3704static void quirk_tw686x_class(struct pci_dev *pdev)
3705{
3706 u32 class = pdev->class;
3707
3708 /* Use "Multimedia controller" class */
3709 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
3710 dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
3711 class, pdev->class);
3712}
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05003713DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003714 quirk_tw686x_class);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05003715DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003716 quirk_tw686x_class);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05003717DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003718 quirk_tw686x_class);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05003719DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003720 quirk_tw686x_class);
3721
3722/*
Hariprasad Shenaic56d4452015-10-18 19:55:04 +05303723 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
3724 * values for the Attribute as were supplied in the header of the
3725 * corresponding Request, except as explicitly allowed when IDO is used."
3726 *
3727 * If a non-compliant device generates a completion with a different
3728 * attribute than the request, the receiver may accept it (which itself
3729 * seems non-compliant based on sec 2.3.2), or it may handle it as a
3730 * Malformed TLP or an Unexpected Completion, which will probably lead to a
3731 * device access timeout.
3732 *
3733 * If the non-compliant device generates completions with zero attributes
3734 * (instead of copying the attributes from the request), we can work around
3735 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
3736 * upstream devices so they always generate requests with zero attributes.
3737 *
3738 * This affects other devices under the same Root Port, but since these
3739 * attributes are performance hints, there should be no functional problem.
3740 *
3741 * Note that Configuration Space accesses are never supposed to have TLP
3742 * Attributes, so we're safe waiting till after any Configuration Space
3743 * accesses to do the Root Port fixup.
3744 */
3745static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
3746{
3747 struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
3748
3749 if (!root_port) {
3750 dev_warn(&pdev->dev, "PCIe Completion erratum may cause device errors\n");
3751 return;
3752 }
3753
3754 dev_info(&root_port->dev, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
3755 dev_name(&pdev->dev));
3756 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
3757 PCI_EXP_DEVCTL_RELAX_EN |
3758 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
3759}
3760
3761/*
3762 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
3763 * Completion it generates.
3764 */
3765static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
3766{
3767 /*
3768 * This mask/compare operation selects for Physical Function 4 on a
3769 * T5. We only need to fix up the Root Port once for any of the
3770 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
3771 * 0x54xx so we use that one,
3772 */
3773 if ((pdev->device & 0xff00) == 0x5400)
3774 quirk_disable_root_port_attributes(pdev);
3775}
3776DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3777 quirk_chelsio_T5_disable_root_port_attributes);
3778
3779/*
Alex Williamson15b100d2013-06-27 16:40:00 -06003780 * AMD has indicated that the devices below do not support peer-to-peer
3781 * in any system where they are found in the southbridge with an AMD
3782 * IOMMU in the system. Multifunction devices that do not support
3783 * peer-to-peer between functions can claim to support a subset of ACS.
3784 * Such devices effectively enable request redirect (RR) and completion
3785 * redirect (CR) since all transactions are redirected to the upstream
3786 * root complex.
3787 *
3788 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
3789 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
3790 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
3791 *
3792 * 1002:4385 SBx00 SMBus Controller
3793 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
3794 * 1002:4383 SBx00 Azalia (Intel HDA)
3795 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
3796 * 1002:4384 SBx00 PCI to PCI Bridge
3797 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
Marti Raudsepp3587e622014-10-02 08:50:31 -06003798 *
3799 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
3800 *
3801 * 1022:780f [AMD] FCH PCI Bridge
3802 * 1022:7809 [AMD] FCH USB OHCI Controller
Alex Williamson15b100d2013-06-27 16:40:00 -06003803 */
3804static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
3805{
3806#ifdef CONFIG_ACPI
3807 struct acpi_table_header *header = NULL;
3808 acpi_status status;
3809
3810 /* Targeting multifunction devices on the SB (appears on root bus) */
3811 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
3812 return -ENODEV;
3813
3814 /* The IVRS table describes the AMD IOMMU */
3815 status = acpi_get_table("IVRS", 0, &header);
3816 if (ACPI_FAILURE(status))
3817 return -ENODEV;
3818
3819 /* Filter out flags not applicable to multifunction */
3820 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
3821
3822 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
3823#else
3824 return -ENODEV;
3825#endif
3826}
3827
Alex Williamsond99321b2014-02-03 14:27:46 -07003828/*
3829 * Many Intel PCH root ports do provide ACS-like features to disable peer
3830 * transactions and validate bus numbers in requests, but do not provide an
3831 * actual PCIe ACS capability. This is the list of device IDs known to fall
3832 * into that category as provided by Intel in Red Hat bugzilla 1037684.
3833 */
3834static const u16 pci_quirk_intel_pch_acs_ids[] = {
3835 /* Ibexpeak PCH */
3836 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
3837 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
3838 /* Cougarpoint PCH */
3839 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
3840 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
3841 /* Pantherpoint PCH */
3842 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
3843 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
3844 /* Lynxpoint-H PCH */
3845 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
3846 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
3847 /* Lynxpoint-LP PCH */
3848 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
3849 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
3850 /* Wildcat PCH */
3851 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
3852 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
Alex Williamson1a30fd02014-03-31 12:21:38 -06003853 /* Patsburg (X79) PCH */
3854 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
Alex Williamson78e88352015-01-22 11:15:43 -07003855 /* Wellsburg (X99) PCH */
3856 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
3857 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
Alex Williamsondca230d2015-05-01 13:20:13 -06003858 /* Lynx Point (9 series) PCH */
3859 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
Alex Williamsond99321b2014-02-03 14:27:46 -07003860};
3861
3862static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
3863{
3864 int i;
3865
3866 /* Filter out a few obvious non-matches first */
3867 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
3868 return false;
3869
3870 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
3871 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
3872 return true;
3873
3874 return false;
3875}
3876
3877#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
3878
3879static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
3880{
3881 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
3882 INTEL_PCH_ACS_FLAGS : 0;
3883
3884 if (!pci_quirk_intel_pch_acs_match(dev))
3885 return -ENOTTY;
3886
3887 return acs_flags & ~flags ? 0 : 1;
3888}
3889
Alex Williamson100ebb22014-09-26 17:07:59 -06003890static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
Alex Williamson89b51cb2014-09-17 08:59:36 -06003891{
3892 /*
3893 * SV, TB, and UF are not relevant to multifunction endpoints.
3894 *
Alex Williamson100ebb22014-09-26 17:07:59 -06003895 * Multifunction devices are only required to implement RR, CR, and DT
3896 * in their ACS capability if they support peer-to-peer transactions.
3897 * Devices matching this quirk have been verified by the vendor to not
3898 * perform peer-to-peer with other functions, allowing us to mask out
3899 * these bits as if they were unimplemented in the ACS capability.
Alex Williamson89b51cb2014-09-17 08:59:36 -06003900 */
3901 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
3902 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
3903
3904 return acs_flags ? 0 : 1;
3905}
3906
Alex Williamsonad805752012-06-11 05:27:07 +00003907static const struct pci_dev_acs_enabled {
3908 u16 vendor;
3909 u16 device;
3910 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
3911} pci_dev_acs_enabled[] = {
Alex Williamson15b100d2013-06-27 16:40:00 -06003912 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
3913 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
3914 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
3915 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
3916 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
3917 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
Marti Raudsepp3587e622014-10-02 08:50:31 -06003918 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
3919 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
Alex Williamson100ebb22014-09-26 17:07:59 -06003920 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
3921 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
3922 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
3923 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
3924 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
3925 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
3926 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
3927 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
3928 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
3929 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
3930 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
3931 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
3932 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
3933 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
3934 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
3935 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
3936 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
3937 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
3938 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
3939 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
3940 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
3941 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
Alex Williamsond7488042015-03-20 12:27:57 -06003942 /* 82580 */
3943 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
3944 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
3945 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
3946 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
3947 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
3948 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
3949 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
3950 /* 82576 */
3951 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
3952 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
3953 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
3954 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
3955 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
3956 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
3957 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
3958 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
3959 /* 82575 */
3960 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
3961 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
3962 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
3963 /* I350 */
3964 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
3965 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
3966 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
3967 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
3968 /* 82571 (Quads omitted due to non-ACS switch) */
3969 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
3970 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
3971 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
3972 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
Alex Williamson95e16582015-08-10 12:32:04 -06003973 /* I219 */
3974 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
3975 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
Alex Williamsond7488042015-03-20 12:27:57 -06003976 /* Intel PCH root ports */
Alex Williamsond99321b2014-02-03 14:27:46 -07003977 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
Vasundhara Volam6a3763d2015-01-13 01:22:23 -05003978 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
3979 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
Alex Williamsonad805752012-06-11 05:27:07 +00003980 { 0 }
3981};
3982
3983int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
3984{
3985 const struct pci_dev_acs_enabled *i;
3986 int ret;
3987
3988 /*
3989 * Allow devices that do not expose standard PCIe ACS capabilities
3990 * or control to indicate their support here. Multi-function express
3991 * devices which do not allow internal peer-to-peer between functions,
3992 * but do not implement PCIe ACS may wish to return true here.
3993 */
3994 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
3995 if ((i->vendor == dev->vendor ||
3996 i->vendor == (u16)PCI_ANY_ID) &&
3997 (i->device == dev->device ||
3998 i->device == (u16)PCI_ANY_ID)) {
3999 ret = i->acs_enabled(dev, acs_flags);
4000 if (ret >= 0)
4001 return ret;
4002 }
4003 }
4004
4005 return -ENOTTY;
4006}
Alex Williamson2c744242014-02-03 14:27:33 -07004007
Alex Williamsond99321b2014-02-03 14:27:46 -07004008/* Config space offset of Root Complex Base Address register */
4009#define INTEL_LPC_RCBA_REG 0xf0
4010/* 31:14 RCBA address */
4011#define INTEL_LPC_RCBA_MASK 0xffffc000
4012/* RCBA Enable */
4013#define INTEL_LPC_RCBA_ENABLE (1 << 0)
4014
4015/* Backbone Scratch Pad Register */
4016#define INTEL_BSPR_REG 0x1104
4017/* Backbone Peer Non-Posted Disable */
4018#define INTEL_BSPR_REG_BPNPD (1 << 8)
4019/* Backbone Peer Posted Disable */
4020#define INTEL_BSPR_REG_BPPD (1 << 9)
4021
4022/* Upstream Peer Decode Configuration Register */
4023#define INTEL_UPDCR_REG 0x1114
4024/* 5:0 Peer Decode Enable bits */
4025#define INTEL_UPDCR_REG_MASK 0x3f
4026
4027static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
4028{
4029 u32 rcba, bspr, updcr;
4030 void __iomem *rcba_mem;
4031
4032 /*
4033 * Read the RCBA register from the LPC (D31:F0). PCH root ports
4034 * are D28:F* and therefore get probed before LPC, thus we can't
4035 * use pci_get_slot/pci_read_config_dword here.
4036 */
4037 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
4038 INTEL_LPC_RCBA_REG, &rcba);
4039 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
4040 return -EINVAL;
4041
4042 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
4043 PAGE_ALIGN(INTEL_UPDCR_REG));
4044 if (!rcba_mem)
4045 return -ENOMEM;
4046
4047 /*
4048 * The BSPR can disallow peer cycles, but it's set by soft strap and
4049 * therefore read-only. If both posted and non-posted peer cycles are
4050 * disallowed, we're ok. If either are allowed, then we need to use
4051 * the UPDCR to disable peer decodes for each port. This provides the
4052 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4053 */
4054 bspr = readl(rcba_mem + INTEL_BSPR_REG);
4055 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
4056 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
4057 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
4058 if (updcr & INTEL_UPDCR_REG_MASK) {
4059 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
4060 updcr &= ~INTEL_UPDCR_REG_MASK;
4061 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4062 }
4063 }
4064
4065 iounmap(rcba_mem);
4066 return 0;
4067}
4068
4069/* Miscellaneous Port Configuration register */
4070#define INTEL_MPC_REG 0xd8
4071/* MPC: Invalid Receive Bus Number Check Enable */
4072#define INTEL_MPC_REG_IRBNCE (1 << 26)
4073
4074static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4075{
4076 u32 mpc;
4077
4078 /*
4079 * When enabled, the IRBNCE bit of the MPC register enables the
4080 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4081 * ensures that requester IDs fall within the bus number range
4082 * of the bridge. Enable if not already.
4083 */
4084 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4085 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
4086 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
4087 mpc |= INTEL_MPC_REG_IRBNCE;
4088 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4089 }
4090}
4091
4092static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4093{
4094 if (!pci_quirk_intel_pch_acs_match(dev))
4095 return -ENOTTY;
4096
4097 if (pci_quirk_enable_intel_lpc_acs(dev)) {
4098 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
4099 return 0;
4100 }
4101
4102 pci_quirk_enable_intel_rp_mpc_acs(dev);
4103
4104 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4105
4106 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
4107
4108 return 0;
4109}
4110
Alex Williamson2c744242014-02-03 14:27:33 -07004111static const struct pci_dev_enable_acs {
4112 u16 vendor;
4113 u16 device;
4114 int (*enable_acs)(struct pci_dev *dev);
4115} pci_dev_enable_acs[] = {
Alex Williamsond99321b2014-02-03 14:27:46 -07004116 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
Alex Williamson2c744242014-02-03 14:27:33 -07004117 { 0 }
4118};
4119
4120void pci_dev_specific_enable_acs(struct pci_dev *dev)
4121{
4122 const struct pci_dev_enable_acs *i;
4123 int ret;
4124
4125 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
4126 if ((i->vendor == dev->vendor ||
4127 i->vendor == (u16)PCI_ANY_ID) &&
4128 (i->device == dev->device ||
4129 i->device == (u16)PCI_ANY_ID)) {
4130 ret = i->enable_acs(dev);
4131 if (ret >= 0)
4132 return;
4133 }
4134 }
4135}
Tadeusz Struk3388a612015-08-07 11:34:42 -07004136
4137/*
4138 * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
4139 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
4140 * Next Capability pointer in the MSI Capability Structure should point to
4141 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4142 * the list.
4143 */
4144static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
4145{
4146 int pos, i = 0;
4147 u8 next_cap;
4148 u16 reg16, *cap;
4149 struct pci_cap_saved_state *state;
4150
4151 /* Bail if the hardware bug is fixed */
4152 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
4153 return;
4154
4155 /* Bail if MSI Capability Structure is not found for some reason */
4156 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
4157 if (!pos)
4158 return;
4159
4160 /*
4161 * Bail if Next Capability pointer in the MSI Capability Structure
4162 * is not the expected incorrect 0x00.
4163 */
4164 pci_read_config_byte(pdev, pos + 1, &next_cap);
4165 if (next_cap)
4166 return;
4167
4168 /*
4169 * PCIe Capability Structure is expected to be at 0x50 and should
4170 * terminate the list (Next Capability pointer is 0x00). Verify
4171 * Capability Id and Next Capability pointer is as expected.
4172 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4173 * to correctly set kernel data structures which have already been
4174 * set incorrectly due to the hardware bug.
4175 */
4176 pos = 0x50;
4177 pci_read_config_word(pdev, pos, &reg16);
4178 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
4179 u32 status;
4180#ifndef PCI_EXP_SAVE_REGS
4181#define PCI_EXP_SAVE_REGS 7
4182#endif
4183 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
4184
4185 pdev->pcie_cap = pos;
4186 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
4187 pdev->pcie_flags_reg = reg16;
4188 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
4189 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
4190
4191 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4192 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
4193 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
4194 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
4195
4196 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
4197 return;
4198
4199 /*
4200 * Save PCIE cap
4201 */
4202 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
4203 if (!state)
4204 return;
4205
4206 state->cap.cap_nr = PCI_CAP_ID_EXP;
4207 state->cap.cap_extended = 0;
4208 state->cap.size = size;
4209 cap = (u16 *)&state->cap.data[0];
4210 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
4211 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
4212 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
4213 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
4214 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
4215 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
4216 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
4217 hlist_add_head(&state->next, &pdev->saved_cap_space);
4218 }
4219}
4220DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);