blob: 60dd1ec1665f992ea9b50551672d4a85a5b6b670 [file] [log] [blame]
hayeswangac718b62013-05-02 16:01:25 +00001/*
hayeswangc7de7de2014-01-15 10:42:16 +08002 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
hayeswangac718b62013-05-02 16:01:25 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2 as published by the Free Software Foundation.
7 *
8 */
9
hayeswangac718b62013-05-02 16:01:25 +000010#include <linux/signal.h>
11#include <linux/slab.h>
12#include <linux/module.h>
hayeswangac718b62013-05-02 16:01:25 +000013#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/mii.h>
16#include <linux/ethtool.h>
17#include <linux/usb.h>
18#include <linux/crc32.h>
19#include <linux/if_vlan.h>
20#include <linux/uaccess.h>
hayeswangebc2ec482013-08-14 20:54:38 +080021#include <linux/list.h>
hayeswang5bd23882013-08-14 20:54:39 +080022#include <linux/ip.h>
23#include <linux/ipv6.h>
hayeswang6128d1bb2014-03-07 11:04:40 +080024#include <net/ip6_checksum.h>
hayeswang4c4a6b12014-09-25 20:54:00 +080025#include <uapi/linux/mdio.h>
26#include <linux/mdio.h>
hayeswangd9a28c52014-12-04 10:43:11 +080027#include <linux/usb/cdc.h>
hayeswang5ee3c602016-01-07 17:12:17 +080028#include <linux/suspend.h>
Mario Limonciello34ee32c2016-07-11 19:58:04 -050029#include <linux/acpi.h>
hayeswangac718b62013-05-02 16:01:25 +000030
hayeswangd0942472015-09-07 11:57:43 +080031/* Information for net-next */
hayeswang65b82d62017-06-15 14:44:03 +080032#define NETNEXT_VERSION "09"
hayeswangd0942472015-09-07 11:57:43 +080033
34/* Information for net */
hayeswangb20cb602017-03-20 16:13:45 +080035#define NET_VERSION "9"
hayeswangd0942472015-09-07 11:57:43 +080036
37#define DRIVER_VERSION "v1." NETNEXT_VERSION "." NET_VERSION
hayeswangac718b62013-05-02 16:01:25 +000038#define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
hayeswang44d942a2014-01-15 10:42:14 +080039#define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
hayeswangac718b62013-05-02 16:01:25 +000040#define MODULENAME "r8152"
41
42#define R8152_PHY_ID 32
43
44#define PLA_IDR 0xc000
45#define PLA_RCR 0xc010
46#define PLA_RMS 0xc016
47#define PLA_RXFIFO_CTRL0 0xc0a0
48#define PLA_RXFIFO_CTRL1 0xc0a4
49#define PLA_RXFIFO_CTRL2 0xc0a8
hayeswang65bab842015-02-12 16:20:46 +080050#define PLA_DMY_REG0 0xc0b0
hayeswangac718b62013-05-02 16:01:25 +000051#define PLA_FMC 0xc0b4
52#define PLA_CFG_WOL 0xc0b6
hayeswang43779f82014-01-02 11:25:10 +080053#define PLA_TEREDO_CFG 0xc0bc
hayeswang65b82d62017-06-15 14:44:03 +080054#define PLA_TEREDO_WAKE_BASE 0xc0c4
hayeswangac718b62013-05-02 16:01:25 +000055#define PLA_MAR 0xcd00
hayeswang43779f82014-01-02 11:25:10 +080056#define PLA_BACKUP 0xd000
hayeswangac718b62013-05-02 16:01:25 +000057#define PAL_BDC_CR 0xd1a0
hayeswang43779f82014-01-02 11:25:10 +080058#define PLA_TEREDO_TIMER 0xd2cc
59#define PLA_REALWOW_TIMER 0xd2e8
hayeswang65b82d62017-06-15 14:44:03 +080060#define PLA_EFUSE_DATA 0xdd00
61#define PLA_EFUSE_CMD 0xdd02
hayeswangac718b62013-05-02 16:01:25 +000062#define PLA_LEDSEL 0xdd90
63#define PLA_LED_FEATURE 0xdd92
64#define PLA_PHYAR 0xde00
hayeswang43779f82014-01-02 11:25:10 +080065#define PLA_BOOT_CTRL 0xe004
hayeswangac718b62013-05-02 16:01:25 +000066#define PLA_GPHY_INTR_IMR 0xe022
67#define PLA_EEE_CR 0xe040
68#define PLA_EEEP_CR 0xe080
69#define PLA_MAC_PWR_CTRL 0xe0c0
hayeswang43779f82014-01-02 11:25:10 +080070#define PLA_MAC_PWR_CTRL2 0xe0ca
71#define PLA_MAC_PWR_CTRL3 0xe0cc
72#define PLA_MAC_PWR_CTRL4 0xe0ce
73#define PLA_WDT6_CTRL 0xe428
hayeswangac718b62013-05-02 16:01:25 +000074#define PLA_TCR0 0xe610
75#define PLA_TCR1 0xe612
hayeswang69b4b7a2014-07-10 10:58:54 +080076#define PLA_MTPS 0xe615
hayeswangac718b62013-05-02 16:01:25 +000077#define PLA_TXFIFO_CTRL 0xe618
hayeswang4f1d4d52014-03-11 16:24:19 +080078#define PLA_RSTTALLY 0xe800
hayeswangac718b62013-05-02 16:01:25 +000079#define PLA_CR 0xe813
80#define PLA_CRWECR 0xe81c
hayeswang21ff2e82014-02-18 21:49:06 +080081#define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
82#define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
hayeswangac718b62013-05-02 16:01:25 +000083#define PLA_CONFIG5 0xe822
84#define PLA_PHY_PWR 0xe84c
85#define PLA_OOB_CTRL 0xe84f
86#define PLA_CPCR 0xe854
87#define PLA_MISC_0 0xe858
88#define PLA_MISC_1 0xe85a
89#define PLA_OCP_GPHY_BASE 0xe86c
hayeswang4f1d4d52014-03-11 16:24:19 +080090#define PLA_TALLYCNT 0xe890
hayeswangac718b62013-05-02 16:01:25 +000091#define PLA_SFF_STS_7 0xe8de
92#define PLA_PHYSTATUS 0xe908
93#define PLA_BP_BA 0xfc26
94#define PLA_BP_0 0xfc28
95#define PLA_BP_1 0xfc2a
96#define PLA_BP_2 0xfc2c
97#define PLA_BP_3 0xfc2e
98#define PLA_BP_4 0xfc30
99#define PLA_BP_5 0xfc32
100#define PLA_BP_6 0xfc34
101#define PLA_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800102#define PLA_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +0000103
hayeswang65bab842015-02-12 16:20:46 +0800104#define USB_USB2PHY 0xb41e
105#define USB_SSPHYLINK2 0xb428
hayeswang43779f82014-01-02 11:25:10 +0800106#define USB_U2P3_CTRL 0xb460
hayeswang65bab842015-02-12 16:20:46 +0800107#define USB_CSR_DUMMY1 0xb464
108#define USB_CSR_DUMMY2 0xb466
hayeswangac718b62013-05-02 16:01:25 +0000109#define USB_DEV_STAT 0xb808
hayeswang65bab842015-02-12 16:20:46 +0800110#define USB_CONNECT_TIMER 0xcbf8
hayeswang65b82d62017-06-15 14:44:03 +0800111#define USB_MSC_TIMER 0xcbfc
hayeswang65bab842015-02-12 16:20:46 +0800112#define USB_BURST_SIZE 0xcfc0
hayeswang65b82d62017-06-15 14:44:03 +0800113#define USB_LPM_CONFIG 0xcfd8
hayeswangac718b62013-05-02 16:01:25 +0000114#define USB_USB_CTRL 0xd406
115#define USB_PHY_CTRL 0xd408
116#define USB_TX_AGG 0xd40a
117#define USB_RX_BUF_TH 0xd40c
118#define USB_USB_TIMER 0xd428
hayeswang464ec102015-02-12 14:33:46 +0800119#define USB_RX_EARLY_TIMEOUT 0xd42c
120#define USB_RX_EARLY_SIZE 0xd42e
hayeswang65b82d62017-06-15 14:44:03 +0800121#define USB_PM_CTRL_STATUS 0xd432 /* RTL8153A */
122#define USB_RX_EXTRA_AGGR_TMR 0xd432 /* RTL8153B */
hayeswangac718b62013-05-02 16:01:25 +0000123#define USB_TX_DMA 0xd434
hayeswang65b82d62017-06-15 14:44:03 +0800124#define USB_UPT_RXDMA_OWN 0xd437
hayeswang43779f82014-01-02 11:25:10 +0800125#define USB_TOLERANCE 0xd490
126#define USB_LPM_CTRL 0xd41a
hayeswang93fe9b12016-06-16 10:55:18 +0800127#define USB_BMU_RESET 0xd4b0
hayeswang65b82d62017-06-15 14:44:03 +0800128#define USB_U1U2_TIMER 0xd4da
hayeswangac718b62013-05-02 16:01:25 +0000129#define USB_UPS_CTRL 0xd800
hayeswang43779f82014-01-02 11:25:10 +0800130#define USB_POWER_CUT 0xd80a
hayeswang65b82d62017-06-15 14:44:03 +0800131#define USB_MISC_0 0xd81a
Mario Limonciello9c273692018-12-11 08:16:14 -0600132#define USB_MISC_1 0xd81f
hayeswang43779f82014-01-02 11:25:10 +0800133#define USB_AFE_CTRL2 0xd824
hayeswang65b82d62017-06-15 14:44:03 +0800134#define USB_UPS_CFG 0xd842
135#define USB_UPS_FLAGS 0xd848
hayeswang43779f82014-01-02 11:25:10 +0800136#define USB_WDT11_CTRL 0xe43c
hayeswangac718b62013-05-02 16:01:25 +0000137#define USB_BP_BA 0xfc26
138#define USB_BP_0 0xfc28
139#define USB_BP_1 0xfc2a
140#define USB_BP_2 0xfc2c
141#define USB_BP_3 0xfc2e
142#define USB_BP_4 0xfc30
143#define USB_BP_5 0xfc32
144#define USB_BP_6 0xfc34
145#define USB_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800146#define USB_BP_EN 0xfc38
hayeswang65b82d62017-06-15 14:44:03 +0800147#define USB_BP_8 0xfc38
148#define USB_BP_9 0xfc3a
149#define USB_BP_10 0xfc3c
150#define USB_BP_11 0xfc3e
151#define USB_BP_12 0xfc40
152#define USB_BP_13 0xfc42
153#define USB_BP_14 0xfc44
154#define USB_BP_15 0xfc46
155#define USB_BP2_EN 0xfc48
hayeswangac718b62013-05-02 16:01:25 +0000156
157/* OCP Registers */
158#define OCP_ALDPS_CONFIG 0x2010
159#define OCP_EEE_CONFIG1 0x2080
160#define OCP_EEE_CONFIG2 0x2092
161#define OCP_EEE_CONFIG3 0x2094
hayeswangac244d32014-01-02 11:22:40 +0800162#define OCP_BASE_MII 0xa400
hayeswangac718b62013-05-02 16:01:25 +0000163#define OCP_EEE_AR 0xa41a
164#define OCP_EEE_DATA 0xa41c
hayeswang43779f82014-01-02 11:25:10 +0800165#define OCP_PHY_STATUS 0xa420
hayeswang65b82d62017-06-15 14:44:03 +0800166#define OCP_NCTL_CFG 0xa42c
hayeswang43779f82014-01-02 11:25:10 +0800167#define OCP_POWER_CFG 0xa430
168#define OCP_EEE_CFG 0xa432
169#define OCP_SRAM_ADDR 0xa436
170#define OCP_SRAM_DATA 0xa438
171#define OCP_DOWN_SPEED 0xa442
hayeswangdf35d282014-09-25 20:54:02 +0800172#define OCP_EEE_ABLE 0xa5c4
hayeswang4c4a6b12014-09-25 20:54:00 +0800173#define OCP_EEE_ADV 0xa5d0
hayeswangdf35d282014-09-25 20:54:02 +0800174#define OCP_EEE_LPABLE 0xa5d2
hayeswang2dd49e02015-09-07 11:57:44 +0800175#define OCP_PHY_STATE 0xa708 /* nway state for 8153 */
hayeswang65b82d62017-06-15 14:44:03 +0800176#define OCP_PHY_PATCH_STAT 0xb800
177#define OCP_PHY_PATCH_CMD 0xb820
178#define OCP_ADC_IOFFSET 0xbcfc
hayeswang43779f82014-01-02 11:25:10 +0800179#define OCP_ADC_CFG 0xbc06
hayeswang65b82d62017-06-15 14:44:03 +0800180#define OCP_SYSCLK_CFG 0xc416
hayeswang43779f82014-01-02 11:25:10 +0800181
182/* SRAM Register */
hayeswang65b82d62017-06-15 14:44:03 +0800183#define SRAM_GREEN_CFG 0x8011
hayeswang43779f82014-01-02 11:25:10 +0800184#define SRAM_LPF_CFG 0x8012
185#define SRAM_10M_AMP1 0x8080
186#define SRAM_10M_AMP2 0x8082
187#define SRAM_IMPEDANCE 0x8084
hayeswangac718b62013-05-02 16:01:25 +0000188
189/* PLA_RCR */
190#define RCR_AAP 0x00000001
191#define RCR_APM 0x00000002
192#define RCR_AM 0x00000004
193#define RCR_AB 0x00000008
194#define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
195
196/* PLA_RXFIFO_CTRL0 */
197#define RXFIFO_THR1_NORMAL 0x00080002
198#define RXFIFO_THR1_OOB 0x01800003
199
200/* PLA_RXFIFO_CTRL1 */
201#define RXFIFO_THR2_FULL 0x00000060
202#define RXFIFO_THR2_HIGH 0x00000038
203#define RXFIFO_THR2_OOB 0x0000004a
hayeswang43779f82014-01-02 11:25:10 +0800204#define RXFIFO_THR2_NORMAL 0x00a0
hayeswangac718b62013-05-02 16:01:25 +0000205
206/* PLA_RXFIFO_CTRL2 */
207#define RXFIFO_THR3_FULL 0x00000078
208#define RXFIFO_THR3_HIGH 0x00000048
209#define RXFIFO_THR3_OOB 0x0000005a
hayeswang43779f82014-01-02 11:25:10 +0800210#define RXFIFO_THR3_NORMAL 0x0110
hayeswangac718b62013-05-02 16:01:25 +0000211
212/* PLA_TXFIFO_CTRL */
213#define TXFIFO_THR_NORMAL 0x00400008
hayeswang43779f82014-01-02 11:25:10 +0800214#define TXFIFO_THR_NORMAL2 0x01000008
hayeswangac718b62013-05-02 16:01:25 +0000215
hayeswang65bab842015-02-12 16:20:46 +0800216/* PLA_DMY_REG0 */
217#define ECM_ALDPS 0x0002
218
hayeswangac718b62013-05-02 16:01:25 +0000219/* PLA_FMC */
220#define FMC_FCR_MCU_EN 0x0001
221
222/* PLA_EEEP_CR */
223#define EEEP_CR_EEEP_TX 0x0002
224
hayeswang43779f82014-01-02 11:25:10 +0800225/* PLA_WDT6_CTRL */
226#define WDT6_SET_MODE 0x0010
227
hayeswangac718b62013-05-02 16:01:25 +0000228/* PLA_TCR0 */
229#define TCR0_TX_EMPTY 0x0800
230#define TCR0_AUTO_FIFO 0x0080
231
232/* PLA_TCR1 */
233#define VERSION_MASK 0x7cf0
234
hayeswang69b4b7a2014-07-10 10:58:54 +0800235/* PLA_MTPS */
236#define MTPS_JUMBO (12 * 1024 / 64)
237#define MTPS_DEFAULT (6 * 1024 / 64)
238
hayeswang4f1d4d52014-03-11 16:24:19 +0800239/* PLA_RSTTALLY */
240#define TALLY_RESET 0x0001
241
hayeswangac718b62013-05-02 16:01:25 +0000242/* PLA_CR */
243#define CR_RST 0x10
244#define CR_RE 0x08
245#define CR_TE 0x04
246
247/* PLA_CRWECR */
248#define CRWECR_NORAML 0x00
249#define CRWECR_CONFIG 0xc0
250
251/* PLA_OOB_CTRL */
252#define NOW_IS_OOB 0x80
253#define TXFIFO_EMPTY 0x20
254#define RXFIFO_EMPTY 0x10
255#define LINK_LIST_READY 0x02
256#define DIS_MCU_CLROOB 0x01
257#define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
258
259/* PLA_MISC_1 */
260#define RXDY_GATED_EN 0x0008
261
262/* PLA_SFF_STS_7 */
263#define RE_INIT_LL 0x8000
264#define MCU_BORW_EN 0x4000
265
266/* PLA_CPCR */
267#define CPCR_RX_VLAN 0x0040
268
269/* PLA_CFG_WOL */
270#define MAGIC_EN 0x0001
271
hayeswang43779f82014-01-02 11:25:10 +0800272/* PLA_TEREDO_CFG */
273#define TEREDO_SEL 0x8000
274#define TEREDO_WAKE_MASK 0x7f00
275#define TEREDO_RS_EVENT_MASK 0x00fe
276#define OOB_TEREDO_EN 0x0001
277
hayeswangac718b62013-05-02 16:01:25 +0000278/* PAL_BDC_CR */
279#define ALDPS_PROXY_MODE 0x0001
280
hayeswang65b82d62017-06-15 14:44:03 +0800281/* PLA_EFUSE_CMD */
282#define EFUSE_READ_CMD BIT(15)
283#define EFUSE_DATA_BIT16 BIT(7)
284
hayeswang21ff2e82014-02-18 21:49:06 +0800285/* PLA_CONFIG34 */
286#define LINK_ON_WAKE_EN 0x0010
287#define LINK_OFF_WAKE_EN 0x0008
288
hayeswangac718b62013-05-02 16:01:25 +0000289/* PLA_CONFIG5 */
hayeswang21ff2e82014-02-18 21:49:06 +0800290#define BWF_EN 0x0040
291#define MWF_EN 0x0020
292#define UWF_EN 0x0010
hayeswangac718b62013-05-02 16:01:25 +0000293#define LAN_WAKE_EN 0x0002
294
295/* PLA_LED_FEATURE */
296#define LED_MODE_MASK 0x0700
297
298/* PLA_PHY_PWR */
299#define TX_10M_IDLE_EN 0x0080
300#define PFM_PWM_SWITCH 0x0040
301
302/* PLA_MAC_PWR_CTRL */
303#define D3_CLK_GATED_EN 0x00004000
304#define MCU_CLK_RATIO 0x07010f07
305#define MCU_CLK_RATIO_MASK 0x0f0f0f0f
hayeswang43779f82014-01-02 11:25:10 +0800306#define ALDPS_SPDWN_RATIO 0x0f87
307
308/* PLA_MAC_PWR_CTRL2 */
309#define EEE_SPDWN_RATIO 0x8007
hayeswang65b82d62017-06-15 14:44:03 +0800310#define MAC_CLK_SPDWN_EN BIT(15)
hayeswang43779f82014-01-02 11:25:10 +0800311
312/* PLA_MAC_PWR_CTRL3 */
313#define PKT_AVAIL_SPDWN_EN 0x0100
314#define SUSPEND_SPDWN_EN 0x0004
315#define U1U2_SPDWN_EN 0x0002
316#define L1_SPDWN_EN 0x0001
317
318/* PLA_MAC_PWR_CTRL4 */
319#define PWRSAVE_SPDWN_EN 0x1000
320#define RXDV_SPDWN_EN 0x0800
321#define TX10MIDLE_EN 0x0100
322#define TP100_SPDWN_EN 0x0020
323#define TP500_SPDWN_EN 0x0010
324#define TP1000_SPDWN_EN 0x0008
325#define EEE_SPDWN_EN 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000326
327/* PLA_GPHY_INTR_IMR */
328#define GPHY_STS_MSK 0x0001
329#define SPEED_DOWN_MSK 0x0002
330#define SPDWN_RXDV_MSK 0x0004
331#define SPDWN_LINKCHG_MSK 0x0008
332
333/* PLA_PHYAR */
334#define PHYAR_FLAG 0x80000000
335
336/* PLA_EEE_CR */
337#define EEE_RX_EN 0x0001
338#define EEE_TX_EN 0x0002
339
hayeswang43779f82014-01-02 11:25:10 +0800340/* PLA_BOOT_CTRL */
341#define AUTOLOAD_DONE 0x0002
342
hayeswang65bab842015-02-12 16:20:46 +0800343/* USB_USB2PHY */
344#define USB2PHY_SUSPEND 0x0001
345#define USB2PHY_L1 0x0002
346
347/* USB_SSPHYLINK2 */
348#define pwd_dn_scale_mask 0x3ffe
349#define pwd_dn_scale(x) ((x) << 1)
350
351/* USB_CSR_DUMMY1 */
352#define DYNAMIC_BURST 0x0001
353
354/* USB_CSR_DUMMY2 */
355#define EP4_FULL_FC 0x0001
356
hayeswangac718b62013-05-02 16:01:25 +0000357/* USB_DEV_STAT */
358#define STAT_SPEED_MASK 0x0006
359#define STAT_SPEED_HIGH 0x0000
hayeswanga3cc4652014-07-24 16:37:43 +0800360#define STAT_SPEED_FULL 0x0002
hayeswangac718b62013-05-02 16:01:25 +0000361
hayeswang65b82d62017-06-15 14:44:03 +0800362/* USB_LPM_CONFIG */
363#define LPM_U1U2_EN BIT(0)
364
hayeswangac718b62013-05-02 16:01:25 +0000365/* USB_TX_AGG */
366#define TX_AGG_MAX_THRESHOLD 0x03
367
368/* USB_RX_BUF_TH */
hayeswang43779f82014-01-02 11:25:10 +0800369#define RX_THR_SUPPER 0x0c350180
hayeswang8e1f51b2014-01-02 11:22:41 +0800370#define RX_THR_HIGH 0x7a120180
hayeswang43779f82014-01-02 11:25:10 +0800371#define RX_THR_SLOW 0xffff0180
hayeswang65b82d62017-06-15 14:44:03 +0800372#define RX_THR_B 0x00010001
hayeswangac718b62013-05-02 16:01:25 +0000373
374/* USB_TX_DMA */
375#define TEST_MODE_DISABLE 0x00000001
376#define TX_SIZE_ADJUST1 0x00000100
377
hayeswang93fe9b12016-06-16 10:55:18 +0800378/* USB_BMU_RESET */
379#define BMU_RESET_EP_IN 0x01
380#define BMU_RESET_EP_OUT 0x02
381
hayeswang65b82d62017-06-15 14:44:03 +0800382/* USB_UPT_RXDMA_OWN */
383#define OWN_UPDATE BIT(0)
384#define OWN_CLEAR BIT(1)
385
hayeswangac718b62013-05-02 16:01:25 +0000386/* USB_UPS_CTRL */
387#define POWER_CUT 0x0100
388
389/* USB_PM_CTRL_STATUS */
hayeswang8e1f51b2014-01-02 11:22:41 +0800390#define RESUME_INDICATE 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000391
392/* USB_USB_CTRL */
393#define RX_AGG_DISABLE 0x0010
hayeswange90fba82015-07-31 11:23:39 +0800394#define RX_ZERO_EN 0x0080
hayeswangac718b62013-05-02 16:01:25 +0000395
hayeswang43779f82014-01-02 11:25:10 +0800396/* USB_U2P3_CTRL */
397#define U2P3_ENABLE 0x0001
398
399/* USB_POWER_CUT */
400#define PWR_EN 0x0001
401#define PHASE2_EN 0x0008
hayeswang65b82d62017-06-15 14:44:03 +0800402#define UPS_EN BIT(4)
403#define USP_PREWAKE BIT(5)
hayeswang43779f82014-01-02 11:25:10 +0800404
405/* USB_MISC_0 */
406#define PCUT_STATUS 0x0001
407
hayeswang464ec102015-02-12 14:33:46 +0800408/* USB_RX_EARLY_TIMEOUT */
409#define COALESCE_SUPER 85000U
410#define COALESCE_HIGH 250000U
411#define COALESCE_SLOW 524280U
hayeswang43779f82014-01-02 11:25:10 +0800412
413/* USB_WDT11_CTRL */
414#define TIMER11_EN 0x0001
415
416/* USB_LPM_CTRL */
hayeswang65bab842015-02-12 16:20:46 +0800417/* bit 4 ~ 5: fifo empty boundary */
418#define FIFO_EMPTY_1FB 0x30 /* 0x1fb * 64 = 32448 bytes */
419/* bit 2 ~ 3: LMP timer */
hayeswang43779f82014-01-02 11:25:10 +0800420#define LPM_TIMER_MASK 0x0c
421#define LPM_TIMER_500MS 0x04 /* 500 ms */
422#define LPM_TIMER_500US 0x0c /* 500 us */
hayeswang65bab842015-02-12 16:20:46 +0800423#define ROK_EXIT_LPM 0x02
hayeswang43779f82014-01-02 11:25:10 +0800424
425/* USB_AFE_CTRL2 */
426#define SEN_VAL_MASK 0xf800
427#define SEN_VAL_NORMAL 0xa000
428#define SEL_RXIDLE 0x0100
429
hayeswang65b82d62017-06-15 14:44:03 +0800430/* USB_UPS_CFG */
431#define SAW_CNT_1MS_MASK 0x0fff
432
433/* USB_UPS_FLAGS */
434#define UPS_FLAGS_R_TUNE BIT(0)
435#define UPS_FLAGS_EN_10M_CKDIV BIT(1)
436#define UPS_FLAGS_250M_CKDIV BIT(2)
437#define UPS_FLAGS_EN_ALDPS BIT(3)
438#define UPS_FLAGS_CTAP_SHORT_DIS BIT(4)
439#define UPS_FLAGS_SPEED_MASK (0xf << 16)
440#define ups_flags_speed(x) ((x) << 16)
441#define UPS_FLAGS_EN_EEE BIT(20)
442#define UPS_FLAGS_EN_500M_EEE BIT(21)
443#define UPS_FLAGS_EN_EEE_CKDIV BIT(22)
444#define UPS_FLAGS_EEE_PLLOFF_GIGA BIT(24)
445#define UPS_FLAGS_EEE_CMOD_LV_EN BIT(25)
446#define UPS_FLAGS_EN_GREEN BIT(26)
447#define UPS_FLAGS_EN_FLOW_CTR BIT(27)
448
449enum spd_duplex {
450 NWAY_10M_HALF = 1,
451 NWAY_10M_FULL,
452 NWAY_100M_HALF,
453 NWAY_100M_FULL,
454 NWAY_1000M_FULL,
455 FORCE_10M_HALF,
456 FORCE_10M_FULL,
457 FORCE_100M_HALF,
458 FORCE_100M_FULL,
459};
460
hayeswangac718b62013-05-02 16:01:25 +0000461/* OCP_ALDPS_CONFIG */
462#define ENPWRSAVE 0x8000
463#define ENPDNPS 0x0200
464#define LINKENA 0x0100
465#define DIS_SDSAVE 0x0010
466
hayeswang43779f82014-01-02 11:25:10 +0800467/* OCP_PHY_STATUS */
468#define PHY_STAT_MASK 0x0007
hayeswangc564b872017-06-09 17:11:38 +0800469#define PHY_STAT_EXT_INIT 2
hayeswang43779f82014-01-02 11:25:10 +0800470#define PHY_STAT_LAN_ON 3
471#define PHY_STAT_PWRDN 5
472
hayeswang65b82d62017-06-15 14:44:03 +0800473/* OCP_NCTL_CFG */
474#define PGA_RETURN_EN BIT(1)
475
hayeswang43779f82014-01-02 11:25:10 +0800476/* OCP_POWER_CFG */
477#define EEE_CLKDIV_EN 0x8000
478#define EN_ALDPS 0x0004
479#define EN_10M_PLLOFF 0x0001
480
hayeswangac718b62013-05-02 16:01:25 +0000481/* OCP_EEE_CONFIG1 */
482#define RG_TXLPI_MSK_HFDUP 0x8000
483#define RG_MATCLR_EN 0x4000
484#define EEE_10_CAP 0x2000
485#define EEE_NWAY_EN 0x1000
486#define TX_QUIET_EN 0x0200
487#define RX_QUIET_EN 0x0100
hayeswangd24f6132014-09-25 20:54:01 +0800488#define sd_rise_time_mask 0x0070
hayeswang4c4a6b12014-09-25 20:54:00 +0800489#define sd_rise_time(x) (min(x, 7) << 4) /* bit 4 ~ 6 */
hayeswangac718b62013-05-02 16:01:25 +0000490#define RG_RXLPI_MSK_HFDUP 0x0008
491#define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
492
493/* OCP_EEE_CONFIG2 */
494#define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
495#define RG_DACQUIET_EN 0x0400
496#define RG_LDVQUIET_EN 0x0200
497#define RG_CKRSEL 0x0020
498#define RG_EEEPRG_EN 0x0010
499
500/* OCP_EEE_CONFIG3 */
hayeswangd24f6132014-09-25 20:54:01 +0800501#define fast_snr_mask 0xff80
hayeswang4c4a6b12014-09-25 20:54:00 +0800502#define fast_snr(x) (min(x, 0x1ff) << 7) /* bit 7 ~ 15 */
hayeswangac718b62013-05-02 16:01:25 +0000503#define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
504#define MSK_PH 0x0006 /* bit 0 ~ 3 */
505
506/* OCP_EEE_AR */
507/* bit[15:14] function */
508#define FUN_ADDR 0x0000
509#define FUN_DATA 0x4000
510/* bit[4:0] device addr */
hayeswangac718b62013-05-02 16:01:25 +0000511
hayeswang43779f82014-01-02 11:25:10 +0800512/* OCP_EEE_CFG */
513#define CTAP_SHORT_EN 0x0040
514#define EEE10_EN 0x0010
515
516/* OCP_DOWN_SPEED */
hayeswang65b82d62017-06-15 14:44:03 +0800517#define EN_EEE_CMODE BIT(14)
518#define EN_EEE_1000 BIT(13)
519#define EN_EEE_100 BIT(12)
520#define EN_10M_CLKDIV BIT(11)
hayeswang43779f82014-01-02 11:25:10 +0800521#define EN_10M_BGOFF 0x0080
522
hayeswang2dd49e02015-09-07 11:57:44 +0800523/* OCP_PHY_STATE */
524#define TXDIS_STATE 0x01
525#define ABD_STATE 0x02
526
hayeswang65b82d62017-06-15 14:44:03 +0800527/* OCP_PHY_PATCH_STAT */
528#define PATCH_READY BIT(6)
529
530/* OCP_PHY_PATCH_CMD */
531#define PATCH_REQUEST BIT(4)
532
hayeswang43779f82014-01-02 11:25:10 +0800533/* OCP_ADC_CFG */
534#define CKADSEL_L 0x0100
535#define ADC_EN 0x0080
536#define EN_EMI_L 0x0040
537
hayeswang65b82d62017-06-15 14:44:03 +0800538/* OCP_SYSCLK_CFG */
539#define clk_div_expo(x) (min(x, 5) << 8)
540
541/* SRAM_GREEN_CFG */
542#define GREEN_ETH_EN BIT(15)
543#define R_TUNE_EN BIT(11)
544
hayeswang43779f82014-01-02 11:25:10 +0800545/* SRAM_LPF_CFG */
546#define LPF_AUTO_TUNE 0x8000
547
548/* SRAM_10M_AMP1 */
549#define GDAC_IB_UPALL 0x0008
550
551/* SRAM_10M_AMP2 */
552#define AMP_DN 0x0200
553
554/* SRAM_IMPEDANCE */
555#define RX_DRIVING_MASK 0x6000
556
Mario Limonciello34ee32c2016-07-11 19:58:04 -0500557/* MAC PASSTHRU */
558#define AD_MASK 0xfee0
Mario Limonciello9c273692018-12-11 08:16:14 -0600559#define BND_MASK 0x0004
Mario Limonciello34ee32c2016-07-11 19:58:04 -0500560#define EFUSE 0xcfdb
561#define PASS_THRU_MASK 0x1
562
hayeswangac718b62013-05-02 16:01:25 +0000563enum rtl_register_content {
hayeswang43779f82014-01-02 11:25:10 +0800564 _1000bps = 0x10,
hayeswangac718b62013-05-02 16:01:25 +0000565 _100bps = 0x08,
566 _10bps = 0x04,
567 LINK_STATUS = 0x02,
568 FULL_DUP = 0x01,
569};
570
hayeswang1764bcd2014-08-28 10:24:18 +0800571#define RTL8152_MAX_TX 4
hayeswangebc2ec482013-08-14 20:54:38 +0800572#define RTL8152_MAX_RX 10
hayeswang40a82912013-08-14 20:54:40 +0800573#define INTBUFSIZE 2
hayeswang8e1f51b2014-01-02 11:22:41 +0800574#define TX_ALIGN 4
575#define RX_ALIGN 8
hayeswang40a82912013-08-14 20:54:40 +0800576
577#define INTR_LINK 0x0004
hayeswangebc2ec482013-08-14 20:54:38 +0800578
hayeswangac718b62013-05-02 16:01:25 +0000579#define RTL8152_REQT_READ 0xc0
580#define RTL8152_REQT_WRITE 0x40
581#define RTL8152_REQ_GET_REGS 0x05
582#define RTL8152_REQ_SET_REGS 0x05
583
584#define BYTE_EN_DWORD 0xff
585#define BYTE_EN_WORD 0x33
586#define BYTE_EN_BYTE 0x11
587#define BYTE_EN_SIX_BYTES 0x3f
588#define BYTE_EN_START_MASK 0x0f
589#define BYTE_EN_END_MASK 0xf0
590
hayeswang69b4b7a2014-07-10 10:58:54 +0800591#define RTL8153_MAX_PACKET 9216 /* 9K */
hayeswangb65c0c92017-06-21 11:25:18 +0800592#define RTL8153_MAX_MTU (RTL8153_MAX_PACKET - VLAN_ETH_HLEN - \
593 ETH_FCS_LEN)
594#define RTL8152_RMS (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
hayeswang69b4b7a2014-07-10 10:58:54 +0800595#define RTL8153_RMS RTL8153_MAX_PACKET
hayeswangb8125402014-07-03 11:55:48 +0800596#define RTL8152_TX_TIMEOUT (5 * HZ)
hayeswangd823ab62015-01-12 12:06:23 +0800597#define RTL8152_NAPI_WEIGHT 64
hayeswangb65c0c92017-06-21 11:25:18 +0800598#define rx_reserved_size(x) ((x) + VLAN_ETH_HLEN + ETH_FCS_LEN + \
hayeswangb20cb602017-03-20 16:13:45 +0800599 sizeof(struct rx_desc) + RX_ALIGN)
hayeswangac718b62013-05-02 16:01:25 +0000600
601/* rtl8152 flags */
602enum rtl8152_flags {
603 RTL8152_UNPLUG = 0,
hayeswangac718b62013-05-02 16:01:25 +0000604 RTL8152_SET_RX_MODE,
hayeswang40a82912013-08-14 20:54:40 +0800605 WORK_ENABLE,
606 RTL8152_LINK_CHG,
hayeswang9a4be1b2014-02-18 21:49:07 +0800607 SELECTIVE_SUSPEND,
hayeswangaa66a5f2014-02-18 21:49:04 +0800608 PHY_RESET,
hayeswangd823ab62015-01-12 12:06:23 +0800609 SCHEDULE_NAPI,
hayeswang65b82d62017-06-15 14:44:03 +0800610 GREEN_ETHERNET,
Kai-Heng Feng0b165512018-01-16 16:46:27 +0800611 DELL_TB_RX_AGG_BUG,
hayeswangac718b62013-05-02 16:01:25 +0000612};
613
614/* Define these values to match your device */
615#define VENDOR_ID_REALTEK 0x0bda
René Rebed5b07cc2017-03-28 07:56:51 +0200616#define VENDOR_ID_MICROSOFT 0x045e
hayeswang43779f82014-01-02 11:25:10 +0800617#define VENDOR_ID_SAMSUNG 0x04e8
Christian Hesse347eec32015-03-31 14:10:07 +0200618#define VENDOR_ID_LENOVO 0x17ef
Grant Grundler90841042017-09-28 11:35:00 -0700619#define VENDOR_ID_LINKSYS 0x13b1
Zheng Liud065c3c12015-07-07 13:54:12 -0700620#define VENDOR_ID_NVIDIA 0x0955
Ran Wang9d11b062017-10-23 18:10:23 +0800621#define VENDOR_ID_TPLINK 0x2357
hayeswangac718b62013-05-02 16:01:25 +0000622
623#define MCU_TYPE_PLA 0x0100
624#define MCU_TYPE_USB 0x0000
625
hayeswang4f1d4d52014-03-11 16:24:19 +0800626struct tally_counter {
627 __le64 tx_packets;
628 __le64 rx_packets;
629 __le64 tx_errors;
630 __le32 rx_errors;
631 __le16 rx_missed;
632 __le16 align_errors;
633 __le32 tx_one_collision;
634 __le32 tx_multi_collision;
635 __le64 rx_unicast;
636 __le64 rx_broadcast;
637 __le32 rx_multicast;
638 __le16 tx_aborted;
hayeswangf37119c2014-10-28 14:05:51 +0800639 __le16 tx_underrun;
hayeswang4f1d4d52014-03-11 16:24:19 +0800640};
641
hayeswangac718b62013-05-02 16:01:25 +0000642struct rx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800643 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000644#define RX_LEN_MASK 0x7fff
hayeswang565cab02014-03-07 11:04:38 +0800645
hayeswang500b6d72013-11-20 17:30:57 +0800646 __le32 opts2;
hayeswangf5aaaa62015-02-06 11:30:51 +0800647#define RD_UDP_CS BIT(23)
648#define RD_TCP_CS BIT(22)
649#define RD_IPV6_CS BIT(20)
650#define RD_IPV4_CS BIT(19)
hayeswang565cab02014-03-07 11:04:38 +0800651
hayeswang500b6d72013-11-20 17:30:57 +0800652 __le32 opts3;
hayeswangf5aaaa62015-02-06 11:30:51 +0800653#define IPF BIT(23) /* IP checksum fail */
654#define UDPF BIT(22) /* UDP checksum fail */
655#define TCPF BIT(21) /* TCP checksum fail */
656#define RX_VLAN_TAG BIT(16)
hayeswang565cab02014-03-07 11:04:38 +0800657
hayeswang500b6d72013-11-20 17:30:57 +0800658 __le32 opts4;
659 __le32 opts5;
660 __le32 opts6;
hayeswangac718b62013-05-02 16:01:25 +0000661};
662
663struct tx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800664 __le32 opts1;
hayeswangf5aaaa62015-02-06 11:30:51 +0800665#define TX_FS BIT(31) /* First segment of a packet */
666#define TX_LS BIT(30) /* Final segment of a packet */
667#define GTSENDV4 BIT(28)
668#define GTSENDV6 BIT(27)
hayeswang60c89072014-03-07 11:04:39 +0800669#define GTTCPHO_SHIFT 18
hayeswang6128d1bb2014-03-07 11:04:40 +0800670#define GTTCPHO_MAX 0x7fU
hayeswang60c89072014-03-07 11:04:39 +0800671#define TX_LEN_MAX 0x3ffffU
hayeswang5bd23882013-08-14 20:54:39 +0800672
hayeswang500b6d72013-11-20 17:30:57 +0800673 __le32 opts2;
hayeswangf5aaaa62015-02-06 11:30:51 +0800674#define UDP_CS BIT(31) /* Calculate UDP/IP checksum */
675#define TCP_CS BIT(30) /* Calculate TCP/IP checksum */
676#define IPV4_CS BIT(29) /* Calculate IPv4 checksum */
677#define IPV6_CS BIT(28) /* Calculate IPv6 checksum */
hayeswang60c89072014-03-07 11:04:39 +0800678#define MSS_SHIFT 17
679#define MSS_MAX 0x7ffU
680#define TCPHO_SHIFT 17
hayeswang6128d1bb2014-03-07 11:04:40 +0800681#define TCPHO_MAX 0x7ffU
hayeswangf5aaaa62015-02-06 11:30:51 +0800682#define TX_VLAN_TAG BIT(16)
hayeswangac718b62013-05-02 16:01:25 +0000683};
684
hayeswangdff4e8a2013-08-16 16:09:33 +0800685struct r8152;
686
hayeswangebc2ec482013-08-14 20:54:38 +0800687struct rx_agg {
688 struct list_head list;
689 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800690 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800691 void *buffer;
692 void *head;
693};
694
695struct tx_agg {
696 struct list_head list;
697 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800698 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800699 void *buffer;
700 void *head;
701 u32 skb_num;
702 u32 skb_len;
703};
704
hayeswangac718b62013-05-02 16:01:25 +0000705struct r8152 {
706 unsigned long flags;
707 struct usb_device *udev;
hayeswangd823ab62015-01-12 12:06:23 +0800708 struct napi_struct napi;
hayeswang40a82912013-08-14 20:54:40 +0800709 struct usb_interface *intf;
hayeswangac718b62013-05-02 16:01:25 +0000710 struct net_device *netdev;
hayeswang40a82912013-08-14 20:54:40 +0800711 struct urb *intr_urb;
hayeswangebc2ec482013-08-14 20:54:38 +0800712 struct tx_agg tx_info[RTL8152_MAX_TX];
713 struct rx_agg rx_info[RTL8152_MAX_RX];
714 struct list_head rx_done, tx_free;
hayeswangd823ab62015-01-12 12:06:23 +0800715 struct sk_buff_head tx_queue, rx_queue;
hayeswangebc2ec482013-08-14 20:54:38 +0800716 spinlock_t rx_lock, tx_lock;
hayeswanga028a9e2016-06-13 17:49:36 +0800717 struct delayed_work schedule, hw_phy_work;
hayeswangac718b62013-05-02 16:01:25 +0000718 struct mii_if_info mii;
hayeswangb5403272014-10-09 18:00:26 +0800719 struct mutex control; /* use for hw setting */
hayeswang5ee3c602016-01-07 17:12:17 +0800720#ifdef CONFIG_PM_SLEEP
721 struct notifier_block pm_notifier;
722#endif
hayeswangc81229c2014-01-02 11:22:42 +0800723
724 struct rtl_ops {
725 void (*init)(struct r8152 *);
726 int (*enable)(struct r8152 *);
727 void (*disable)(struct r8152 *);
hayeswang7e9da482014-02-18 21:49:05 +0800728 void (*up)(struct r8152 *);
hayeswangc81229c2014-01-02 11:22:42 +0800729 void (*down)(struct r8152 *);
730 void (*unload)(struct r8152 *);
hayeswangdf35d282014-09-25 20:54:02 +0800731 int (*eee_get)(struct r8152 *, struct ethtool_eee *);
732 int (*eee_set)(struct r8152 *, struct ethtool_eee *);
hayeswang2dd49e02015-09-07 11:57:44 +0800733 bool (*in_nway)(struct r8152 *);
hayeswanga028a9e2016-06-13 17:49:36 +0800734 void (*hw_phy_cfg)(struct r8152 *);
hayeswang2609af12016-07-05 16:11:46 +0800735 void (*autosuspend_en)(struct r8152 *tp, bool enable);
hayeswangc81229c2014-01-02 11:22:42 +0800736 } rtl_ops;
737
hayeswang40a82912013-08-14 20:54:40 +0800738 int intr_interval;
hayeswang21ff2e82014-02-18 21:49:06 +0800739 u32 saved_wolopts;
hayeswangac718b62013-05-02 16:01:25 +0000740 u32 msg_enable;
hayeswangdd1b1192013-11-20 17:30:56 +0800741 u32 tx_qlen;
hayeswang464ec102015-02-12 14:33:46 +0800742 u32 coalesce;
hayeswangac718b62013-05-02 16:01:25 +0000743 u16 ocp_base;
hayeswangaa7e26b2016-06-13 17:49:38 +0800744 u16 speed;
hayeswang40a82912013-08-14 20:54:40 +0800745 u8 *intr_buff;
hayeswangac718b62013-05-02 16:01:25 +0000746 u8 version;
hayeswangaa7e26b2016-06-13 17:49:38 +0800747 u8 duplex;
748 u8 autoneg;
hayeswangac718b62013-05-02 16:01:25 +0000749};
750
751enum rtl_version {
752 RTL_VER_UNKNOWN = 0,
753 RTL_VER_01,
hayeswang43779f82014-01-02 11:25:10 +0800754 RTL_VER_02,
755 RTL_VER_03,
756 RTL_VER_04,
757 RTL_VER_05,
hayeswangfb02eb42015-07-22 15:27:41 +0800758 RTL_VER_06,
hayeswangc27b32c2017-06-15 14:44:02 +0800759 RTL_VER_07,
hayeswang65b82d62017-06-15 14:44:03 +0800760 RTL_VER_08,
761 RTL_VER_09,
hayeswang43779f82014-01-02 11:25:10 +0800762 RTL_VER_MAX
hayeswangac718b62013-05-02 16:01:25 +0000763};
764
hayeswang60c89072014-03-07 11:04:39 +0800765enum tx_csum_stat {
766 TX_CSUM_SUCCESS = 0,
767 TX_CSUM_TSO,
768 TX_CSUM_NONE
769};
770
hayeswangac718b62013-05-02 16:01:25 +0000771/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
772 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
773 */
774static const int multicast_filter_limit = 32;
hayeswang52aec122014-09-02 10:27:52 +0800775static unsigned int agg_buf_sz = 16384;
hayeswangac718b62013-05-02 16:01:25 +0000776
hayeswang52aec122014-09-02 10:27:52 +0800777#define RTL_LIMITED_TSO_SIZE (agg_buf_sz - sizeof(struct tx_desc) - \
hayeswangb65c0c92017-06-21 11:25:18 +0800778 VLAN_ETH_HLEN - ETH_FCS_LEN)
hayeswang60c89072014-03-07 11:04:39 +0800779
hayeswangac718b62013-05-02 16:01:25 +0000780static
781int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
782{
hayeswang31787f52013-07-31 17:21:25 +0800783 int ret;
784 void *tmp;
785
786 tmp = kmalloc(size, GFP_KERNEL);
787 if (!tmp)
788 return -ENOMEM;
789
790 ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800791 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
792 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800793
794 memcpy(data, tmp, size);
795 kfree(tmp);
796
797 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000798}
799
800static
801int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
802{
hayeswang31787f52013-07-31 17:21:25 +0800803 int ret;
804 void *tmp;
805
Benoit Tainec4438f02014-05-26 17:21:23 +0200806 tmp = kmemdup(data, size, GFP_KERNEL);
hayeswang31787f52013-07-31 17:21:25 +0800807 if (!tmp)
808 return -ENOMEM;
809
hayeswang31787f52013-07-31 17:21:25 +0800810 ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800811 RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
812 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800813
814 kfree(tmp);
hayeswangdb8515e2014-03-06 15:07:16 +0800815
hayeswang31787f52013-07-31 17:21:25 +0800816 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000817}
818
819static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
hayeswangb209af92014-08-25 15:53:00 +0800820 void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000821{
hayeswang45f4a192014-01-06 17:08:41 +0800822 u16 limit = 64;
823 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +0000824
825 if (test_bit(RTL8152_UNPLUG, &tp->flags))
826 return -ENODEV;
827
828 /* both size and indix must be 4 bytes align */
829 if ((size & 3) || !size || (index & 3) || !data)
830 return -EPERM;
831
832 if ((u32)index + (u32)size > 0xffff)
833 return -EPERM;
834
835 while (size) {
836 if (size > limit) {
837 ret = get_registers(tp, index, type, limit, data);
838 if (ret < 0)
839 break;
840
841 index += limit;
842 data += limit;
843 size -= limit;
844 } else {
845 ret = get_registers(tp, index, type, size, data);
846 if (ret < 0)
847 break;
848
849 index += size;
850 data += size;
851 size = 0;
852 break;
853 }
854 }
855
hayeswang67610492014-10-30 11:46:40 +0800856 if (ret == -ENODEV)
857 set_bit(RTL8152_UNPLUG, &tp->flags);
858
hayeswangac718b62013-05-02 16:01:25 +0000859 return ret;
860}
861
862static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
hayeswangb209af92014-08-25 15:53:00 +0800863 u16 size, void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000864{
hayeswang45f4a192014-01-06 17:08:41 +0800865 int ret;
866 u16 byteen_start, byteen_end, byen;
867 u16 limit = 512;
hayeswangac718b62013-05-02 16:01:25 +0000868
869 if (test_bit(RTL8152_UNPLUG, &tp->flags))
870 return -ENODEV;
871
872 /* both size and indix must be 4 bytes align */
873 if ((size & 3) || !size || (index & 3) || !data)
874 return -EPERM;
875
876 if ((u32)index + (u32)size > 0xffff)
877 return -EPERM;
878
879 byteen_start = byteen & BYTE_EN_START_MASK;
880 byteen_end = byteen & BYTE_EN_END_MASK;
881
882 byen = byteen_start | (byteen_start << 4);
883 ret = set_registers(tp, index, type | byen, 4, data);
884 if (ret < 0)
885 goto error1;
886
887 index += 4;
888 data += 4;
889 size -= 4;
890
891 if (size) {
892 size -= 4;
893
894 while (size) {
895 if (size > limit) {
896 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800897 type | BYTE_EN_DWORD,
898 limit, data);
hayeswangac718b62013-05-02 16:01:25 +0000899 if (ret < 0)
900 goto error1;
901
902 index += limit;
903 data += limit;
904 size -= limit;
905 } else {
906 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800907 type | BYTE_EN_DWORD,
908 size, data);
hayeswangac718b62013-05-02 16:01:25 +0000909 if (ret < 0)
910 goto error1;
911
912 index += size;
913 data += size;
914 size = 0;
915 break;
916 }
917 }
918
919 byen = byteen_end | (byteen_end >> 4);
920 ret = set_registers(tp, index, type | byen, 4, data);
921 if (ret < 0)
922 goto error1;
923 }
924
925error1:
hayeswang67610492014-10-30 11:46:40 +0800926 if (ret == -ENODEV)
927 set_bit(RTL8152_UNPLUG, &tp->flags);
928
hayeswangac718b62013-05-02 16:01:25 +0000929 return ret;
930}
931
932static inline
933int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
934{
935 return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
936}
937
938static inline
939int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
940{
941 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
942}
943
944static inline
hayeswangac718b62013-05-02 16:01:25 +0000945int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
946{
947 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
948}
949
950static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
951{
hayeswangc8826de2013-07-31 17:21:26 +0800952 __le32 data;
hayeswangac718b62013-05-02 16:01:25 +0000953
hayeswangc8826de2013-07-31 17:21:26 +0800954 generic_ocp_read(tp, index, sizeof(data), &data, type);
hayeswangac718b62013-05-02 16:01:25 +0000955
956 return __le32_to_cpu(data);
957}
958
959static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
960{
hayeswangc8826de2013-07-31 17:21:26 +0800961 __le32 tmp = __cpu_to_le32(data);
962
963 generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000964}
965
966static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
967{
968 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800969 __le32 tmp;
hayeswangd8fbd272017-06-15 14:44:04 +0800970 u16 byen = BYTE_EN_WORD;
hayeswangac718b62013-05-02 16:01:25 +0000971 u8 shift = index & 2;
972
973 index &= ~3;
hayeswangd8fbd272017-06-15 14:44:04 +0800974 byen <<= shift;
hayeswangac718b62013-05-02 16:01:25 +0000975
hayeswangd8fbd272017-06-15 14:44:04 +0800976 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type | byen);
hayeswangac718b62013-05-02 16:01:25 +0000977
hayeswangc8826de2013-07-31 17:21:26 +0800978 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000979 data >>= (shift * 8);
980 data &= 0xffff;
981
982 return (u16)data;
983}
984
985static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
986{
hayeswangc8826de2013-07-31 17:21:26 +0800987 u32 mask = 0xffff;
988 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000989 u16 byen = BYTE_EN_WORD;
990 u8 shift = index & 2;
991
992 data &= mask;
993
994 if (index & 2) {
995 byen <<= shift;
996 mask <<= (shift * 8);
997 data <<= (shift * 8);
998 index &= ~3;
999 }
1000
hayeswangc8826de2013-07-31 17:21:26 +08001001 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +00001002
hayeswangc8826de2013-07-31 17:21:26 +08001003 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001004}
1005
1006static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
1007{
1008 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +08001009 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +00001010 u8 shift = index & 3;
1011
1012 index &= ~3;
1013
hayeswangc8826de2013-07-31 17:21:26 +08001014 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001015
hayeswangc8826de2013-07-31 17:21:26 +08001016 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +00001017 data >>= (shift * 8);
1018 data &= 0xff;
1019
1020 return (u8)data;
1021}
1022
1023static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
1024{
hayeswangc8826de2013-07-31 17:21:26 +08001025 u32 mask = 0xff;
1026 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +00001027 u16 byen = BYTE_EN_BYTE;
1028 u8 shift = index & 3;
1029
1030 data &= mask;
1031
1032 if (index & 3) {
1033 byen <<= shift;
1034 mask <<= (shift * 8);
1035 data <<= (shift * 8);
1036 index &= ~3;
1037 }
1038
hayeswangc8826de2013-07-31 17:21:26 +08001039 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +00001040
hayeswangc8826de2013-07-31 17:21:26 +08001041 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001042}
1043
hayeswangac244d32014-01-02 11:22:40 +08001044static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
1045{
1046 u16 ocp_base, ocp_index;
1047
1048 ocp_base = addr & 0xf000;
1049 if (ocp_base != tp->ocp_base) {
1050 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1051 tp->ocp_base = ocp_base;
1052 }
1053
1054 ocp_index = (addr & 0x0fff) | 0xb000;
1055 return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
1056}
1057
hayeswange3fe0b12014-01-02 11:22:39 +08001058static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
1059{
1060 u16 ocp_base, ocp_index;
1061
1062 ocp_base = addr & 0xf000;
1063 if (ocp_base != tp->ocp_base) {
1064 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1065 tp->ocp_base = ocp_base;
1066 }
1067
1068 ocp_index = (addr & 0x0fff) | 0xb000;
1069 ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
1070}
1071
hayeswangac244d32014-01-02 11:22:40 +08001072static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
hayeswangac718b62013-05-02 16:01:25 +00001073{
hayeswangac244d32014-01-02 11:22:40 +08001074 ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
hayeswangac718b62013-05-02 16:01:25 +00001075}
1076
hayeswangac244d32014-01-02 11:22:40 +08001077static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
hayeswangac718b62013-05-02 16:01:25 +00001078{
hayeswangac244d32014-01-02 11:22:40 +08001079 return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
hayeswangac718b62013-05-02 16:01:25 +00001080}
1081
hayeswang43779f82014-01-02 11:25:10 +08001082static void sram_write(struct r8152 *tp, u16 addr, u16 data)
1083{
1084 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1085 ocp_reg_write(tp, OCP_SRAM_DATA, data);
1086}
1087
hayeswang65b82d62017-06-15 14:44:03 +08001088static u16 sram_read(struct r8152 *tp, u16 addr)
1089{
1090 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1091 return ocp_reg_read(tp, OCP_SRAM_DATA);
1092}
1093
hayeswangac718b62013-05-02 16:01:25 +00001094static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
1095{
1096 struct r8152 *tp = netdev_priv(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001097 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001098
hayeswang68714382014-04-11 17:54:31 +08001099 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1100 return -ENODEV;
1101
hayeswangac718b62013-05-02 16:01:25 +00001102 if (phy_id != R8152_PHY_ID)
1103 return -EINVAL;
1104
hayeswang9a4be1b2014-02-18 21:49:07 +08001105 ret = r8152_mdio_read(tp, reg);
1106
hayeswang9a4be1b2014-02-18 21:49:07 +08001107 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001108}
1109
1110static
1111void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
1112{
1113 struct r8152 *tp = netdev_priv(netdev);
1114
hayeswang68714382014-04-11 17:54:31 +08001115 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1116 return;
1117
hayeswangac718b62013-05-02 16:01:25 +00001118 if (phy_id != R8152_PHY_ID)
1119 return;
1120
1121 r8152_mdio_write(tp, reg, val);
1122}
1123
hayeswangb209af92014-08-25 15:53:00 +08001124static int
1125r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001126
hayeswang8ba789a2014-09-04 16:15:41 +08001127static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
1128{
1129 struct r8152 *tp = netdev_priv(netdev);
1130 struct sockaddr *addr = p;
hayeswangea6a7112014-10-02 17:03:12 +08001131 int ret = -EADDRNOTAVAIL;
hayeswang8ba789a2014-09-04 16:15:41 +08001132
1133 if (!is_valid_ether_addr(addr->sa_data))
hayeswangea6a7112014-10-02 17:03:12 +08001134 goto out1;
1135
1136 ret = usb_autopm_get_interface(tp->intf);
1137 if (ret < 0)
1138 goto out1;
hayeswang8ba789a2014-09-04 16:15:41 +08001139
hayeswangb5403272014-10-09 18:00:26 +08001140 mutex_lock(&tp->control);
1141
hayeswang8ba789a2014-09-04 16:15:41 +08001142 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1143
1144 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
1145 pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
1146 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
1147
hayeswangb5403272014-10-09 18:00:26 +08001148 mutex_unlock(&tp->control);
1149
hayeswangea6a7112014-10-02 17:03:12 +08001150 usb_autopm_put_interface(tp->intf);
1151out1:
1152 return ret;
hayeswang8ba789a2014-09-04 16:15:41 +08001153}
1154
Mario Limonciello9c273692018-12-11 08:16:14 -06001155/* Devices containing proper chips can support a persistent
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001156 * host system provided MAC address.
1157 * Examples of this are Dell TB15 and Dell WD15 docks
1158 */
1159static int vendor_mac_passthru_addr_read(struct r8152 *tp, struct sockaddr *sa)
1160{
1161 acpi_status status;
1162 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1163 union acpi_object *obj;
1164 int ret = -EINVAL;
1165 u32 ocp_data;
1166 unsigned char buf[6];
1167
1168 /* test for -AD variant of RTL8153 */
1169 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
Mario Limonciello9c273692018-12-11 08:16:14 -06001170 if ((ocp_data & AD_MASK) == 0x1000) {
1171 /* test for MAC address pass-through bit */
1172 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, EFUSE);
1173 if ((ocp_data & PASS_THRU_MASK) != 1) {
1174 netif_dbg(tp, probe, tp->netdev,
1175 "No efuse for RTL8153-AD MAC pass through\n");
1176 return -ENODEV;
1177 }
1178 } else {
1179 /* test for RTL8153-BND */
1180 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
1181 if ((ocp_data & BND_MASK) == 0) {
1182 netif_dbg(tp, probe, tp->netdev,
1183 "Invalid variant for MAC pass through\n");
1184 return -ENODEV;
1185 }
1186 }
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001187
1188 /* returns _AUXMAC_#AABBCCDDEEFF# */
1189 status = acpi_evaluate_object(NULL, "\\_SB.AMAC", NULL, &buffer);
1190 obj = (union acpi_object *)buffer.pointer;
1191 if (!ACPI_SUCCESS(status))
1192 return -ENODEV;
1193 if (obj->type != ACPI_TYPE_BUFFER || obj->string.length != 0x17) {
1194 netif_warn(tp, probe, tp->netdev,
hayeswang53700f02016-09-01 17:01:42 +08001195 "Invalid buffer for pass-thru MAC addr: (%d, %d)\n",
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001196 obj->type, obj->string.length);
1197 goto amacout;
1198 }
1199 if (strncmp(obj->string.pointer, "_AUXMAC_#", 9) != 0 ||
1200 strncmp(obj->string.pointer + 0x15, "#", 1) != 0) {
1201 netif_warn(tp, probe, tp->netdev,
1202 "Invalid header when reading pass-thru MAC addr\n");
1203 goto amacout;
1204 }
1205 ret = hex2bin(buf, obj->string.pointer + 9, 6);
1206 if (!(ret == 0 && is_valid_ether_addr(buf))) {
1207 netif_warn(tp, probe, tp->netdev,
hayeswang53700f02016-09-01 17:01:42 +08001208 "Invalid MAC for pass-thru MAC addr: %d, %pM\n",
1209 ret, buf);
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001210 ret = -EINVAL;
1211 goto amacout;
1212 }
1213 memcpy(sa->sa_data, buf, 6);
1214 ether_addr_copy(tp->netdev->dev_addr, sa->sa_data);
1215 netif_info(tp, probe, tp->netdev,
1216 "Using pass-thru MAC addr %pM\n", sa->sa_data);
1217
1218amacout:
1219 kfree(obj);
1220 return ret;
1221}
1222
hayeswang179bb6d2014-09-04 16:15:42 +08001223static int set_ethernet_addr(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00001224{
1225 struct net_device *dev = tp->netdev;
hayeswang179bb6d2014-09-04 16:15:42 +08001226 struct sockaddr sa;
hayeswang8a91c822014-02-18 21:49:01 +08001227 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001228
hayeswang53700f02016-09-01 17:01:42 +08001229 if (tp->version == RTL_VER_01) {
hayeswang179bb6d2014-09-04 16:15:42 +08001230 ret = pla_ocp_read(tp, PLA_IDR, 8, sa.sa_data);
hayeswang53700f02016-09-01 17:01:42 +08001231 } else {
Mario Limonciello9c273692018-12-11 08:16:14 -06001232 /* if device doesn't support MAC pass through this will
1233 * be expected to be non-zero
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001234 */
1235 ret = vendor_mac_passthru_addr_read(tp, &sa);
1236 if (ret < 0)
1237 ret = pla_ocp_read(tp, PLA_BACKUP, 8, sa.sa_data);
1238 }
hayeswang8a91c822014-02-18 21:49:01 +08001239
1240 if (ret < 0) {
hayeswang179bb6d2014-09-04 16:15:42 +08001241 netif_err(tp, probe, dev, "Get ether addr fail\n");
1242 } else if (!is_valid_ether_addr(sa.sa_data)) {
1243 netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1244 sa.sa_data);
1245 eth_hw_addr_random(dev);
1246 ether_addr_copy(sa.sa_data, dev->dev_addr);
1247 ret = rtl8152_set_mac_address(dev, &sa);
1248 netif_info(tp, probe, dev, "Random ether addr %pM\n",
1249 sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001250 } else {
hayeswang179bb6d2014-09-04 16:15:42 +08001251 if (tp->version == RTL_VER_01)
1252 ether_addr_copy(dev->dev_addr, sa.sa_data);
1253 else
1254 ret = rtl8152_set_mac_address(dev, &sa);
hayeswangac718b62013-05-02 16:01:25 +00001255 }
hayeswang179bb6d2014-09-04 16:15:42 +08001256
1257 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001258}
1259
hayeswangac718b62013-05-02 16:01:25 +00001260static void read_bulk_callback(struct urb *urb)
1261{
hayeswangac718b62013-05-02 16:01:25 +00001262 struct net_device *netdev;
hayeswangac718b62013-05-02 16:01:25 +00001263 int status = urb->status;
hayeswangebc2ec482013-08-14 20:54:38 +08001264 struct rx_agg *agg;
1265 struct r8152 *tp;
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001266 unsigned long flags;
hayeswangac718b62013-05-02 16:01:25 +00001267
hayeswangebc2ec482013-08-14 20:54:38 +08001268 agg = urb->context;
1269 if (!agg)
1270 return;
1271
1272 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001273 if (!tp)
1274 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001275
hayeswangac718b62013-05-02 16:01:25 +00001276 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1277 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001278
1279 if (!test_bit(WORK_ENABLE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00001280 return;
1281
hayeswangebc2ec482013-08-14 20:54:38 +08001282 netdev = tp->netdev;
hayeswang7559fb2f2013-08-16 16:09:38 +08001283
1284 /* When link down, the driver would cancel all bulks. */
1285 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08001286 if (!netif_carrier_ok(netdev))
1287 return;
1288
hayeswang9a4be1b2014-02-18 21:49:07 +08001289 usb_mark_last_busy(tp->udev);
1290
hayeswangac718b62013-05-02 16:01:25 +00001291 switch (status) {
1292 case 0:
hayeswangebc2ec482013-08-14 20:54:38 +08001293 if (urb->actual_length < ETH_ZLEN)
1294 break;
1295
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001296 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001297 list_add_tail(&agg->list, &tp->rx_done);
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001298 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangd823ab62015-01-12 12:06:23 +08001299 napi_schedule(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08001300 return;
hayeswangac718b62013-05-02 16:01:25 +00001301 case -ESHUTDOWN:
1302 set_bit(RTL8152_UNPLUG, &tp->flags);
1303 netif_device_detach(tp->netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08001304 return;
hayeswangac718b62013-05-02 16:01:25 +00001305 case -ENOENT:
1306 return; /* the urb is in unlink state */
1307 case -ETIME:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001308 if (net_ratelimit())
1309 netdev_warn(netdev, "maybe reset is needed?\n");
hayeswangebc2ec482013-08-14 20:54:38 +08001310 break;
hayeswangac718b62013-05-02 16:01:25 +00001311 default:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001312 if (net_ratelimit())
1313 netdev_warn(netdev, "Rx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001314 break;
hayeswangac718b62013-05-02 16:01:25 +00001315 }
1316
hayeswanga0fccd42014-11-20 10:29:05 +08001317 r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangac718b62013-05-02 16:01:25 +00001318}
1319
1320static void write_bulk_callback(struct urb *urb)
1321{
hayeswangebc2ec482013-08-14 20:54:38 +08001322 struct net_device_stats *stats;
hayeswangd104eaf2014-03-06 15:07:17 +08001323 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08001324 struct tx_agg *agg;
hayeswangac718b62013-05-02 16:01:25 +00001325 struct r8152 *tp;
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001326 unsigned long flags;
hayeswangac718b62013-05-02 16:01:25 +00001327 int status = urb->status;
1328
hayeswangebc2ec482013-08-14 20:54:38 +08001329 agg = urb->context;
1330 if (!agg)
1331 return;
1332
1333 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001334 if (!tp)
1335 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001336
hayeswangd104eaf2014-03-06 15:07:17 +08001337 netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001338 stats = &netdev->stats;
hayeswangebc2ec482013-08-14 20:54:38 +08001339 if (status) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08001340 if (net_ratelimit())
hayeswangd104eaf2014-03-06 15:07:17 +08001341 netdev_warn(netdev, "Tx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001342 stats->tx_errors += agg->skb_num;
1343 } else {
1344 stats->tx_packets += agg->skb_num;
1345 stats->tx_bytes += agg->skb_len;
1346 }
1347
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001348 spin_lock_irqsave(&tp->tx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001349 list_add_tail(&agg->list, &tp->tx_free);
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001350 spin_unlock_irqrestore(&tp->tx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001351
hayeswang9a4be1b2014-02-18 21:49:07 +08001352 usb_autopm_put_interface_async(tp->intf);
1353
hayeswangd104eaf2014-03-06 15:07:17 +08001354 if (!netif_carrier_ok(netdev))
hayeswangac718b62013-05-02 16:01:25 +00001355 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001356
1357 if (!test_bit(WORK_ENABLE, &tp->flags))
1358 return;
1359
1360 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1361 return;
1362
1363 if (!skb_queue_empty(&tp->tx_queue))
hayeswangd823ab62015-01-12 12:06:23 +08001364 napi_schedule(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08001365}
1366
hayeswang40a82912013-08-14 20:54:40 +08001367static void intr_callback(struct urb *urb)
1368{
1369 struct r8152 *tp;
hayeswang500b6d72013-11-20 17:30:57 +08001370 __le16 *d;
hayeswang40a82912013-08-14 20:54:40 +08001371 int status = urb->status;
1372 int res;
1373
1374 tp = urb->context;
1375 if (!tp)
1376 return;
1377
1378 if (!test_bit(WORK_ENABLE, &tp->flags))
1379 return;
1380
1381 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1382 return;
1383
1384 switch (status) {
1385 case 0: /* success */
1386 break;
1387 case -ECONNRESET: /* unlink */
1388 case -ESHUTDOWN:
1389 netif_device_detach(tp->netdev);
Gustavo A. R. Silva9ca78672018-06-28 13:50:48 -05001390 /* fall through */
hayeswang40a82912013-08-14 20:54:40 +08001391 case -ENOENT:
hayeswangd59c8762014-10-31 13:35:57 +08001392 case -EPROTO:
1393 netif_info(tp, intr, tp->netdev,
1394 "Stop submitting intr, status %d\n", status);
hayeswang40a82912013-08-14 20:54:40 +08001395 return;
1396 case -EOVERFLOW:
1397 netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1398 goto resubmit;
1399 /* -EPIPE: should clear the halt */
1400 default:
1401 netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1402 goto resubmit;
1403 }
1404
1405 d = urb->transfer_buffer;
1406 if (INTR_LINK & __le16_to_cpu(d[0])) {
hayeswang51d979f2015-02-06 11:30:47 +08001407 if (!netif_carrier_ok(tp->netdev)) {
hayeswang40a82912013-08-14 20:54:40 +08001408 set_bit(RTL8152_LINK_CHG, &tp->flags);
1409 schedule_delayed_work(&tp->schedule, 0);
1410 }
1411 } else {
hayeswang51d979f2015-02-06 11:30:47 +08001412 if (netif_carrier_ok(tp->netdev)) {
hayeswang2f25abe2017-03-23 19:14:19 +08001413 netif_stop_queue(tp->netdev);
hayeswang40a82912013-08-14 20:54:40 +08001414 set_bit(RTL8152_LINK_CHG, &tp->flags);
1415 schedule_delayed_work(&tp->schedule, 0);
1416 }
1417 }
1418
1419resubmit:
1420 res = usb_submit_urb(urb, GFP_ATOMIC);
hayeswang67610492014-10-30 11:46:40 +08001421 if (res == -ENODEV) {
1422 set_bit(RTL8152_UNPLUG, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08001423 netif_device_detach(tp->netdev);
hayeswang67610492014-10-30 11:46:40 +08001424 } else if (res) {
hayeswang40a82912013-08-14 20:54:40 +08001425 netif_err(tp, intr, tp->netdev,
Hayes Wang4a8deae2014-01-07 11:18:22 +08001426 "can't resubmit intr, status %d\n", res);
hayeswang67610492014-10-30 11:46:40 +08001427 }
hayeswang40a82912013-08-14 20:54:40 +08001428}
1429
hayeswangebc2ec482013-08-14 20:54:38 +08001430static inline void *rx_agg_align(void *data)
1431{
hayeswang8e1f51b2014-01-02 11:22:41 +08001432 return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001433}
1434
1435static inline void *tx_agg_align(void *data)
1436{
hayeswang8e1f51b2014-01-02 11:22:41 +08001437 return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001438}
1439
1440static void free_all_mem(struct r8152 *tp)
1441{
1442 int i;
1443
1444 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001445 usb_free_urb(tp->rx_info[i].urb);
1446 tp->rx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001447
hayeswang9629e3c2014-01-15 10:42:15 +08001448 kfree(tp->rx_info[i].buffer);
1449 tp->rx_info[i].buffer = NULL;
1450 tp->rx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001451 }
1452
1453 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001454 usb_free_urb(tp->tx_info[i].urb);
1455 tp->tx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001456
hayeswang9629e3c2014-01-15 10:42:15 +08001457 kfree(tp->tx_info[i].buffer);
1458 tp->tx_info[i].buffer = NULL;
1459 tp->tx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001460 }
hayeswang40a82912013-08-14 20:54:40 +08001461
hayeswang9629e3c2014-01-15 10:42:15 +08001462 usb_free_urb(tp->intr_urb);
1463 tp->intr_urb = NULL;
hayeswang40a82912013-08-14 20:54:40 +08001464
hayeswang9629e3c2014-01-15 10:42:15 +08001465 kfree(tp->intr_buff);
1466 tp->intr_buff = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001467}
1468
1469static int alloc_all_mem(struct r8152 *tp)
1470{
1471 struct net_device *netdev = tp->netdev;
hayeswang40a82912013-08-14 20:54:40 +08001472 struct usb_interface *intf = tp->intf;
1473 struct usb_host_interface *alt = intf->cur_altsetting;
1474 struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
hayeswangebc2ec482013-08-14 20:54:38 +08001475 struct urb *urb;
1476 int node, i;
1477 u8 *buf;
1478
1479 node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1480
1481 spin_lock_init(&tp->rx_lock);
1482 spin_lock_init(&tp->tx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001483 INIT_LIST_HEAD(&tp->tx_free);
hayeswang98d068a2017-03-14 14:15:20 +08001484 INIT_LIST_HEAD(&tp->rx_done);
hayeswangebc2ec482013-08-14 20:54:38 +08001485 skb_queue_head_init(&tp->tx_queue);
hayeswangd823ab62015-01-12 12:06:23 +08001486 skb_queue_head_init(&tp->rx_queue);
hayeswangebc2ec482013-08-14 20:54:38 +08001487
1488 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001489 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001490 if (!buf)
1491 goto err1;
1492
1493 if (buf != rx_agg_align(buf)) {
1494 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001495 buf = kmalloc_node(agg_buf_sz + RX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001496 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001497 if (!buf)
1498 goto err1;
1499 }
1500
1501 urb = usb_alloc_urb(0, GFP_KERNEL);
1502 if (!urb) {
1503 kfree(buf);
1504 goto err1;
1505 }
1506
1507 INIT_LIST_HEAD(&tp->rx_info[i].list);
1508 tp->rx_info[i].context = tp;
1509 tp->rx_info[i].urb = urb;
1510 tp->rx_info[i].buffer = buf;
1511 tp->rx_info[i].head = rx_agg_align(buf);
1512 }
1513
1514 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001515 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001516 if (!buf)
1517 goto err1;
1518
1519 if (buf != tx_agg_align(buf)) {
1520 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001521 buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001522 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001523 if (!buf)
1524 goto err1;
1525 }
1526
1527 urb = usb_alloc_urb(0, GFP_KERNEL);
1528 if (!urb) {
1529 kfree(buf);
1530 goto err1;
1531 }
1532
1533 INIT_LIST_HEAD(&tp->tx_info[i].list);
1534 tp->tx_info[i].context = tp;
1535 tp->tx_info[i].urb = urb;
1536 tp->tx_info[i].buffer = buf;
1537 tp->tx_info[i].head = tx_agg_align(buf);
1538
1539 list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1540 }
1541
hayeswang40a82912013-08-14 20:54:40 +08001542 tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1543 if (!tp->intr_urb)
1544 goto err1;
1545
1546 tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1547 if (!tp->intr_buff)
1548 goto err1;
1549
1550 tp->intr_interval = (int)ep_intr->desc.bInterval;
1551 usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
hayeswangb209af92014-08-25 15:53:00 +08001552 tp->intr_buff, INTBUFSIZE, intr_callback,
1553 tp, tp->intr_interval);
hayeswang40a82912013-08-14 20:54:40 +08001554
hayeswangebc2ec482013-08-14 20:54:38 +08001555 return 0;
1556
1557err1:
1558 free_all_mem(tp);
1559 return -ENOMEM;
1560}
1561
hayeswang0de98f62013-08-16 16:09:35 +08001562static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1563{
1564 struct tx_agg *agg = NULL;
1565 unsigned long flags;
1566
hayeswang21949ab2014-03-07 11:04:35 +08001567 if (list_empty(&tp->tx_free))
1568 return NULL;
1569
hayeswang0de98f62013-08-16 16:09:35 +08001570 spin_lock_irqsave(&tp->tx_lock, flags);
1571 if (!list_empty(&tp->tx_free)) {
1572 struct list_head *cursor;
1573
1574 cursor = tp->tx_free.next;
1575 list_del_init(cursor);
1576 agg = list_entry(cursor, struct tx_agg, list);
1577 }
1578 spin_unlock_irqrestore(&tp->tx_lock, flags);
1579
1580 return agg;
1581}
1582
hayeswangb209af92014-08-25 15:53:00 +08001583/* r8152_csum_workaround()
hayeswang6128d1bb2014-03-07 11:04:40 +08001584 * The hw limites the value the transport offset. When the offset is out of the
1585 * range, calculate the checksum by sw.
1586 */
1587static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
1588 struct sk_buff_head *list)
1589{
1590 if (skb_shinfo(skb)->gso_size) {
1591 netdev_features_t features = tp->netdev->features;
1592 struct sk_buff_head seg_list;
1593 struct sk_buff *segs, *nskb;
1594
hayeswanga91d45f2014-07-11 16:48:27 +08001595 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
hayeswang6128d1bb2014-03-07 11:04:40 +08001596 segs = skb_gso_segment(skb, features);
1597 if (IS_ERR(segs) || !segs)
1598 goto drop;
1599
1600 __skb_queue_head_init(&seg_list);
1601
1602 do {
1603 nskb = segs;
1604 segs = segs->next;
1605 nskb->next = NULL;
1606 __skb_queue_tail(&seg_list, nskb);
1607 } while (segs);
1608
1609 skb_queue_splice(&seg_list, list);
1610 dev_kfree_skb(skb);
1611 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
1612 if (skb_checksum_help(skb) < 0)
1613 goto drop;
1614
1615 __skb_queue_head(list, skb);
1616 } else {
1617 struct net_device_stats *stats;
1618
1619drop:
1620 stats = &tp->netdev->stats;
1621 stats->tx_dropped++;
1622 dev_kfree_skb(skb);
1623 }
1624}
1625
hayeswangb209af92014-08-25 15:53:00 +08001626/* msdn_giant_send_check()
hayeswang6128d1bb2014-03-07 11:04:40 +08001627 * According to the document of microsoft, the TCP Pseudo Header excludes the
1628 * packet length for IPv6 TCP large packets.
1629 */
1630static int msdn_giant_send_check(struct sk_buff *skb)
1631{
1632 const struct ipv6hdr *ipv6h;
1633 struct tcphdr *th;
hayeswangfcb308d2014-03-11 10:20:32 +08001634 int ret;
1635
1636 ret = skb_cow_head(skb, 0);
1637 if (ret)
1638 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001639
1640 ipv6h = ipv6_hdr(skb);
1641 th = tcp_hdr(skb);
1642
1643 th->check = 0;
1644 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
1645
hayeswangfcb308d2014-03-11 10:20:32 +08001646 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001647}
1648
hayeswangc5554292014-09-12 10:43:11 +08001649static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
1650{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001651 if (skb_vlan_tag_present(skb)) {
hayeswangc5554292014-09-12 10:43:11 +08001652 u32 opts2;
1653
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001654 opts2 = TX_VLAN_TAG | swab16(skb_vlan_tag_get(skb));
hayeswangc5554292014-09-12 10:43:11 +08001655 desc->opts2 |= cpu_to_le32(opts2);
1656 }
1657}
1658
1659static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
1660{
1661 u32 opts2 = le32_to_cpu(desc->opts2);
1662
1663 if (opts2 & RX_VLAN_TAG)
1664 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1665 swab16(opts2 & 0xffff));
1666}
1667
hayeswang60c89072014-03-07 11:04:39 +08001668static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
1669 struct sk_buff *skb, u32 len, u32 transport_offset)
1670{
1671 u32 mss = skb_shinfo(skb)->gso_size;
1672 u32 opts1, opts2 = 0;
1673 int ret = TX_CSUM_SUCCESS;
1674
1675 WARN_ON_ONCE(len > TX_LEN_MAX);
1676
1677 opts1 = len | TX_FS | TX_LS;
1678
1679 if (mss) {
hayeswang6128d1bb2014-03-07 11:04:40 +08001680 if (transport_offset > GTTCPHO_MAX) {
1681 netif_warn(tp, tx_err, tp->netdev,
1682 "Invalid transport offset 0x%x for TSO\n",
1683 transport_offset);
1684 ret = TX_CSUM_TSO;
1685 goto unavailable;
1686 }
1687
hayeswang6e74d172015-02-06 11:30:50 +08001688 switch (vlan_get_protocol(skb)) {
hayeswang60c89072014-03-07 11:04:39 +08001689 case htons(ETH_P_IP):
1690 opts1 |= GTSENDV4;
1691 break;
1692
hayeswang6128d1bb2014-03-07 11:04:40 +08001693 case htons(ETH_P_IPV6):
hayeswangfcb308d2014-03-11 10:20:32 +08001694 if (msdn_giant_send_check(skb)) {
1695 ret = TX_CSUM_TSO;
1696 goto unavailable;
1697 }
hayeswang6128d1bb2014-03-07 11:04:40 +08001698 opts1 |= GTSENDV6;
hayeswang6128d1bb2014-03-07 11:04:40 +08001699 break;
1700
hayeswang60c89072014-03-07 11:04:39 +08001701 default:
1702 WARN_ON_ONCE(1);
1703 break;
1704 }
1705
1706 opts1 |= transport_offset << GTTCPHO_SHIFT;
1707 opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
1708 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswang5bd23882013-08-14 20:54:39 +08001709 u8 ip_protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001710
hayeswang6128d1bb2014-03-07 11:04:40 +08001711 if (transport_offset > TCPHO_MAX) {
1712 netif_warn(tp, tx_err, tp->netdev,
1713 "Invalid transport offset 0x%x\n",
1714 transport_offset);
1715 ret = TX_CSUM_NONE;
1716 goto unavailable;
1717 }
1718
hayeswang6e74d172015-02-06 11:30:50 +08001719 switch (vlan_get_protocol(skb)) {
hayeswang5bd23882013-08-14 20:54:39 +08001720 case htons(ETH_P_IP):
1721 opts2 |= IPV4_CS;
1722 ip_protocol = ip_hdr(skb)->protocol;
1723 break;
1724
1725 case htons(ETH_P_IPV6):
1726 opts2 |= IPV6_CS;
1727 ip_protocol = ipv6_hdr(skb)->nexthdr;
1728 break;
1729
1730 default:
1731 ip_protocol = IPPROTO_RAW;
1732 break;
1733 }
1734
hayeswang60c89072014-03-07 11:04:39 +08001735 if (ip_protocol == IPPROTO_TCP)
hayeswang5bd23882013-08-14 20:54:39 +08001736 opts2 |= TCP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001737 else if (ip_protocol == IPPROTO_UDP)
hayeswang5bd23882013-08-14 20:54:39 +08001738 opts2 |= UDP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001739 else
hayeswang5bd23882013-08-14 20:54:39 +08001740 WARN_ON_ONCE(1);
hayeswang5bd23882013-08-14 20:54:39 +08001741
hayeswang60c89072014-03-07 11:04:39 +08001742 opts2 |= transport_offset << TCPHO_SHIFT;
hayeswang5bd23882013-08-14 20:54:39 +08001743 }
hayeswang60c89072014-03-07 11:04:39 +08001744
1745 desc->opts2 = cpu_to_le32(opts2);
1746 desc->opts1 = cpu_to_le32(opts1);
1747
hayeswang6128d1bb2014-03-07 11:04:40 +08001748unavailable:
hayeswang60c89072014-03-07 11:04:39 +08001749 return ret;
hayeswang5bd23882013-08-14 20:54:39 +08001750}
1751
hayeswangb1379d92013-08-16 16:09:37 +08001752static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
1753{
hayeswangd84130a2014-02-18 21:49:02 +08001754 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang9a4be1b2014-02-18 21:49:07 +08001755 int remain, ret;
hayeswangb1379d92013-08-16 16:09:37 +08001756 u8 *tx_data;
1757
hayeswangd84130a2014-02-18 21:49:02 +08001758 __skb_queue_head_init(&skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001759 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001760 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001761 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001762
hayeswangb1379d92013-08-16 16:09:37 +08001763 tx_data = agg->head;
hayeswangb209af92014-08-25 15:53:00 +08001764 agg->skb_num = 0;
1765 agg->skb_len = 0;
hayeswang52aec122014-09-02 10:27:52 +08001766 remain = agg_buf_sz;
hayeswangb1379d92013-08-16 16:09:37 +08001767
hayeswang7937f9e2013-11-20 17:30:54 +08001768 while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
hayeswangb1379d92013-08-16 16:09:37 +08001769 struct tx_desc *tx_desc;
1770 struct sk_buff *skb;
1771 unsigned int len;
hayeswang60c89072014-03-07 11:04:39 +08001772 u32 offset;
hayeswangb1379d92013-08-16 16:09:37 +08001773
hayeswangd84130a2014-02-18 21:49:02 +08001774 skb = __skb_dequeue(&skb_head);
hayeswangb1379d92013-08-16 16:09:37 +08001775 if (!skb)
1776 break;
1777
hayeswang60c89072014-03-07 11:04:39 +08001778 len = skb->len + sizeof(*tx_desc);
1779
1780 if (len > remain) {
hayeswangd84130a2014-02-18 21:49:02 +08001781 __skb_queue_head(&skb_head, skb);
hayeswangb1379d92013-08-16 16:09:37 +08001782 break;
1783 }
1784
hayeswang7937f9e2013-11-20 17:30:54 +08001785 tx_data = tx_agg_align(tx_data);
hayeswangb1379d92013-08-16 16:09:37 +08001786 tx_desc = (struct tx_desc *)tx_data;
hayeswang60c89072014-03-07 11:04:39 +08001787
1788 offset = (u32)skb_transport_offset(skb);
1789
hayeswang6128d1bb2014-03-07 11:04:40 +08001790 if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
1791 r8152_csum_workaround(tp, skb, &skb_head);
1792 continue;
1793 }
hayeswang60c89072014-03-07 11:04:39 +08001794
hayeswangc5554292014-09-12 10:43:11 +08001795 rtl_tx_vlan_tag(tx_desc, skb);
1796
hayeswangb1379d92013-08-16 16:09:37 +08001797 tx_data += sizeof(*tx_desc);
1798
hayeswang60c89072014-03-07 11:04:39 +08001799 len = skb->len;
1800 if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
1801 struct net_device_stats *stats = &tp->netdev->stats;
1802
1803 stats->tx_dropped++;
1804 dev_kfree_skb_any(skb);
1805 tx_data -= sizeof(*tx_desc);
1806 continue;
1807 }
hayeswangb1379d92013-08-16 16:09:37 +08001808
hayeswang7937f9e2013-11-20 17:30:54 +08001809 tx_data += len;
hayeswang60c89072014-03-07 11:04:39 +08001810 agg->skb_len += len;
Eric Dumazet4c27bf32018-02-25 19:12:10 -08001811 agg->skb_num += skb_shinfo(skb)->gso_segs ?: 1;
hayeswang60c89072014-03-07 11:04:39 +08001812
1813 dev_kfree_skb_any(skb);
1814
hayeswang52aec122014-09-02 10:27:52 +08001815 remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
Kai-Heng Feng0b165512018-01-16 16:46:27 +08001816
1817 if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
1818 break;
hayeswangb1379d92013-08-16 16:09:37 +08001819 }
1820
hayeswangd84130a2014-02-18 21:49:02 +08001821 if (!skb_queue_empty(&skb_head)) {
hayeswang0c3121f2014-03-07 11:04:36 +08001822 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001823 skb_queue_splice(&skb_head, tx_queue);
hayeswang0c3121f2014-03-07 11:04:36 +08001824 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001825 }
1826
hayeswang0c3121f2014-03-07 11:04:36 +08001827 netif_tx_lock(tp->netdev);
hayeswangdd1b1192013-11-20 17:30:56 +08001828
1829 if (netif_queue_stopped(tp->netdev) &&
1830 skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
1831 netif_wake_queue(tp->netdev);
1832
hayeswang0c3121f2014-03-07 11:04:36 +08001833 netif_tx_unlock(tp->netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001834
hayeswang0c3121f2014-03-07 11:04:36 +08001835 ret = usb_autopm_get_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001836 if (ret < 0)
1837 goto out_tx_fill;
hayeswangdd1b1192013-11-20 17:30:56 +08001838
hayeswangb1379d92013-08-16 16:09:37 +08001839 usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
1840 agg->head, (int)(tx_data - (u8 *)agg->head),
1841 (usb_complete_t)write_bulk_callback, agg);
1842
hayeswang0c3121f2014-03-07 11:04:36 +08001843 ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
hayeswang9a4be1b2014-02-18 21:49:07 +08001844 if (ret < 0)
hayeswang0c3121f2014-03-07 11:04:36 +08001845 usb_autopm_put_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001846
1847out_tx_fill:
1848 return ret;
hayeswangb1379d92013-08-16 16:09:37 +08001849}
1850
hayeswang565cab02014-03-07 11:04:38 +08001851static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
1852{
1853 u8 checksum = CHECKSUM_NONE;
1854 u32 opts2, opts3;
1855
hayeswang19c0f402017-01-11 16:25:34 +08001856 if (!(tp->netdev->features & NETIF_F_RXCSUM))
hayeswang565cab02014-03-07 11:04:38 +08001857 goto return_result;
1858
1859 opts2 = le32_to_cpu(rx_desc->opts2);
1860 opts3 = le32_to_cpu(rx_desc->opts3);
1861
1862 if (opts2 & RD_IPV4_CS) {
1863 if (opts3 & IPF)
1864 checksum = CHECKSUM_NONE;
Hayes Wangea6499e2018-02-02 16:43:35 +08001865 else if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1866 checksum = CHECKSUM_UNNECESSARY;
1867 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
hayeswang565cab02014-03-07 11:04:38 +08001868 checksum = CHECKSUM_UNNECESSARY;
Mark Lordb9a321b2016-10-30 19:28:27 -04001869 } else if (opts2 & RD_IPV6_CS) {
hayeswang6128d1bb2014-03-07 11:04:40 +08001870 if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1871 checksum = CHECKSUM_UNNECESSARY;
1872 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
1873 checksum = CHECKSUM_UNNECESSARY;
hayeswang565cab02014-03-07 11:04:38 +08001874 }
1875
1876return_result:
1877 return checksum;
1878}
1879
hayeswangd823ab62015-01-12 12:06:23 +08001880static int rx_bottom(struct r8152 *tp, int budget)
hayeswangebc2ec482013-08-14 20:54:38 +08001881{
hayeswanga5a4f462013-08-16 16:09:34 +08001882 unsigned long flags;
hayeswangd84130a2014-02-18 21:49:02 +08001883 struct list_head *cursor, *next, rx_queue;
hayeswange1a2ca92015-02-06 11:30:45 +08001884 int ret = 0, work_done = 0;
hayeswangce594e92017-03-16 14:32:22 +08001885 struct napi_struct *napi = &tp->napi;
hayeswangd823ab62015-01-12 12:06:23 +08001886
1887 if (!skb_queue_empty(&tp->rx_queue)) {
1888 while (work_done < budget) {
1889 struct sk_buff *skb = __skb_dequeue(&tp->rx_queue);
1890 struct net_device *netdev = tp->netdev;
1891 struct net_device_stats *stats = &netdev->stats;
1892 unsigned int pkt_len;
1893
1894 if (!skb)
1895 break;
1896
1897 pkt_len = skb->len;
hayeswangce594e92017-03-16 14:32:22 +08001898 napi_gro_receive(napi, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001899 work_done++;
1900 stats->rx_packets++;
1901 stats->rx_bytes += pkt_len;
1902 }
1903 }
hayeswangebc2ec482013-08-14 20:54:38 +08001904
hayeswangd84130a2014-02-18 21:49:02 +08001905 if (list_empty(&tp->rx_done))
hayeswangd823ab62015-01-12 12:06:23 +08001906 goto out1;
hayeswangd84130a2014-02-18 21:49:02 +08001907
1908 INIT_LIST_HEAD(&rx_queue);
hayeswanga5a4f462013-08-16 16:09:34 +08001909 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangd84130a2014-02-18 21:49:02 +08001910 list_splice_init(&tp->rx_done, &rx_queue);
1911 spin_unlock_irqrestore(&tp->rx_lock, flags);
1912
1913 list_for_each_safe(cursor, next, &rx_queue) {
hayeswang43a44782013-08-16 16:09:36 +08001914 struct rx_desc *rx_desc;
1915 struct rx_agg *agg;
hayeswang43a44782013-08-16 16:09:36 +08001916 int len_used = 0;
1917 struct urb *urb;
1918 u8 *rx_data;
hayeswang43a44782013-08-16 16:09:36 +08001919
hayeswangebc2ec482013-08-14 20:54:38 +08001920 list_del_init(cursor);
hayeswangebc2ec482013-08-14 20:54:38 +08001921
1922 agg = list_entry(cursor, struct rx_agg, list);
1923 urb = agg->urb;
hayeswang0de98f62013-08-16 16:09:35 +08001924 if (urb->actual_length < ETH_ZLEN)
1925 goto submit;
hayeswangebc2ec482013-08-14 20:54:38 +08001926
hayeswangebc2ec482013-08-14 20:54:38 +08001927 rx_desc = agg->head;
1928 rx_data = agg->head;
hayeswang7937f9e2013-11-20 17:30:54 +08001929 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001930
hayeswang7937f9e2013-11-20 17:30:54 +08001931 while (urb->actual_length > len_used) {
hayeswang43a44782013-08-16 16:09:36 +08001932 struct net_device *netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001933 struct net_device_stats *stats = &netdev->stats;
hayeswang7937f9e2013-11-20 17:30:54 +08001934 unsigned int pkt_len;
hayeswang43a44782013-08-16 16:09:36 +08001935 struct sk_buff *skb;
1936
hayeswang74544452017-06-09 17:11:47 +08001937 /* limite the skb numbers for rx_queue */
1938 if (unlikely(skb_queue_len(&tp->rx_queue) >= 1000))
1939 break;
1940
hayeswang7937f9e2013-11-20 17:30:54 +08001941 pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
hayeswangebc2ec482013-08-14 20:54:38 +08001942 if (pkt_len < ETH_ZLEN)
1943 break;
1944
hayeswang7937f9e2013-11-20 17:30:54 +08001945 len_used += pkt_len;
1946 if (urb->actual_length < len_used)
1947 break;
1948
hayeswangb65c0c92017-06-21 11:25:18 +08001949 pkt_len -= ETH_FCS_LEN;
hayeswangebc2ec482013-08-14 20:54:38 +08001950 rx_data += sizeof(struct rx_desc);
1951
hayeswangce594e92017-03-16 14:32:22 +08001952 skb = napi_alloc_skb(napi, pkt_len);
hayeswangebc2ec482013-08-14 20:54:38 +08001953 if (!skb) {
1954 stats->rx_dropped++;
hayeswang5e2f7482014-03-07 11:04:37 +08001955 goto find_next_rx;
hayeswangebc2ec482013-08-14 20:54:38 +08001956 }
hayeswang565cab02014-03-07 11:04:38 +08001957
1958 skb->ip_summed = r8152_rx_csum(tp, rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001959 memcpy(skb->data, rx_data, pkt_len);
1960 skb_put(skb, pkt_len);
1961 skb->protocol = eth_type_trans(skb, netdev);
hayeswangc5554292014-09-12 10:43:11 +08001962 rtl_rx_vlan_tag(rx_desc, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001963 if (work_done < budget) {
hayeswangce594e92017-03-16 14:32:22 +08001964 napi_gro_receive(napi, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001965 work_done++;
1966 stats->rx_packets++;
1967 stats->rx_bytes += pkt_len;
1968 } else {
1969 __skb_queue_tail(&tp->rx_queue, skb);
1970 }
hayeswangebc2ec482013-08-14 20:54:38 +08001971
hayeswang5e2f7482014-03-07 11:04:37 +08001972find_next_rx:
hayeswangb65c0c92017-06-21 11:25:18 +08001973 rx_data = rx_agg_align(rx_data + pkt_len + ETH_FCS_LEN);
hayeswangebc2ec482013-08-14 20:54:38 +08001974 rx_desc = (struct rx_desc *)rx_data;
hayeswangebc2ec482013-08-14 20:54:38 +08001975 len_used = (int)(rx_data - (u8 *)agg->head);
hayeswang7937f9e2013-11-20 17:30:54 +08001976 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001977 }
1978
hayeswang0de98f62013-08-16 16:09:35 +08001979submit:
hayeswange1a2ca92015-02-06 11:30:45 +08001980 if (!ret) {
1981 ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
1982 } else {
1983 urb->actual_length = 0;
1984 list_add_tail(&agg->list, next);
1985 }
1986 }
1987
1988 if (!list_empty(&rx_queue)) {
1989 spin_lock_irqsave(&tp->rx_lock, flags);
1990 list_splice_tail(&rx_queue, &tp->rx_done);
1991 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001992 }
hayeswangd823ab62015-01-12 12:06:23 +08001993
1994out1:
1995 return work_done;
hayeswangebc2ec482013-08-14 20:54:38 +08001996}
1997
1998static void tx_bottom(struct r8152 *tp)
1999{
hayeswangebc2ec482013-08-14 20:54:38 +08002000 int res;
2001
hayeswangb1379d92013-08-16 16:09:37 +08002002 do {
2003 struct tx_agg *agg;
hayeswangebc2ec482013-08-14 20:54:38 +08002004
hayeswangb1379d92013-08-16 16:09:37 +08002005 if (skb_queue_empty(&tp->tx_queue))
hayeswangebc2ec482013-08-14 20:54:38 +08002006 break;
2007
hayeswangb1379d92013-08-16 16:09:37 +08002008 agg = r8152_get_tx_agg(tp);
2009 if (!agg)
hayeswangebc2ec482013-08-14 20:54:38 +08002010 break;
hayeswangb1379d92013-08-16 16:09:37 +08002011
2012 res = r8152_tx_agg_fill(tp, agg);
2013 if (res) {
hayeswang05e0f1a2014-03-06 15:07:18 +08002014 struct net_device *netdev = tp->netdev;
hayeswangb1379d92013-08-16 16:09:37 +08002015
2016 if (res == -ENODEV) {
hayeswang67610492014-10-30 11:46:40 +08002017 set_bit(RTL8152_UNPLUG, &tp->flags);
hayeswangb1379d92013-08-16 16:09:37 +08002018 netif_device_detach(netdev);
2019 } else {
hayeswang05e0f1a2014-03-06 15:07:18 +08002020 struct net_device_stats *stats = &netdev->stats;
2021 unsigned long flags;
2022
hayeswangb1379d92013-08-16 16:09:37 +08002023 netif_warn(tp, tx_err, netdev,
2024 "failed tx_urb %d\n", res);
2025 stats->tx_dropped += agg->skb_num;
hayeswangdb8515e2014-03-06 15:07:16 +08002026
hayeswangb1379d92013-08-16 16:09:37 +08002027 spin_lock_irqsave(&tp->tx_lock, flags);
2028 list_add_tail(&agg->list, &tp->tx_free);
2029 spin_unlock_irqrestore(&tp->tx_lock, flags);
2030 }
hayeswangebc2ec482013-08-14 20:54:38 +08002031 }
hayeswangb1379d92013-08-16 16:09:37 +08002032 } while (res == 0);
hayeswangebc2ec482013-08-14 20:54:38 +08002033}
2034
hayeswangd823ab62015-01-12 12:06:23 +08002035static void bottom_half(struct r8152 *tp)
hayeswangebc2ec482013-08-14 20:54:38 +08002036{
hayeswangebc2ec482013-08-14 20:54:38 +08002037 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2038 return;
2039
2040 if (!test_bit(WORK_ENABLE, &tp->flags))
2041 return;
2042
hayeswang7559fb2f2013-08-16 16:09:38 +08002043 /* When link down, the driver would cancel all bulks. */
2044 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08002045 if (!netif_carrier_ok(tp->netdev))
2046 return;
2047
hayeswangd823ab62015-01-12 12:06:23 +08002048 clear_bit(SCHEDULE_NAPI, &tp->flags);
hayeswang9451a112014-11-12 10:05:04 +08002049
hayeswang0c3121f2014-03-07 11:04:36 +08002050 tx_bottom(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002051}
2052
hayeswangd823ab62015-01-12 12:06:23 +08002053static int r8152_poll(struct napi_struct *napi, int budget)
2054{
2055 struct r8152 *tp = container_of(napi, struct r8152, napi);
2056 int work_done;
2057
2058 work_done = rx_bottom(tp, budget);
2059 bottom_half(tp);
2060
2061 if (work_done < budget) {
hayeswanga3307f92017-06-09 17:11:48 +08002062 if (!napi_complete_done(napi, work_done))
2063 goto out;
hayeswangd823ab62015-01-12 12:06:23 +08002064 if (!list_empty(&tp->rx_done))
2065 napi_schedule(napi);
hayeswang248b2132017-01-26 09:38:33 +08002066 else if (!skb_queue_empty(&tp->tx_queue) &&
2067 !list_empty(&tp->tx_free))
2068 napi_schedule(napi);
hayeswangd823ab62015-01-12 12:06:23 +08002069 }
2070
hayeswanga3307f92017-06-09 17:11:48 +08002071out:
hayeswangd823ab62015-01-12 12:06:23 +08002072 return work_done;
2073}
2074
hayeswangebc2ec482013-08-14 20:54:38 +08002075static
2076int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
2077{
hayeswanga0fccd42014-11-20 10:29:05 +08002078 int ret;
2079
hayeswangef827a52015-01-09 10:26:36 +08002080 /* The rx would be stopped, so skip submitting */
2081 if (test_bit(RTL8152_UNPLUG, &tp->flags) ||
2082 !test_bit(WORK_ENABLE, &tp->flags) || !netif_carrier_ok(tp->netdev))
2083 return 0;
2084
hayeswangebc2ec482013-08-14 20:54:38 +08002085 usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
hayeswang52aec122014-09-02 10:27:52 +08002086 agg->head, agg_buf_sz,
hayeswangb209af92014-08-25 15:53:00 +08002087 (usb_complete_t)read_bulk_callback, agg);
hayeswangebc2ec482013-08-14 20:54:38 +08002088
hayeswanga0fccd42014-11-20 10:29:05 +08002089 ret = usb_submit_urb(agg->urb, mem_flags);
2090 if (ret == -ENODEV) {
2091 set_bit(RTL8152_UNPLUG, &tp->flags);
2092 netif_device_detach(tp->netdev);
2093 } else if (ret) {
2094 struct urb *urb = agg->urb;
2095 unsigned long flags;
2096
2097 urb->actual_length = 0;
2098 spin_lock_irqsave(&tp->rx_lock, flags);
2099 list_add_tail(&agg->list, &tp->rx_done);
2100 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangd823ab62015-01-12 12:06:23 +08002101
2102 netif_err(tp, rx_err, tp->netdev,
2103 "Couldn't submit rx[%p], ret = %d\n", agg, ret);
2104
2105 napi_schedule(&tp->napi);
hayeswanga0fccd42014-11-20 10:29:05 +08002106 }
2107
2108 return ret;
hayeswangac718b62013-05-02 16:01:25 +00002109}
2110
hayeswang00a5e362014-02-18 21:48:59 +08002111static void rtl_drop_queued_tx(struct r8152 *tp)
2112{
2113 struct net_device_stats *stats = &tp->netdev->stats;
hayeswangd84130a2014-02-18 21:49:02 +08002114 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang00a5e362014-02-18 21:48:59 +08002115 struct sk_buff *skb;
2116
hayeswangd84130a2014-02-18 21:49:02 +08002117 if (skb_queue_empty(tx_queue))
2118 return;
2119
2120 __skb_queue_head_init(&skb_head);
hayeswang2685d412014-03-07 11:04:34 +08002121 spin_lock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08002122 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang2685d412014-03-07 11:04:34 +08002123 spin_unlock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08002124
2125 while ((skb = __skb_dequeue(&skb_head))) {
hayeswang00a5e362014-02-18 21:48:59 +08002126 dev_kfree_skb(skb);
2127 stats->tx_dropped++;
2128 }
2129}
2130
hayeswangac718b62013-05-02 16:01:25 +00002131static void rtl8152_tx_timeout(struct net_device *netdev)
2132{
2133 struct r8152 *tp = netdev_priv(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08002134
Hayes Wang4a8deae2014-01-07 11:18:22 +08002135 netif_warn(tp, tx_err, netdev, "Tx timeout\n");
hayeswang37608f32015-07-29 20:39:09 +08002136
2137 usb_queue_reset_device(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002138}
2139
2140static void rtl8152_set_rx_mode(struct net_device *netdev)
2141{
2142 struct r8152 *tp = netdev_priv(netdev);
2143
hayeswang51d979f2015-02-06 11:30:47 +08002144 if (netif_carrier_ok(netdev)) {
hayeswangac718b62013-05-02 16:01:25 +00002145 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08002146 schedule_delayed_work(&tp->schedule, 0);
2147 }
hayeswangac718b62013-05-02 16:01:25 +00002148}
2149
2150static void _rtl8152_set_rx_mode(struct net_device *netdev)
2151{
2152 struct r8152 *tp = netdev_priv(netdev);
hayeswang31787f52013-07-31 17:21:25 +08002153 u32 mc_filter[2]; /* Multicast hash filter */
2154 __le32 tmp[2];
hayeswangac718b62013-05-02 16:01:25 +00002155 u32 ocp_data;
2156
hayeswangac718b62013-05-02 16:01:25 +00002157 netif_stop_queue(netdev);
2158 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2159 ocp_data &= ~RCR_ACPT_ALL;
2160 ocp_data |= RCR_AB | RCR_APM;
2161
2162 if (netdev->flags & IFF_PROMISC) {
2163 /* Unconditionally log net taps. */
2164 netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
2165 ocp_data |= RCR_AM | RCR_AAP;
hayeswangb209af92014-08-25 15:53:00 +08002166 mc_filter[1] = 0xffffffff;
2167 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00002168 } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
2169 (netdev->flags & IFF_ALLMULTI)) {
2170 /* Too many to filter perfectly -- accept all multicasts. */
2171 ocp_data |= RCR_AM;
hayeswangb209af92014-08-25 15:53:00 +08002172 mc_filter[1] = 0xffffffff;
2173 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00002174 } else {
2175 struct netdev_hw_addr *ha;
2176
hayeswangb209af92014-08-25 15:53:00 +08002177 mc_filter[1] = 0;
2178 mc_filter[0] = 0;
hayeswangac718b62013-05-02 16:01:25 +00002179 netdev_for_each_mc_addr(ha, netdev) {
2180 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
hayeswangb209af92014-08-25 15:53:00 +08002181
hayeswangac718b62013-05-02 16:01:25 +00002182 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2183 ocp_data |= RCR_AM;
2184 }
2185 }
2186
hayeswang31787f52013-07-31 17:21:25 +08002187 tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
2188 tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
hayeswangac718b62013-05-02 16:01:25 +00002189
hayeswang31787f52013-07-31 17:21:25 +08002190 pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
hayeswangac718b62013-05-02 16:01:25 +00002191 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2192 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002193}
2194
hayeswanga5e31252015-01-06 17:41:58 +08002195static netdev_features_t
2196rtl8152_features_check(struct sk_buff *skb, struct net_device *dev,
2197 netdev_features_t features)
2198{
2199 u32 mss = skb_shinfo(skb)->gso_size;
2200 int max_offset = mss ? GTTCPHO_MAX : TCPHO_MAX;
2201 int offset = skb_transport_offset(skb);
2202
2203 if ((mss || skb->ip_summed == CHECKSUM_PARTIAL) && offset > max_offset)
Tom Herberta1882222015-12-14 11:19:43 -08002204 features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
hayeswanga5e31252015-01-06 17:41:58 +08002205 else if ((skb->len + sizeof(struct tx_desc)) > agg_buf_sz)
2206 features &= ~NETIF_F_GSO_MASK;
2207
2208 return features;
2209}
2210
hayeswangac718b62013-05-02 16:01:25 +00002211static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
hayeswangb209af92014-08-25 15:53:00 +08002212 struct net_device *netdev)
hayeswangac718b62013-05-02 16:01:25 +00002213{
2214 struct r8152 *tp = netdev_priv(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002215
hayeswangac718b62013-05-02 16:01:25 +00002216 skb_tx_timestamp(skb);
hayeswangebc2ec482013-08-14 20:54:38 +08002217
hayeswang61598782013-11-20 17:30:55 +08002218 skb_queue_tail(&tp->tx_queue, skb);
hayeswangebc2ec482013-08-14 20:54:38 +08002219
hayeswang0c3121f2014-03-07 11:04:36 +08002220 if (!list_empty(&tp->tx_free)) {
2221 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
hayeswangd823ab62015-01-12 12:06:23 +08002222 set_bit(SCHEDULE_NAPI, &tp->flags);
hayeswang0c3121f2014-03-07 11:04:36 +08002223 schedule_delayed_work(&tp->schedule, 0);
2224 } else {
2225 usb_mark_last_busy(tp->udev);
hayeswangd823ab62015-01-12 12:06:23 +08002226 napi_schedule(&tp->napi);
hayeswang0c3121f2014-03-07 11:04:36 +08002227 }
hayeswangb209af92014-08-25 15:53:00 +08002228 } else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
hayeswangdd1b1192013-11-20 17:30:56 +08002229 netif_stop_queue(netdev);
hayeswangb209af92014-08-25 15:53:00 +08002230 }
hayeswangdd1b1192013-11-20 17:30:56 +08002231
hayeswangac718b62013-05-02 16:01:25 +00002232 return NETDEV_TX_OK;
2233}
2234
2235static void r8152b_reset_packet_filter(struct r8152 *tp)
2236{
2237 u32 ocp_data;
2238
2239 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
2240 ocp_data &= ~FMC_FCR_MCU_EN;
2241 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2242 ocp_data |= FMC_FCR_MCU_EN;
2243 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2244}
2245
2246static void rtl8152_nic_reset(struct r8152 *tp)
2247{
2248 int i;
2249
2250 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
2251
2252 for (i = 0; i < 1000; i++) {
2253 if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
2254 break;
hayeswangb209af92014-08-25 15:53:00 +08002255 usleep_range(100, 400);
hayeswangac718b62013-05-02 16:01:25 +00002256 }
2257}
2258
hayeswangdd1b1192013-11-20 17:30:56 +08002259static void set_tx_qlen(struct r8152 *tp)
2260{
2261 struct net_device *netdev = tp->netdev;
2262
hayeswangb65c0c92017-06-21 11:25:18 +08002263 tp->tx_qlen = agg_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN +
hayeswang52aec122014-09-02 10:27:52 +08002264 sizeof(struct tx_desc));
hayeswangdd1b1192013-11-20 17:30:56 +08002265}
2266
hayeswangac718b62013-05-02 16:01:25 +00002267static inline u8 rtl8152_get_speed(struct r8152 *tp)
2268{
2269 return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
2270}
2271
hayeswang507605a2014-01-02 11:22:43 +08002272static void rtl_set_eee_plus(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002273{
hayeswangebc2ec482013-08-14 20:54:38 +08002274 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002275 u8 speed;
2276
2277 speed = rtl8152_get_speed(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002278 if (speed & _10bps) {
hayeswangac718b62013-05-02 16:01:25 +00002279 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08002280 ocp_data |= EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00002281 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2282 } else {
2283 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08002284 ocp_data &= ~EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00002285 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2286 }
hayeswang507605a2014-01-02 11:22:43 +08002287}
2288
hayeswang00a5e362014-02-18 21:48:59 +08002289static void rxdy_gated_en(struct r8152 *tp, bool enable)
2290{
2291 u32 ocp_data;
2292
2293 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
2294 if (enable)
2295 ocp_data |= RXDY_GATED_EN;
2296 else
2297 ocp_data &= ~RXDY_GATED_EN;
2298 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
2299}
2300
hayeswang445f7f42014-09-23 16:31:47 +08002301static int rtl_start_rx(struct r8152 *tp)
2302{
2303 int i, ret = 0;
2304
2305 INIT_LIST_HEAD(&tp->rx_done);
2306 for (i = 0; i < RTL8152_MAX_RX; i++) {
2307 INIT_LIST_HEAD(&tp->rx_info[i].list);
2308 ret = r8152_submit_rx(tp, &tp->rx_info[i], GFP_KERNEL);
2309 if (ret)
2310 break;
2311 }
2312
hayeswang7bcf4f62014-11-20 10:29:06 +08002313 if (ret && ++i < RTL8152_MAX_RX) {
2314 struct list_head rx_queue;
2315 unsigned long flags;
2316
2317 INIT_LIST_HEAD(&rx_queue);
2318
2319 do {
2320 struct rx_agg *agg = &tp->rx_info[i++];
2321 struct urb *urb = agg->urb;
2322
2323 urb->actual_length = 0;
2324 list_add_tail(&agg->list, &rx_queue);
2325 } while (i < RTL8152_MAX_RX);
2326
2327 spin_lock_irqsave(&tp->rx_lock, flags);
2328 list_splice_tail(&rx_queue, &tp->rx_done);
2329 spin_unlock_irqrestore(&tp->rx_lock, flags);
2330 }
2331
hayeswang445f7f42014-09-23 16:31:47 +08002332 return ret;
2333}
2334
2335static int rtl_stop_rx(struct r8152 *tp)
2336{
2337 int i;
2338
2339 for (i = 0; i < RTL8152_MAX_RX; i++)
2340 usb_kill_urb(tp->rx_info[i].urb);
2341
hayeswangd823ab62015-01-12 12:06:23 +08002342 while (!skb_queue_empty(&tp->rx_queue))
2343 dev_kfree_skb(__skb_dequeue(&tp->rx_queue));
2344
hayeswang445f7f42014-09-23 16:31:47 +08002345 return 0;
2346}
2347
hayeswang507605a2014-01-02 11:22:43 +08002348static int rtl_enable(struct r8152 *tp)
2349{
2350 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002351
2352 r8152b_reset_packet_filter(tp);
2353
2354 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2355 ocp_data |= CR_RE | CR_TE;
2356 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2357
hayeswang00a5e362014-02-18 21:48:59 +08002358 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002359
hayeswangaa2e0922015-01-09 10:26:35 +08002360 return 0;
hayeswangac718b62013-05-02 16:01:25 +00002361}
2362
hayeswang507605a2014-01-02 11:22:43 +08002363static int rtl8152_enable(struct r8152 *tp)
2364{
hayeswang68714382014-04-11 17:54:31 +08002365 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2366 return -ENODEV;
2367
hayeswang507605a2014-01-02 11:22:43 +08002368 set_tx_qlen(tp);
2369 rtl_set_eee_plus(tp);
2370
2371 return rtl_enable(tp);
2372}
2373
hayeswang65b82d62017-06-15 14:44:03 +08002374static inline void r8153b_rx_agg_chg_indicate(struct r8152 *tp)
2375{
2376 ocp_write_byte(tp, MCU_TYPE_USB, USB_UPT_RXDMA_OWN,
2377 OWN_UPDATE | OWN_CLEAR);
2378}
2379
hayeswang464ec102015-02-12 14:33:46 +08002380static void r8153_set_rx_early_timeout(struct r8152 *tp)
hayeswang43779f82014-01-02 11:25:10 +08002381{
hayeswang464ec102015-02-12 14:33:46 +08002382 u32 ocp_data = tp->coalesce / 8;
hayeswang43779f82014-01-02 11:25:10 +08002383
hayeswang65b82d62017-06-15 14:44:03 +08002384 switch (tp->version) {
2385 case RTL_VER_03:
2386 case RTL_VER_04:
2387 case RTL_VER_05:
2388 case RTL_VER_06:
2389 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2390 ocp_data);
2391 break;
2392
2393 case RTL_VER_08:
2394 case RTL_VER_09:
2395 /* The RTL8153B uses USB_RX_EXTRA_AGGR_TMR for rx timeout
2396 * primarily. For USB_RX_EARLY_TIMEOUT, we fix it to 128ns.
2397 */
2398 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2399 128 / 8);
2400 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
2401 ocp_data);
2402 r8153b_rx_agg_chg_indicate(tp);
2403 break;
2404
2405 default:
2406 break;
2407 }
hayeswang464ec102015-02-12 14:33:46 +08002408}
2409
2410static void r8153_set_rx_early_size(struct r8152 *tp)
2411{
hayeswang65b82d62017-06-15 14:44:03 +08002412 u32 ocp_data = agg_buf_sz - rx_reserved_size(tp->netdev->mtu);
hayeswang464ec102015-02-12 14:33:46 +08002413
hayeswang65b82d62017-06-15 14:44:03 +08002414 switch (tp->version) {
2415 case RTL_VER_03:
2416 case RTL_VER_04:
2417 case RTL_VER_05:
2418 case RTL_VER_06:
2419 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2420 ocp_data / 4);
2421 break;
2422 case RTL_VER_08:
2423 case RTL_VER_09:
2424 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2425 ocp_data / 8);
2426 r8153b_rx_agg_chg_indicate(tp);
2427 break;
2428 default:
2429 WARN_ON_ONCE(1);
2430 break;
2431 }
hayeswang43779f82014-01-02 11:25:10 +08002432}
2433
2434static int rtl8153_enable(struct r8152 *tp)
2435{
hayeswang68714382014-04-11 17:54:31 +08002436 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2437 return -ENODEV;
2438
hayeswang43779f82014-01-02 11:25:10 +08002439 set_tx_qlen(tp);
2440 rtl_set_eee_plus(tp);
hayeswang464ec102015-02-12 14:33:46 +08002441 r8153_set_rx_early_timeout(tp);
2442 r8153_set_rx_early_size(tp);
hayeswang43779f82014-01-02 11:25:10 +08002443
2444 return rtl_enable(tp);
2445}
2446
hayeswangd70b1132014-09-19 15:17:18 +08002447static void rtl_disable(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002448{
hayeswangebc2ec482013-08-14 20:54:38 +08002449 u32 ocp_data;
2450 int i;
hayeswangac718b62013-05-02 16:01:25 +00002451
hayeswang68714382014-04-11 17:54:31 +08002452 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2453 rtl_drop_queued_tx(tp);
2454 return;
2455 }
2456
hayeswangac718b62013-05-02 16:01:25 +00002457 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2458 ocp_data &= ~RCR_ACPT_ALL;
2459 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2460
hayeswang00a5e362014-02-18 21:48:59 +08002461 rtl_drop_queued_tx(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002462
2463 for (i = 0; i < RTL8152_MAX_TX; i++)
2464 usb_kill_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00002465
hayeswang00a5e362014-02-18 21:48:59 +08002466 rxdy_gated_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002467
2468 for (i = 0; i < 1000; i++) {
2469 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2470 if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
2471 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002472 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002473 }
2474
2475 for (i = 0; i < 1000; i++) {
2476 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
2477 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002478 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002479 }
2480
hayeswang445f7f42014-09-23 16:31:47 +08002481 rtl_stop_rx(tp);
hayeswangac718b62013-05-02 16:01:25 +00002482
2483 rtl8152_nic_reset(tp);
2484}
2485
hayeswang00a5e362014-02-18 21:48:59 +08002486static void r8152_power_cut_en(struct r8152 *tp, bool enable)
2487{
2488 u32 ocp_data;
2489
2490 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2491 if (enable)
2492 ocp_data |= POWER_CUT;
2493 else
2494 ocp_data &= ~POWER_CUT;
2495 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2496
2497 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
2498 ocp_data &= ~RESUME_INDICATE;
2499 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
hayeswang00a5e362014-02-18 21:48:59 +08002500}
2501
hayeswangc5554292014-09-12 10:43:11 +08002502static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
2503{
2504 u32 ocp_data;
2505
2506 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2507 if (enable)
2508 ocp_data |= CPCR_RX_VLAN;
2509 else
2510 ocp_data &= ~CPCR_RX_VLAN;
2511 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2512}
2513
2514static int rtl8152_set_features(struct net_device *dev,
2515 netdev_features_t features)
2516{
2517 netdev_features_t changed = features ^ dev->features;
2518 struct r8152 *tp = netdev_priv(dev);
hayeswang405f8a02014-10-09 18:00:24 +08002519 int ret;
2520
2521 ret = usb_autopm_get_interface(tp->intf);
2522 if (ret < 0)
2523 goto out;
hayeswangc5554292014-09-12 10:43:11 +08002524
hayeswangb5403272014-10-09 18:00:26 +08002525 mutex_lock(&tp->control);
2526
hayeswangc5554292014-09-12 10:43:11 +08002527 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
2528 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2529 rtl_rx_vlan_en(tp, true);
2530 else
2531 rtl_rx_vlan_en(tp, false);
2532 }
2533
hayeswangb5403272014-10-09 18:00:26 +08002534 mutex_unlock(&tp->control);
2535
hayeswang405f8a02014-10-09 18:00:24 +08002536 usb_autopm_put_interface(tp->intf);
2537
2538out:
2539 return ret;
hayeswangc5554292014-09-12 10:43:11 +08002540}
2541
hayeswang21ff2e82014-02-18 21:49:06 +08002542#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2543
2544static u32 __rtl_get_wol(struct r8152 *tp)
2545{
2546 u32 ocp_data;
2547 u32 wolopts = 0;
2548
hayeswang21ff2e82014-02-18 21:49:06 +08002549 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2550 if (ocp_data & LINK_ON_WAKE_EN)
2551 wolopts |= WAKE_PHY;
2552
2553 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2554 if (ocp_data & UWF_EN)
2555 wolopts |= WAKE_UCAST;
2556 if (ocp_data & BWF_EN)
2557 wolopts |= WAKE_BCAST;
2558 if (ocp_data & MWF_EN)
2559 wolopts |= WAKE_MCAST;
2560
2561 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2562 if (ocp_data & MAGIC_EN)
2563 wolopts |= WAKE_MAGIC;
2564
2565 return wolopts;
2566}
2567
2568static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
2569{
2570 u32 ocp_data;
2571
2572 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2573
2574 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2575 ocp_data &= ~LINK_ON_WAKE_EN;
2576 if (wolopts & WAKE_PHY)
2577 ocp_data |= LINK_ON_WAKE_EN;
2578 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2579
2580 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
hayeswang92f7d072016-07-06 17:35:59 +08002581 ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN);
hayeswang21ff2e82014-02-18 21:49:06 +08002582 if (wolopts & WAKE_UCAST)
2583 ocp_data |= UWF_EN;
2584 if (wolopts & WAKE_BCAST)
2585 ocp_data |= BWF_EN;
2586 if (wolopts & WAKE_MCAST)
2587 ocp_data |= MWF_EN;
hayeswang21ff2e82014-02-18 21:49:06 +08002588 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
2589
2590 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2591
2592 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2593 ocp_data &= ~MAGIC_EN;
2594 if (wolopts & WAKE_MAGIC)
2595 ocp_data |= MAGIC_EN;
2596 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
2597
2598 if (wolopts & WAKE_ANY)
2599 device_set_wakeup_enable(&tp->udev->dev, true);
2600 else
2601 device_set_wakeup_enable(&tp->udev->dev, false);
2602}
2603
hayeswang134f98b2017-06-09 17:11:40 +08002604static void r8153_mac_clk_spd(struct r8152 *tp, bool enable)
2605{
2606 /* MAC clock speed down */
2607 if (enable) {
2608 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL,
2609 ALDPS_SPDWN_RATIO);
2610 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2,
2611 EEE_SPDWN_RATIO);
2612 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
2613 PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
2614 U1U2_SPDWN_EN | L1_SPDWN_EN);
2615 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
2616 PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
2617 TP100_SPDWN_EN | TP500_SPDWN_EN | EEE_SPDWN_EN |
2618 TP1000_SPDWN_EN);
2619 } else {
2620 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, 0);
2621 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, 0);
2622 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, 0);
2623 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, 0);
2624 }
2625}
2626
hayeswangb2143962015-07-24 13:54:23 +08002627static void r8153_u1u2en(struct r8152 *tp, bool enable)
2628{
2629 u8 u1u2[8];
2630
2631 if (enable)
2632 memset(u1u2, 0xff, sizeof(u1u2));
2633 else
2634 memset(u1u2, 0x00, sizeof(u1u2));
2635
2636 usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
2637}
2638
hayeswang65b82d62017-06-15 14:44:03 +08002639static void r8153b_u1u2en(struct r8152 *tp, bool enable)
2640{
2641 u32 ocp_data;
2642
2643 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG);
2644 if (enable)
2645 ocp_data |= LPM_U1U2_EN;
2646 else
2647 ocp_data &= ~LPM_U1U2_EN;
2648
2649 ocp_write_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG, ocp_data);
2650}
2651
hayeswangb2143962015-07-24 13:54:23 +08002652static void r8153_u2p3en(struct r8152 *tp, bool enable)
2653{
2654 u32 ocp_data;
2655
2656 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
hayeswang3cb32342017-06-09 17:11:43 +08002657 if (enable)
hayeswangb2143962015-07-24 13:54:23 +08002658 ocp_data |= U2P3_ENABLE;
2659 else
2660 ocp_data &= ~U2P3_ENABLE;
2661 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
2662}
2663
hayeswang65b82d62017-06-15 14:44:03 +08002664static void r8153b_ups_flags_w1w0(struct r8152 *tp, u32 set, u32 clear)
2665{
2666 u32 ocp_data;
2667
2668 ocp_data = ocp_read_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS);
2669 ocp_data &= ~clear;
2670 ocp_data |= set;
2671 ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ocp_data);
2672}
2673
2674static void r8153b_green_en(struct r8152 *tp, bool enable)
2675{
2676 u16 data;
2677
2678 if (enable) {
2679 sram_write(tp, 0x8045, 0); /* 10M abiq&ldvbias */
2680 sram_write(tp, 0x804d, 0x1222); /* 100M short abiq&ldvbias */
2681 sram_write(tp, 0x805d, 0x0022); /* 1000M short abiq&ldvbias */
2682 } else {
2683 sram_write(tp, 0x8045, 0x2444); /* 10M abiq&ldvbias */
2684 sram_write(tp, 0x804d, 0x2444); /* 100M short abiq&ldvbias */
2685 sram_write(tp, 0x805d, 0x2444); /* 1000M short abiq&ldvbias */
2686 }
2687
2688 data = sram_read(tp, SRAM_GREEN_CFG);
2689 data |= GREEN_ETH_EN;
2690 sram_write(tp, SRAM_GREEN_CFG, data);
2691
2692 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_GREEN, 0);
2693}
2694
hayeswangc564b872017-06-09 17:11:38 +08002695static u16 r8153_phy_status(struct r8152 *tp, u16 desired)
2696{
2697 u16 data;
2698 int i;
2699
2700 for (i = 0; i < 500; i++) {
2701 data = ocp_reg_read(tp, OCP_PHY_STATUS);
2702 data &= PHY_STAT_MASK;
2703 if (desired) {
2704 if (data == desired)
2705 break;
2706 } else if (data == PHY_STAT_LAN_ON || data == PHY_STAT_PWRDN ||
2707 data == PHY_STAT_EXT_INIT) {
2708 break;
2709 }
2710
2711 msleep(20);
2712 }
2713
2714 return data;
2715}
2716
hayeswang65b82d62017-06-15 14:44:03 +08002717static void r8153b_ups_en(struct r8152 *tp, bool enable)
2718{
2719 u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
2720
2721 if (enable) {
2722 ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
2723 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2724
2725 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
2726 ocp_data |= BIT(0);
2727 ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
2728 } else {
2729 u16 data;
2730
2731 ocp_data &= ~(UPS_EN | USP_PREWAKE);
2732 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2733
2734 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
2735 ocp_data &= ~BIT(0);
2736 ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
2737
2738 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2739 ocp_data &= ~PCUT_STATUS;
2740 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2741
2742 data = r8153_phy_status(tp, 0);
2743
2744 switch (data) {
2745 case PHY_STAT_PWRDN:
2746 case PHY_STAT_EXT_INIT:
2747 r8153b_green_en(tp,
2748 test_bit(GREEN_ETHERNET, &tp->flags));
2749
2750 data = r8152_mdio_read(tp, MII_BMCR);
2751 data &= ~BMCR_PDOWN;
2752 data |= BMCR_RESET;
2753 r8152_mdio_write(tp, MII_BMCR, data);
2754
2755 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
Gustavo A. R. Silva9ca78672018-06-28 13:50:48 -05002756 /* fall through */
hayeswang65b82d62017-06-15 14:44:03 +08002757
2758 default:
2759 if (data != PHY_STAT_LAN_ON)
2760 netif_warn(tp, link, tp->netdev,
2761 "PHY not ready");
2762 break;
2763 }
2764 }
2765}
2766
hayeswangb2143962015-07-24 13:54:23 +08002767static void r8153_power_cut_en(struct r8152 *tp, bool enable)
2768{
2769 u32 ocp_data;
2770
2771 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2772 if (enable)
2773 ocp_data |= PWR_EN | PHASE2_EN;
2774 else
2775 ocp_data &= ~(PWR_EN | PHASE2_EN);
2776 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2777
2778 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2779 ocp_data &= ~PCUT_STATUS;
2780 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2781}
2782
hayeswang65b82d62017-06-15 14:44:03 +08002783static void r8153b_power_cut_en(struct r8152 *tp, bool enable)
2784{
2785 u32 ocp_data;
2786
2787 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2788 if (enable)
2789 ocp_data |= PWR_EN | PHASE2_EN;
2790 else
2791 ocp_data &= ~PWR_EN;
2792 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2793
2794 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2795 ocp_data &= ~PCUT_STATUS;
2796 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2797}
2798
2799static void r8153b_queue_wake(struct r8152 *tp, bool enable)
2800{
2801 u32 ocp_data;
2802
2803 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, 0xd38a);
2804 if (enable)
2805 ocp_data |= BIT(0);
2806 else
2807 ocp_data &= ~BIT(0);
2808 ocp_write_byte(tp, MCU_TYPE_PLA, 0xd38a, ocp_data);
2809
2810 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, 0xd38c);
2811 ocp_data &= ~BIT(0);
2812 ocp_write_byte(tp, MCU_TYPE_PLA, 0xd38c, ocp_data);
2813}
2814
hayeswang7daed8d2015-07-24 13:54:24 +08002815static bool rtl_can_wakeup(struct r8152 *tp)
2816{
2817 struct usb_device *udev = tp->udev;
2818
2819 return (udev->actconfig->desc.bmAttributes & USB_CONFIG_ATT_WAKEUP);
2820}
2821
hayeswang9a4be1b2014-02-18 21:49:07 +08002822static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
2823{
2824 if (enable) {
2825 u32 ocp_data;
2826
2827 __rtl_set_wol(tp, WAKE_ANY);
2828
2829 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2830
2831 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2832 ocp_data |= LINK_OFF_WAKE_EN;
2833 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2834
2835 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2836 } else {
hayeswangf95ae8a2016-06-30 15:33:35 +08002837 u32 ocp_data;
2838
hayeswang9a4be1b2014-02-18 21:49:07 +08002839 __rtl_set_wol(tp, tp->saved_wolopts);
hayeswangf95ae8a2016-06-30 15:33:35 +08002840
2841 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2842
2843 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2844 ocp_data &= ~LINK_OFF_WAKE_EN;
2845 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2846
2847 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
hayeswang2609af12016-07-05 16:11:46 +08002848 }
2849}
hayeswangf95ae8a2016-06-30 15:33:35 +08002850
hayeswang2609af12016-07-05 16:11:46 +08002851static void rtl8153_runtime_enable(struct r8152 *tp, bool enable)
2852{
hayeswang2609af12016-07-05 16:11:46 +08002853 if (enable) {
2854 r8153_u1u2en(tp, false);
2855 r8153_u2p3en(tp, false);
hayeswang134f98b2017-06-09 17:11:40 +08002856 r8153_mac_clk_spd(tp, true);
hayeswang02552752017-06-09 17:11:42 +08002857 rtl_runtime_suspend_enable(tp, true);
hayeswang2609af12016-07-05 16:11:46 +08002858 } else {
hayeswang02552752017-06-09 17:11:42 +08002859 rtl_runtime_suspend_enable(tp, false);
hayeswang134f98b2017-06-09 17:11:40 +08002860 r8153_mac_clk_spd(tp, false);
hayeswang3cb32342017-06-09 17:11:43 +08002861
2862 switch (tp->version) {
2863 case RTL_VER_03:
2864 case RTL_VER_04:
2865 break;
2866 case RTL_VER_05:
2867 case RTL_VER_06:
2868 default:
2869 r8153_u2p3en(tp, true);
2870 break;
2871 }
2872
hayeswangb2143962015-07-24 13:54:23 +08002873 r8153_u1u2en(tp, true);
hayeswang9a4be1b2014-02-18 21:49:07 +08002874 }
2875}
2876
hayeswang65b82d62017-06-15 14:44:03 +08002877static void rtl8153b_runtime_enable(struct r8152 *tp, bool enable)
2878{
2879 if (enable) {
2880 r8153b_queue_wake(tp, true);
2881 r8153b_u1u2en(tp, false);
2882 r8153_u2p3en(tp, false);
2883 rtl_runtime_suspend_enable(tp, true);
2884 r8153b_ups_en(tp, true);
2885 } else {
2886 r8153b_ups_en(tp, false);
2887 r8153b_queue_wake(tp, false);
2888 rtl_runtime_suspend_enable(tp, false);
2889 r8153_u2p3en(tp, true);
2890 r8153b_u1u2en(tp, true);
2891 }
2892}
2893
hayeswang43499682014-02-18 21:48:58 +08002894static void r8153_teredo_off(struct r8152 *tp)
2895{
2896 u32 ocp_data;
2897
hayeswang65b82d62017-06-15 14:44:03 +08002898 switch (tp->version) {
2899 case RTL_VER_01:
2900 case RTL_VER_02:
2901 case RTL_VER_03:
2902 case RTL_VER_04:
2903 case RTL_VER_05:
2904 case RTL_VER_06:
2905 case RTL_VER_07:
2906 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2907 ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK |
2908 OOB_TEREDO_EN);
2909 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2910 break;
2911
2912 case RTL_VER_08:
2913 case RTL_VER_09:
2914 /* The bit 0 ~ 7 are relative with teredo settings. They are
2915 * W1C (write 1 to clear), so set all 1 to disable it.
2916 */
2917 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, 0xff);
2918 break;
2919
2920 default:
2921 break;
2922 }
hayeswang43499682014-02-18 21:48:58 +08002923
2924 ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
2925 ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
2926 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
2927}
2928
hayeswang93fe9b12016-06-16 10:55:18 +08002929static void rtl_reset_bmu(struct r8152 *tp)
2930{
2931 u32 ocp_data;
2932
2933 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_RESET);
2934 ocp_data &= ~(BMU_RESET_EP_IN | BMU_RESET_EP_OUT);
2935 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2936 ocp_data |= BMU_RESET_EP_IN | BMU_RESET_EP_OUT;
2937 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2938}
2939
hayeswangcda9fb02016-01-07 17:51:12 +08002940static void r8152_aldps_en(struct r8152 *tp, bool enable)
hayeswang43499682014-02-18 21:48:58 +08002941{
hayeswangcda9fb02016-01-07 17:51:12 +08002942 if (enable) {
2943 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
2944 LINKENA | DIS_SDSAVE);
2945 } else {
2946 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA |
2947 DIS_SDSAVE);
2948 msleep(20);
2949 }
hayeswang43499682014-02-18 21:48:58 +08002950}
2951
hayeswange6449532016-09-20 16:22:05 +08002952static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
2953{
2954 ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
2955 ocp_reg_write(tp, OCP_EEE_DATA, reg);
2956 ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
2957}
2958
2959static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
2960{
2961 u16 data;
2962
2963 r8152_mmd_indirect(tp, dev, reg);
2964 data = ocp_reg_read(tp, OCP_EEE_DATA);
2965 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2966
2967 return data;
2968}
2969
2970static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
2971{
2972 r8152_mmd_indirect(tp, dev, reg);
2973 ocp_reg_write(tp, OCP_EEE_DATA, data);
2974 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2975}
2976
2977static void r8152_eee_en(struct r8152 *tp, bool enable)
2978{
2979 u16 config1, config2, config3;
2980 u32 ocp_data;
2981
2982 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
2983 config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
2984 config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
2985 config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
2986
2987 if (enable) {
2988 ocp_data |= EEE_RX_EN | EEE_TX_EN;
2989 config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
2990 config1 |= sd_rise_time(1);
2991 config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
2992 config3 |= fast_snr(42);
2993 } else {
2994 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
2995 config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
2996 RX_QUIET_EN);
2997 config1 |= sd_rise_time(7);
2998 config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
2999 config3 |= fast_snr(511);
3000 }
3001
3002 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
3003 ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
3004 ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
3005 ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
3006}
3007
3008static void r8152b_enable_eee(struct r8152 *tp)
3009{
3010 r8152_eee_en(tp, true);
3011 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, MDIO_EEE_100TX);
3012}
3013
3014static void r8152b_enable_fc(struct r8152 *tp)
3015{
3016 u16 anar;
3017
3018 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3019 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3020 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3021}
3022
hayeswangd70b1132014-09-19 15:17:18 +08003023static void rtl8152_disable(struct r8152 *tp)
3024{
hayeswangcda9fb02016-01-07 17:51:12 +08003025 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003026 rtl_disable(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003027 r8152_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003028}
3029
hayeswang43499682014-02-18 21:48:58 +08003030static void r8152b_hw_phy_cfg(struct r8152 *tp)
3031{
hayeswangef39df82016-09-20 16:22:07 +08003032 r8152b_enable_eee(tp);
3033 r8152_aldps_en(tp, true);
3034 r8152b_enable_fc(tp);
hayeswangf0cbe0a2014-02-18 21:49:03 +08003035
hayeswangaa66a5f2014-02-18 21:49:04 +08003036 set_bit(PHY_RESET, &tp->flags);
hayeswang43499682014-02-18 21:48:58 +08003037}
3038
hayeswangac718b62013-05-02 16:01:25 +00003039static void r8152b_exit_oob(struct r8152 *tp)
3040{
hayeswangdb8515e2014-03-06 15:07:16 +08003041 u32 ocp_data;
3042 int i;
hayeswangac718b62013-05-02 16:01:25 +00003043
3044 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3045 ocp_data &= ~RCR_ACPT_ALL;
3046 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3047
hayeswang00a5e362014-02-18 21:48:59 +08003048 rxdy_gated_en(tp, true);
hayeswangda9bd112014-02-18 21:49:08 +08003049 r8153_teredo_off(tp);
hayeswangac718b62013-05-02 16:01:25 +00003050 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3051 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
3052
3053 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3054 ocp_data &= ~NOW_IS_OOB;
3055 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3056
3057 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3058 ocp_data &= ~MCU_BORW_EN;
3059 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3060
3061 for (i = 0; i < 1000; i++) {
3062 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3063 if (ocp_data & LINK_LIST_READY)
3064 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003065 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003066 }
3067
3068 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3069 ocp_data |= RE_INIT_LL;
3070 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3071
3072 for (i = 0; i < 1000; i++) {
3073 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3074 if (ocp_data & LINK_LIST_READY)
3075 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003076 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003077 }
3078
3079 rtl8152_nic_reset(tp);
3080
3081 /* rx share fifo credit full threshold */
3082 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
3083
hayeswanga3cc4652014-07-24 16:37:43 +08003084 if (tp->udev->speed == USB_SPEED_FULL ||
3085 tp->udev->speed == USB_SPEED_LOW) {
hayeswangac718b62013-05-02 16:01:25 +00003086 /* rx share fifo credit near full threshold */
3087 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
3088 RXFIFO_THR2_FULL);
3089 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
3090 RXFIFO_THR3_FULL);
3091 } else {
3092 /* rx share fifo credit near full threshold */
3093 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
3094 RXFIFO_THR2_HIGH);
3095 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
3096 RXFIFO_THR3_HIGH);
3097 }
3098
3099 /* TX share fifo free credit full threshold */
3100 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
3101
3102 ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
hayeswang8e1f51b2014-01-02 11:22:41 +08003103 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
hayeswangac718b62013-05-02 16:01:25 +00003104 ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
3105 TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
3106
hayeswangc5554292014-09-12 10:43:11 +08003107 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswangac718b62013-05-02 16:01:25 +00003108
3109 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
3110
3111 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
3112 ocp_data |= TCR0_AUTO_FIFO;
3113 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
3114}
3115
3116static void r8152b_enter_oob(struct r8152 *tp)
3117{
hayeswang45f4a192014-01-06 17:08:41 +08003118 u32 ocp_data;
3119 int i;
hayeswangac718b62013-05-02 16:01:25 +00003120
3121 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3122 ocp_data &= ~NOW_IS_OOB;
3123 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3124
3125 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
3126 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
3127 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
3128
hayeswangd70b1132014-09-19 15:17:18 +08003129 rtl_disable(tp);
hayeswangac718b62013-05-02 16:01:25 +00003130
3131 for (i = 0; i < 1000; i++) {
3132 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3133 if (ocp_data & LINK_LIST_READY)
3134 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003135 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003136 }
3137
3138 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3139 ocp_data |= RE_INIT_LL;
3140 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3141
3142 for (i = 0; i < 1000; i++) {
3143 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3144 if (ocp_data & LINK_LIST_READY)
3145 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003146 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003147 }
3148
3149 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
3150
hayeswangc5554292014-09-12 10:43:11 +08003151 rtl_rx_vlan_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00003152
3153 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
3154 ocp_data |= ALDPS_PROXY_MODE;
3155 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
3156
3157 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3158 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
3159 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3160
hayeswang00a5e362014-02-18 21:48:59 +08003161 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003162
3163 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3164 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
3165 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3166}
3167
hayeswang65b82d62017-06-15 14:44:03 +08003168static int r8153_patch_request(struct r8152 *tp, bool request)
3169{
3170 u16 data;
3171 int i;
3172
3173 data = ocp_reg_read(tp, OCP_PHY_PATCH_CMD);
3174 if (request)
3175 data |= PATCH_REQUEST;
3176 else
3177 data &= ~PATCH_REQUEST;
3178 ocp_reg_write(tp, OCP_PHY_PATCH_CMD, data);
3179
3180 for (i = 0; request && i < 5000; i++) {
3181 usleep_range(1000, 2000);
3182 if (ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)
3183 break;
3184 }
3185
3186 if (request && !(ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)) {
3187 netif_err(tp, drv, tp->netdev, "patch request fail\n");
3188 r8153_patch_request(tp, false);
3189 return -ETIME;
3190 } else {
3191 return 0;
3192 }
3193}
3194
hayeswange6449532016-09-20 16:22:05 +08003195static void r8153_aldps_en(struct r8152 *tp, bool enable)
3196{
3197 u16 data;
3198
3199 data = ocp_reg_read(tp, OCP_POWER_CFG);
3200 if (enable) {
3201 data |= EN_ALDPS;
3202 ocp_reg_write(tp, OCP_POWER_CFG, data);
3203 } else {
hayeswang4214cc52017-06-09 17:11:46 +08003204 int i;
3205
hayeswange6449532016-09-20 16:22:05 +08003206 data &= ~EN_ALDPS;
3207 ocp_reg_write(tp, OCP_POWER_CFG, data);
hayeswang4214cc52017-06-09 17:11:46 +08003208 for (i = 0; i < 20; i++) {
3209 usleep_range(1000, 2000);
3210 if (ocp_read_word(tp, MCU_TYPE_PLA, 0xe000) & 0x0100)
3211 break;
3212 }
hayeswange6449532016-09-20 16:22:05 +08003213 }
3214}
3215
hayeswang65b82d62017-06-15 14:44:03 +08003216static void r8153b_aldps_en(struct r8152 *tp, bool enable)
3217{
3218 r8153_aldps_en(tp, enable);
3219
3220 if (enable)
3221 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_ALDPS, 0);
3222 else
3223 r8153b_ups_flags_w1w0(tp, 0, UPS_FLAGS_EN_ALDPS);
3224}
3225
hayeswange6449532016-09-20 16:22:05 +08003226static void r8153_eee_en(struct r8152 *tp, bool enable)
3227{
3228 u32 ocp_data;
3229 u16 config;
3230
3231 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3232 config = ocp_reg_read(tp, OCP_EEE_CFG);
3233
3234 if (enable) {
3235 ocp_data |= EEE_RX_EN | EEE_TX_EN;
3236 config |= EEE10_EN;
3237 } else {
3238 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
3239 config &= ~EEE10_EN;
3240 }
3241
3242 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
3243 ocp_reg_write(tp, OCP_EEE_CFG, config);
3244}
3245
hayeswang65b82d62017-06-15 14:44:03 +08003246static void r8153b_eee_en(struct r8152 *tp, bool enable)
3247{
3248 r8153_eee_en(tp, enable);
3249
3250 if (enable)
3251 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_EEE, 0);
3252 else
3253 r8153b_ups_flags_w1w0(tp, 0, UPS_FLAGS_EN_EEE);
3254}
3255
3256static void r8153b_enable_fc(struct r8152 *tp)
3257{
3258 r8152b_enable_fc(tp);
3259 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_FLOW_CTR, 0);
3260}
3261
hayeswang43779f82014-01-02 11:25:10 +08003262static void r8153_hw_phy_cfg(struct r8152 *tp)
3263{
3264 u32 ocp_data;
3265 u16 data;
3266
hayeswangd768c612016-09-20 16:22:09 +08003267 /* disable ALDPS before updating the PHY parameters */
3268 r8153_aldps_en(tp, false);
hayeswangfb02eb42015-07-22 15:27:41 +08003269
hayeswangd768c612016-09-20 16:22:09 +08003270 /* disable EEE before updating the PHY parameters */
3271 r8153_eee_en(tp, false);
3272 ocp_reg_write(tp, OCP_EEE_ADV, 0);
hayeswang43779f82014-01-02 11:25:10 +08003273
3274 if (tp->version == RTL_VER_03) {
3275 data = ocp_reg_read(tp, OCP_EEE_CFG);
3276 data &= ~CTAP_SHORT_EN;
3277 ocp_reg_write(tp, OCP_EEE_CFG, data);
3278 }
3279
3280 data = ocp_reg_read(tp, OCP_POWER_CFG);
3281 data |= EEE_CLKDIV_EN;
3282 ocp_reg_write(tp, OCP_POWER_CFG, data);
3283
3284 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
3285 data |= EN_10M_BGOFF;
3286 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
3287 data = ocp_reg_read(tp, OCP_POWER_CFG);
3288 data |= EN_10M_PLLOFF;
3289 ocp_reg_write(tp, OCP_POWER_CFG, data);
hayeswangb4d99de2015-01-19 17:02:46 +08003290 sram_write(tp, SRAM_IMPEDANCE, 0x0b13);
hayeswang43779f82014-01-02 11:25:10 +08003291
3292 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3293 ocp_data |= PFM_PWM_SWITCH;
3294 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3295
hayeswangb4d99de2015-01-19 17:02:46 +08003296 /* Enable LPF corner auto tune */
3297 sram_write(tp, SRAM_LPF_CFG, 0xf70f);
hayeswang43779f82014-01-02 11:25:10 +08003298
hayeswangb4d99de2015-01-19 17:02:46 +08003299 /* Adjust 10M Amplitude */
3300 sram_write(tp, SRAM_10M_AMP1, 0x00af);
3301 sram_write(tp, SRAM_10M_AMP2, 0x0208);
hayeswangaa66a5f2014-02-18 21:49:04 +08003302
hayeswangaf0287e2016-09-20 16:22:08 +08003303 r8153_eee_en(tp, true);
3304 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
3305
hayeswangef39df82016-09-20 16:22:07 +08003306 r8153_aldps_en(tp, true);
3307 r8152b_enable_fc(tp);
3308
hayeswang3cb32342017-06-09 17:11:43 +08003309 switch (tp->version) {
3310 case RTL_VER_03:
3311 case RTL_VER_04:
3312 break;
3313 case RTL_VER_05:
3314 case RTL_VER_06:
3315 default:
3316 r8153_u2p3en(tp, true);
3317 break;
3318 }
3319
hayeswangaa66a5f2014-02-18 21:49:04 +08003320 set_bit(PHY_RESET, &tp->flags);
hayeswang43779f82014-01-02 11:25:10 +08003321}
3322
hayeswang65b82d62017-06-15 14:44:03 +08003323static u32 r8152_efuse_read(struct r8152 *tp, u8 addr)
3324{
3325 u32 ocp_data;
3326
3327 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD, EFUSE_READ_CMD | addr);
3328 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD);
3329 ocp_data = (ocp_data & EFUSE_DATA_BIT16) << 9; /* data of bit16 */
3330 ocp_data |= ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_DATA);
3331
3332 return ocp_data;
3333}
3334
3335static void r8153b_hw_phy_cfg(struct r8152 *tp)
3336{
3337 u32 ocp_data, ups_flags = 0;
3338 u16 data;
3339
3340 /* disable ALDPS before updating the PHY parameters */
3341 r8153b_aldps_en(tp, false);
3342
3343 /* disable EEE before updating the PHY parameters */
3344 r8153b_eee_en(tp, false);
3345 ocp_reg_write(tp, OCP_EEE_ADV, 0);
3346
3347 r8153b_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
3348
3349 data = sram_read(tp, SRAM_GREEN_CFG);
3350 data |= R_TUNE_EN;
3351 sram_write(tp, SRAM_GREEN_CFG, data);
3352 data = ocp_reg_read(tp, OCP_NCTL_CFG);
3353 data |= PGA_RETURN_EN;
3354 ocp_reg_write(tp, OCP_NCTL_CFG, data);
3355
3356 /* ADC Bias Calibration:
3357 * read efuse offset 0x7d to get a 17-bit data. Remove the dummy/fake
3358 * bit (bit3) to rebuild the real 16-bit data. Write the data to the
3359 * ADC ioffset.
3360 */
3361 ocp_data = r8152_efuse_read(tp, 0x7d);
3362 data = (u16)(((ocp_data & 0x1fff0) >> 1) | (ocp_data & 0x7));
3363 if (data != 0xffff)
3364 ocp_reg_write(tp, OCP_ADC_IOFFSET, data);
3365
3366 /* ups mode tx-link-pulse timing adjustment:
3367 * rg_saw_cnt = OCP reg 0xC426 Bit[13:0]
3368 * swr_cnt_1ms_ini = 16000000 / rg_saw_cnt
3369 */
3370 ocp_data = ocp_reg_read(tp, 0xc426);
3371 ocp_data &= 0x3fff;
3372 if (ocp_data) {
3373 u32 swr_cnt_1ms_ini;
3374
3375 swr_cnt_1ms_ini = (16000000 / ocp_data) & SAW_CNT_1MS_MASK;
3376 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG);
3377 ocp_data = (ocp_data & ~SAW_CNT_1MS_MASK) | swr_cnt_1ms_ini;
3378 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CFG, ocp_data);
3379 }
3380
3381 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3382 ocp_data |= PFM_PWM_SWITCH;
3383 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3384
3385 /* Advnace EEE */
3386 if (!r8153_patch_request(tp, true)) {
3387 data = ocp_reg_read(tp, OCP_POWER_CFG);
3388 data |= EEE_CLKDIV_EN;
3389 ocp_reg_write(tp, OCP_POWER_CFG, data);
3390
3391 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
3392 data |= EN_EEE_CMODE | EN_EEE_1000 | EN_10M_CLKDIV;
3393 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
3394
3395 ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
3396 ocp_reg_write(tp, OCP_SYSCLK_CFG, clk_div_expo(5));
3397
3398 ups_flags |= UPS_FLAGS_EN_10M_CKDIV | UPS_FLAGS_250M_CKDIV |
3399 UPS_FLAGS_EN_EEE_CKDIV | UPS_FLAGS_EEE_CMOD_LV_EN |
3400 UPS_FLAGS_EEE_PLLOFF_GIGA;
3401
3402 r8153_patch_request(tp, false);
3403 }
3404
3405 r8153b_ups_flags_w1w0(tp, ups_flags, 0);
3406
3407 r8153b_eee_en(tp, true);
3408 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
3409
3410 r8153b_aldps_en(tp, true);
3411 r8153b_enable_fc(tp);
3412 r8153_u2p3en(tp, true);
3413
3414 set_bit(PHY_RESET, &tp->flags);
3415}
3416
hayeswang43779f82014-01-02 11:25:10 +08003417static void r8153_first_init(struct r8152 *tp)
3418{
3419 u32 ocp_data;
3420 int i;
3421
hayeswang134f98b2017-06-09 17:11:40 +08003422 r8153_mac_clk_spd(tp, false);
hayeswang00a5e362014-02-18 21:48:59 +08003423 rxdy_gated_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003424 r8153_teredo_off(tp);
3425
3426 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3427 ocp_data &= ~RCR_ACPT_ALL;
3428 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3429
hayeswang43779f82014-01-02 11:25:10 +08003430 rtl8152_nic_reset(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003431 rtl_reset_bmu(tp);
hayeswang43779f82014-01-02 11:25:10 +08003432
3433 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3434 ocp_data &= ~NOW_IS_OOB;
3435 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3436
3437 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3438 ocp_data &= ~MCU_BORW_EN;
3439 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3440
3441 for (i = 0; i < 1000; i++) {
3442 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3443 if (ocp_data & LINK_LIST_READY)
3444 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003445 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003446 }
3447
3448 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3449 ocp_data |= RE_INIT_LL;
3450 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3451
3452 for (i = 0; i < 1000; i++) {
3453 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3454 if (ocp_data & LINK_LIST_READY)
3455 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003456 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003457 }
3458
hayeswangc5554292014-09-12 10:43:11 +08003459 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswang43779f82014-01-02 11:25:10 +08003460
hayeswangb65c0c92017-06-21 11:25:18 +08003461 ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08003462 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
hayeswang69b4b7a2014-07-10 10:58:54 +08003463 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
hayeswang43779f82014-01-02 11:25:10 +08003464
3465 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
3466 ocp_data |= TCR0_AUTO_FIFO;
3467 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
3468
3469 rtl8152_nic_reset(tp);
3470
3471 /* rx share fifo credit full threshold */
3472 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
3473 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
3474 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
3475 /* TX share fifo free credit full threshold */
3476 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
hayeswang43779f82014-01-02 11:25:10 +08003477}
3478
3479static void r8153_enter_oob(struct r8152 *tp)
3480{
3481 u32 ocp_data;
3482 int i;
3483
hayeswang134f98b2017-06-09 17:11:40 +08003484 r8153_mac_clk_spd(tp, true);
3485
hayeswang43779f82014-01-02 11:25:10 +08003486 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3487 ocp_data &= ~NOW_IS_OOB;
3488 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3489
hayeswangd70b1132014-09-19 15:17:18 +08003490 rtl_disable(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003491 rtl_reset_bmu(tp);
hayeswang43779f82014-01-02 11:25:10 +08003492
3493 for (i = 0; i < 1000; i++) {
3494 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3495 if (ocp_data & LINK_LIST_READY)
3496 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003497 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003498 }
3499
3500 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3501 ocp_data |= RE_INIT_LL;
3502 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3503
3504 for (i = 0; i < 1000; i++) {
3505 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3506 if (ocp_data & LINK_LIST_READY)
3507 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003508 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003509 }
3510
hayeswangb65c0c92017-06-21 11:25:18 +08003511 ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08003512 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
hayeswang43779f82014-01-02 11:25:10 +08003513
hayeswang65b82d62017-06-15 14:44:03 +08003514 switch (tp->version) {
3515 case RTL_VER_03:
3516 case RTL_VER_04:
3517 case RTL_VER_05:
3518 case RTL_VER_06:
3519 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
3520 ocp_data &= ~TEREDO_WAKE_MASK;
3521 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
3522 break;
3523
3524 case RTL_VER_08:
3525 case RTL_VER_09:
3526 /* Clear teredo wake event. bit[15:8] is the teredo wakeup
3527 * type. Set it to zero. bits[7:0] are the W1C bits about
3528 * the events. Set them to all 1 to clear them.
3529 */
3530 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
3531 break;
3532
3533 default:
3534 break;
3535 }
hayeswang43779f82014-01-02 11:25:10 +08003536
hayeswangc5554292014-09-12 10:43:11 +08003537 rtl_rx_vlan_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003538
3539 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
3540 ocp_data |= ALDPS_PROXY_MODE;
3541 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
3542
3543 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3544 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
3545 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3546
hayeswang00a5e362014-02-18 21:48:59 +08003547 rxdy_gated_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003548
3549 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3550 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
3551 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3552}
3553
hayeswangd70b1132014-09-19 15:17:18 +08003554static void rtl8153_disable(struct r8152 *tp)
3555{
hayeswangcda9fb02016-01-07 17:51:12 +08003556 r8153_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003557 rtl_disable(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003558 rtl_reset_bmu(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003559 r8153_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003560}
3561
hayeswang65b82d62017-06-15 14:44:03 +08003562static void rtl8153b_disable(struct r8152 *tp)
3563{
3564 r8153b_aldps_en(tp, false);
3565 rtl_disable(tp);
3566 rtl_reset_bmu(tp);
3567 r8153b_aldps_en(tp, true);
3568}
3569
hayeswangac718b62013-05-02 16:01:25 +00003570static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u16 speed, u8 duplex)
3571{
hayeswang43779f82014-01-02 11:25:10 +08003572 u16 bmcr, anar, gbcr;
hayeswang65b82d62017-06-15 14:44:03 +08003573 enum spd_duplex speed_duplex;
hayeswangac718b62013-05-02 16:01:25 +00003574 int ret = 0;
3575
hayeswangac718b62013-05-02 16:01:25 +00003576 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3577 anar &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
3578 ADVERTISE_100HALF | ADVERTISE_100FULL);
hayeswang43779f82014-01-02 11:25:10 +08003579 if (tp->mii.supports_gmii) {
3580 gbcr = r8152_mdio_read(tp, MII_CTRL1000);
3581 gbcr &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
3582 } else {
3583 gbcr = 0;
3584 }
hayeswangac718b62013-05-02 16:01:25 +00003585
3586 if (autoneg == AUTONEG_DISABLE) {
3587 if (speed == SPEED_10) {
3588 bmcr = 0;
3589 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003590 speed_duplex = FORCE_10M_HALF;
hayeswangac718b62013-05-02 16:01:25 +00003591 } else if (speed == SPEED_100) {
3592 bmcr = BMCR_SPEED100;
3593 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003594 speed_duplex = FORCE_100M_HALF;
hayeswang43779f82014-01-02 11:25:10 +08003595 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
3596 bmcr = BMCR_SPEED1000;
3597 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003598 speed_duplex = NWAY_1000M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003599 } else {
3600 ret = -EINVAL;
3601 goto out;
3602 }
3603
hayeswang65b82d62017-06-15 14:44:03 +08003604 if (duplex == DUPLEX_FULL) {
hayeswangac718b62013-05-02 16:01:25 +00003605 bmcr |= BMCR_FULLDPLX;
hayeswang65b82d62017-06-15 14:44:03 +08003606 if (speed != SPEED_1000)
3607 speed_duplex++;
3608 }
hayeswangac718b62013-05-02 16:01:25 +00003609 } else {
3610 if (speed == SPEED_10) {
hayeswang65b82d62017-06-15 14:44:03 +08003611 if (duplex == DUPLEX_FULL) {
hayeswangac718b62013-05-02 16:01:25 +00003612 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003613 speed_duplex = NWAY_10M_FULL;
3614 } else {
hayeswangac718b62013-05-02 16:01:25 +00003615 anar |= ADVERTISE_10HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003616 speed_duplex = NWAY_10M_HALF;
3617 }
hayeswangac718b62013-05-02 16:01:25 +00003618 } else if (speed == SPEED_100) {
3619 if (duplex == DUPLEX_FULL) {
3620 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
3621 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003622 speed_duplex = NWAY_100M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003623 } else {
3624 anar |= ADVERTISE_10HALF;
3625 anar |= ADVERTISE_100HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003626 speed_duplex = NWAY_100M_HALF;
hayeswangac718b62013-05-02 16:01:25 +00003627 }
hayeswang43779f82014-01-02 11:25:10 +08003628 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
3629 if (duplex == DUPLEX_FULL) {
3630 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
3631 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
3632 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
3633 } else {
3634 anar |= ADVERTISE_10HALF;
3635 anar |= ADVERTISE_100HALF;
3636 gbcr |= ADVERTISE_1000HALF;
3637 }
hayeswang65b82d62017-06-15 14:44:03 +08003638 speed_duplex = NWAY_1000M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003639 } else {
3640 ret = -EINVAL;
3641 goto out;
3642 }
3643
3644 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
3645 }
3646
hayeswangfae56172016-06-16 14:08:29 +08003647 if (test_and_clear_bit(PHY_RESET, &tp->flags))
hayeswangaa66a5f2014-02-18 21:49:04 +08003648 bmcr |= BMCR_RESET;
3649
hayeswang43779f82014-01-02 11:25:10 +08003650 if (tp->mii.supports_gmii)
3651 r8152_mdio_write(tp, MII_CTRL1000, gbcr);
3652
hayeswangac718b62013-05-02 16:01:25 +00003653 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3654 r8152_mdio_write(tp, MII_BMCR, bmcr);
3655
hayeswang65b82d62017-06-15 14:44:03 +08003656 switch (tp->version) {
3657 case RTL_VER_08:
3658 case RTL_VER_09:
3659 r8153b_ups_flags_w1w0(tp, ups_flags_speed(speed_duplex),
3660 UPS_FLAGS_SPEED_MASK);
3661 break;
3662
3663 default:
3664 break;
3665 }
3666
hayeswangfae56172016-06-16 14:08:29 +08003667 if (bmcr & BMCR_RESET) {
hayeswangaa66a5f2014-02-18 21:49:04 +08003668 int i;
3669
hayeswangaa66a5f2014-02-18 21:49:04 +08003670 for (i = 0; i < 50; i++) {
3671 msleep(20);
3672 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
3673 break;
3674 }
3675 }
3676
hayeswangac718b62013-05-02 16:01:25 +00003677out:
hayeswangac718b62013-05-02 16:01:25 +00003678 return ret;
3679}
3680
hayeswangd70b1132014-09-19 15:17:18 +08003681static void rtl8152_up(struct r8152 *tp)
3682{
3683 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3684 return;
3685
hayeswangcda9fb02016-01-07 17:51:12 +08003686 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003687 r8152b_exit_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003688 r8152_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003689}
3690
hayeswangac718b62013-05-02 16:01:25 +00003691static void rtl8152_down(struct r8152 *tp)
3692{
hayeswang68714382014-04-11 17:54:31 +08003693 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3694 rtl_drop_queued_tx(tp);
3695 return;
3696 }
3697
hayeswang00a5e362014-02-18 21:48:59 +08003698 r8152_power_cut_en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003699 r8152_aldps_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003700 r8152b_enter_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003701 r8152_aldps_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00003702}
3703
hayeswangd70b1132014-09-19 15:17:18 +08003704static void rtl8153_up(struct r8152 *tp)
3705{
3706 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3707 return;
3708
hayeswangb2143962015-07-24 13:54:23 +08003709 r8153_u1u2en(tp, false);
hayeswang3cb32342017-06-09 17:11:43 +08003710 r8153_u2p3en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003711 r8153_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003712 r8153_first_init(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003713 r8153_aldps_en(tp, true);
hayeswang3cb32342017-06-09 17:11:43 +08003714
3715 switch (tp->version) {
3716 case RTL_VER_03:
3717 case RTL_VER_04:
3718 break;
3719 case RTL_VER_05:
3720 case RTL_VER_06:
3721 default:
3722 r8153_u2p3en(tp, true);
3723 break;
3724 }
3725
hayeswangb2143962015-07-24 13:54:23 +08003726 r8153_u1u2en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003727}
3728
hayeswang43779f82014-01-02 11:25:10 +08003729static void rtl8153_down(struct r8152 *tp)
3730{
hayeswang68714382014-04-11 17:54:31 +08003731 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3732 rtl_drop_queued_tx(tp);
3733 return;
3734 }
3735
hayeswangb9702722014-02-18 21:49:00 +08003736 r8153_u1u2en(tp, false);
hayeswangb2143962015-07-24 13:54:23 +08003737 r8153_u2p3en(tp, false);
hayeswangb9702722014-02-18 21:49:00 +08003738 r8153_power_cut_en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003739 r8153_aldps_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003740 r8153_enter_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003741 r8153_aldps_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003742}
3743
hayeswang65b82d62017-06-15 14:44:03 +08003744static void rtl8153b_up(struct r8152 *tp)
3745{
3746 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3747 return;
3748
3749 r8153b_u1u2en(tp, false);
3750 r8153_u2p3en(tp, false);
3751 r8153b_aldps_en(tp, false);
3752
3753 r8153_first_init(tp);
3754 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
3755
3756 r8153b_aldps_en(tp, true);
3757 r8153_u2p3en(tp, true);
3758 r8153b_u1u2en(tp, true);
3759}
3760
3761static void rtl8153b_down(struct r8152 *tp)
3762{
3763 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3764 rtl_drop_queued_tx(tp);
3765 return;
3766 }
3767
3768 r8153b_u1u2en(tp, false);
3769 r8153_u2p3en(tp, false);
3770 r8153b_power_cut_en(tp, false);
3771 r8153b_aldps_en(tp, false);
3772 r8153_enter_oob(tp);
3773 r8153b_aldps_en(tp, true);
3774}
3775
hayeswang2dd49e02015-09-07 11:57:44 +08003776static bool rtl8152_in_nway(struct r8152 *tp)
3777{
3778 u16 nway_state;
3779
3780 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, 0x2000);
3781 tp->ocp_base = 0x2000;
3782 ocp_write_byte(tp, MCU_TYPE_PLA, 0xb014, 0x4c); /* phy state */
3783 nway_state = ocp_read_word(tp, MCU_TYPE_PLA, 0xb01a);
3784
3785 /* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
3786 if (nway_state & 0xc000)
3787 return false;
3788 else
3789 return true;
3790}
3791
3792static bool rtl8153_in_nway(struct r8152 *tp)
3793{
3794 u16 phy_state = ocp_reg_read(tp, OCP_PHY_STATE) & 0xff;
3795
3796 if (phy_state == TXDIS_STATE || phy_state == ABD_STATE)
3797 return false;
3798 else
3799 return true;
3800}
3801
hayeswangac718b62013-05-02 16:01:25 +00003802static void set_carrier(struct r8152 *tp)
3803{
3804 struct net_device *netdev = tp->netdev;
hayeswangce594e92017-03-16 14:32:22 +08003805 struct napi_struct *napi = &tp->napi;
hayeswangac718b62013-05-02 16:01:25 +00003806 u8 speed;
3807
3808 speed = rtl8152_get_speed(tp);
3809
3810 if (speed & LINK_STATUS) {
hayeswang51d979f2015-02-06 11:30:47 +08003811 if (!netif_carrier_ok(netdev)) {
hayeswangc81229c2014-01-02 11:22:42 +08003812 tp->rtl_ops.enable(tp);
hayeswangde9bf292017-01-26 09:38:32 +08003813 netif_stop_queue(netdev);
hayeswangce594e92017-03-16 14:32:22 +08003814 napi_disable(napi);
hayeswangac718b62013-05-02 16:01:25 +00003815 netif_carrier_on(netdev);
hayeswangaa2e0922015-01-09 10:26:35 +08003816 rtl_start_rx(tp);
Hayes Wangaece4772018-02-02 16:43:36 +08003817 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
3818 _rtl8152_set_rx_mode(netdev);
hayeswang41cec842015-07-24 13:54:25 +08003819 napi_enable(&tp->napi);
hayeswangde9bf292017-01-26 09:38:32 +08003820 netif_wake_queue(netdev);
3821 netif_info(tp, link, netdev, "carrier on\n");
hayeswang2f25abe2017-03-23 19:14:19 +08003822 } else if (netif_queue_stopped(netdev) &&
3823 skb_queue_len(&tp->tx_queue) < tp->tx_qlen) {
3824 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00003825 }
3826 } else {
hayeswang51d979f2015-02-06 11:30:47 +08003827 if (netif_carrier_ok(netdev)) {
hayeswangac718b62013-05-02 16:01:25 +00003828 netif_carrier_off(netdev);
hayeswangce594e92017-03-16 14:32:22 +08003829 napi_disable(napi);
hayeswangc81229c2014-01-02 11:22:42 +08003830 tp->rtl_ops.disable(tp);
hayeswangce594e92017-03-16 14:32:22 +08003831 napi_enable(napi);
hayeswangde9bf292017-01-26 09:38:32 +08003832 netif_info(tp, link, netdev, "carrier off\n");
hayeswangac718b62013-05-02 16:01:25 +00003833 }
3834 }
hayeswangac718b62013-05-02 16:01:25 +00003835}
3836
3837static void rtl_work_func_t(struct work_struct *work)
3838{
3839 struct r8152 *tp = container_of(work, struct r8152, schedule.work);
3840
hayeswanga1f83fe2014-11-12 10:05:05 +08003841 /* If the device is unplugged or !netif_running(), the workqueue
3842 * doesn't need to wake the device, and could return directly.
3843 */
3844 if (test_bit(RTL8152_UNPLUG, &tp->flags) || !netif_running(tp->netdev))
3845 return;
3846
hayeswang9a4be1b2014-02-18 21:49:07 +08003847 if (usb_autopm_get_interface(tp->intf) < 0)
3848 return;
3849
hayeswangac718b62013-05-02 16:01:25 +00003850 if (!test_bit(WORK_ENABLE, &tp->flags))
3851 goto out1;
3852
hayeswangb5403272014-10-09 18:00:26 +08003853 if (!mutex_trylock(&tp->control)) {
3854 schedule_delayed_work(&tp->schedule, 0);
3855 goto out1;
3856 }
3857
hayeswang216a8342016-01-07 17:51:11 +08003858 if (test_and_clear_bit(RTL8152_LINK_CHG, &tp->flags))
hayeswang40a82912013-08-14 20:54:40 +08003859 set_carrier(tp);
hayeswangac718b62013-05-02 16:01:25 +00003860
hayeswang216a8342016-01-07 17:51:11 +08003861 if (test_and_clear_bit(RTL8152_SET_RX_MODE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00003862 _rtl8152_set_rx_mode(tp->netdev);
3863
hayeswangd823ab62015-01-12 12:06:23 +08003864 /* don't schedule napi before linking */
hayeswang216a8342016-01-07 17:51:11 +08003865 if (test_and_clear_bit(SCHEDULE_NAPI, &tp->flags) &&
3866 netif_carrier_ok(tp->netdev))
hayeswangd823ab62015-01-12 12:06:23 +08003867 napi_schedule(&tp->napi);
hayeswangaa66a5f2014-02-18 21:49:04 +08003868
hayeswangb5403272014-10-09 18:00:26 +08003869 mutex_unlock(&tp->control);
3870
hayeswangac718b62013-05-02 16:01:25 +00003871out1:
hayeswang9a4be1b2014-02-18 21:49:07 +08003872 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00003873}
3874
hayeswanga028a9e2016-06-13 17:49:36 +08003875static void rtl_hw_phy_work_func_t(struct work_struct *work)
3876{
3877 struct r8152 *tp = container_of(work, struct r8152, hw_phy_work.work);
3878
3879 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3880 return;
3881
3882 if (usb_autopm_get_interface(tp->intf) < 0)
3883 return;
3884
3885 mutex_lock(&tp->control);
3886
3887 tp->rtl_ops.hw_phy_cfg(tp);
3888
hayeswangaa7e26b2016-06-13 17:49:38 +08003889 rtl8152_set_speed(tp, tp->autoneg, tp->speed, tp->duplex);
hayeswang9d21c0d2016-06-13 17:49:37 +08003890
hayeswanga028a9e2016-06-13 17:49:36 +08003891 mutex_unlock(&tp->control);
3892
3893 usb_autopm_put_interface(tp->intf);
3894}
3895
hayeswang5ee3c602016-01-07 17:12:17 +08003896#ifdef CONFIG_PM_SLEEP
3897static int rtl_notifier(struct notifier_block *nb, unsigned long action,
3898 void *data)
3899{
3900 struct r8152 *tp = container_of(nb, struct r8152, pm_notifier);
3901
3902 switch (action) {
3903 case PM_HIBERNATION_PREPARE:
3904 case PM_SUSPEND_PREPARE:
3905 usb_autopm_get_interface(tp->intf);
3906 break;
3907
3908 case PM_POST_HIBERNATION:
3909 case PM_POST_SUSPEND:
3910 usb_autopm_put_interface(tp->intf);
3911 break;
3912
3913 case PM_POST_RESTORE:
3914 case PM_RESTORE_PREPARE:
3915 default:
3916 break;
3917 }
3918
3919 return NOTIFY_DONE;
3920}
3921#endif
3922
hayeswangac718b62013-05-02 16:01:25 +00003923static int rtl8152_open(struct net_device *netdev)
3924{
3925 struct r8152 *tp = netdev_priv(netdev);
3926 int res = 0;
3927
hayeswang7e9da482014-02-18 21:49:05 +08003928 res = alloc_all_mem(tp);
3929 if (res)
3930 goto out;
3931
hayeswang9a4be1b2014-02-18 21:49:07 +08003932 res = usb_autopm_get_interface(tp->intf);
Guenter Roeckca0a7532016-11-09 19:51:25 -08003933 if (res < 0)
3934 goto out_free;
hayeswang9a4be1b2014-02-18 21:49:07 +08003935
hayeswangb5403272014-10-09 18:00:26 +08003936 mutex_lock(&tp->control);
3937
hayeswang7e9da482014-02-18 21:49:05 +08003938 tp->rtl_ops.up(tp);
3939
hayeswang40a82912013-08-14 20:54:40 +08003940 netif_carrier_off(netdev);
hayeswangac718b62013-05-02 16:01:25 +00003941 netif_start_queue(netdev);
3942 set_bit(WORK_ENABLE, &tp->flags);
hayeswangdb8515e2014-03-06 15:07:16 +08003943
hayeswang3d55f442014-02-06 11:55:48 +08003944 res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
3945 if (res) {
3946 if (res == -ENODEV)
3947 netif_device_detach(tp->netdev);
3948 netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
3949 res);
Guenter Roeckca0a7532016-11-09 19:51:25 -08003950 goto out_unlock;
hayeswang3d55f442014-02-06 11:55:48 +08003951 }
Guenter Roeckca0a7532016-11-09 19:51:25 -08003952 napi_enable(&tp->napi);
hayeswang3d55f442014-02-06 11:55:48 +08003953
hayeswangb5403272014-10-09 18:00:26 +08003954 mutex_unlock(&tp->control);
3955
hayeswang9a4be1b2014-02-18 21:49:07 +08003956 usb_autopm_put_interface(tp->intf);
hayeswang5ee3c602016-01-07 17:12:17 +08003957#ifdef CONFIG_PM_SLEEP
3958 tp->pm_notifier.notifier_call = rtl_notifier;
3959 register_pm_notifier(&tp->pm_notifier);
3960#endif
Guenter Roeckca0a7532016-11-09 19:51:25 -08003961 return 0;
hayeswangac718b62013-05-02 16:01:25 +00003962
Guenter Roeckca0a7532016-11-09 19:51:25 -08003963out_unlock:
3964 mutex_unlock(&tp->control);
3965 usb_autopm_put_interface(tp->intf);
3966out_free:
3967 free_all_mem(tp);
hayeswang7e9da482014-02-18 21:49:05 +08003968out:
hayeswangac718b62013-05-02 16:01:25 +00003969 return res;
3970}
3971
3972static int rtl8152_close(struct net_device *netdev)
3973{
3974 struct r8152 *tp = netdev_priv(netdev);
3975 int res = 0;
3976
hayeswang5ee3c602016-01-07 17:12:17 +08003977#ifdef CONFIG_PM_SLEEP
3978 unregister_pm_notifier(&tp->pm_notifier);
3979#endif
Jiri Slaby0ee1f472018-06-25 09:26:27 +02003980 if (!test_bit(RTL8152_UNPLUG, &tp->flags))
3981 napi_disable(&tp->napi);
hayeswangac718b62013-05-02 16:01:25 +00003982 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang3d55f442014-02-06 11:55:48 +08003983 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00003984 cancel_delayed_work_sync(&tp->schedule);
3985 netif_stop_queue(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08003986
3987 res = usb_autopm_get_interface(tp->intf);
hayeswang53543db2015-02-06 11:30:48 +08003988 if (res < 0 || test_bit(RTL8152_UNPLUG, &tp->flags)) {
hayeswang9a4be1b2014-02-18 21:49:07 +08003989 rtl_drop_queued_tx(tp);
hayeswangd823ab62015-01-12 12:06:23 +08003990 rtl_stop_rx(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08003991 } else {
hayeswangb5403272014-10-09 18:00:26 +08003992 mutex_lock(&tp->control);
3993
hayeswang9a4be1b2014-02-18 21:49:07 +08003994 tp->rtl_ops.down(tp);
hayeswangb5403272014-10-09 18:00:26 +08003995
3996 mutex_unlock(&tp->control);
3997
hayeswang9a4be1b2014-02-18 21:49:07 +08003998 usb_autopm_put_interface(tp->intf);
3999 }
hayeswangac718b62013-05-02 16:01:25 +00004000
hayeswang7e9da482014-02-18 21:49:05 +08004001 free_all_mem(tp);
4002
hayeswangac718b62013-05-02 16:01:25 +00004003 return res;
4004}
4005
hayeswang4f1d4d52014-03-11 16:24:19 +08004006static void rtl_tally_reset(struct r8152 *tp)
4007{
4008 u32 ocp_data;
4009
4010 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
4011 ocp_data |= TALLY_RESET;
4012 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
4013}
4014
hayeswangac718b62013-05-02 16:01:25 +00004015static void r8152b_init(struct r8152 *tp)
4016{
hayeswangebc2ec482013-08-14 20:54:38 +08004017 u32 ocp_data;
hayeswang2dd436d2016-09-20 16:22:06 +08004018 u16 data;
hayeswangac718b62013-05-02 16:01:25 +00004019
hayeswang68714382014-04-11 17:54:31 +08004020 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4021 return;
4022
hayeswang2dd436d2016-09-20 16:22:06 +08004023 data = r8152_mdio_read(tp, MII_BMCR);
4024 if (data & BMCR_PDOWN) {
4025 data &= ~BMCR_PDOWN;
4026 r8152_mdio_write(tp, MII_BMCR, data);
4027 }
4028
hayeswangcda9fb02016-01-07 17:51:12 +08004029 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08004030
hayeswangac718b62013-05-02 16:01:25 +00004031 if (tp->version == RTL_VER_01) {
4032 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
4033 ocp_data &= ~LED_MODE_MASK;
4034 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
4035 }
4036
hayeswang00a5e362014-02-18 21:48:59 +08004037 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00004038
hayeswangac718b62013-05-02 16:01:25 +00004039 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
4040 ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
4041 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
4042 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
4043 ocp_data &= ~MCU_CLK_RATIO_MASK;
4044 ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
4045 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
4046 ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
4047 SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
4048 ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
4049
hayeswang4f1d4d52014-03-11 16:24:19 +08004050 rtl_tally_reset(tp);
hayeswangac718b62013-05-02 16:01:25 +00004051
hayeswangebc2ec482013-08-14 20:54:38 +08004052 /* enable rx aggregation */
hayeswangac718b62013-05-02 16:01:25 +00004053 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
hayeswange90fba82015-07-31 11:23:39 +08004054 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
hayeswangac718b62013-05-02 16:01:25 +00004055 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
4056}
4057
hayeswang43779f82014-01-02 11:25:10 +08004058static void r8153_init(struct r8152 *tp)
4059{
4060 u32 ocp_data;
hayeswang2dd436d2016-09-20 16:22:06 +08004061 u16 data;
hayeswang43779f82014-01-02 11:25:10 +08004062 int i;
4063
hayeswang68714382014-04-11 17:54:31 +08004064 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4065 return;
4066
hayeswangb9702722014-02-18 21:49:00 +08004067 r8153_u1u2en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08004068
4069 for (i = 0; i < 500; i++) {
4070 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
4071 AUTOLOAD_DONE)
4072 break;
4073 msleep(20);
4074 }
4075
hayeswangc564b872017-06-09 17:11:38 +08004076 data = r8153_phy_status(tp, 0);
hayeswang43779f82014-01-02 11:25:10 +08004077
hayeswang2dd436d2016-09-20 16:22:06 +08004078 if (tp->version == RTL_VER_03 || tp->version == RTL_VER_04 ||
4079 tp->version == RTL_VER_05)
4080 ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
4081
4082 data = r8152_mdio_read(tp, MII_BMCR);
4083 if (data & BMCR_PDOWN) {
4084 data &= ~BMCR_PDOWN;
4085 r8152_mdio_write(tp, MII_BMCR, data);
4086 }
4087
hayeswangc564b872017-06-09 17:11:38 +08004088 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
hayeswang2dd436d2016-09-20 16:22:06 +08004089
hayeswangb9702722014-02-18 21:49:00 +08004090 r8153_u2p3en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08004091
hayeswang65bab842015-02-12 16:20:46 +08004092 if (tp->version == RTL_VER_04) {
4093 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2);
4094 ocp_data &= ~pwd_dn_scale_mask;
4095 ocp_data |= pwd_dn_scale(96);
4096 ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2, ocp_data);
4097
4098 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
4099 ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
4100 ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
4101 } else if (tp->version == RTL_VER_05) {
4102 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0);
4103 ocp_data &= ~ECM_ALDPS;
4104 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0, ocp_data);
4105
4106 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
4107 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
4108 ocp_data &= ~DYNAMIC_BURST;
4109 else
4110 ocp_data |= DYNAMIC_BURST;
4111 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
hayeswangfb02eb42015-07-22 15:27:41 +08004112 } else if (tp->version == RTL_VER_06) {
4113 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
4114 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
4115 ocp_data &= ~DYNAMIC_BURST;
4116 else
4117 ocp_data |= DYNAMIC_BURST;
4118 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
hayeswang65bab842015-02-12 16:20:46 +08004119 }
4120
4121 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2);
4122 ocp_data |= EP4_FULL_FC;
4123 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2, ocp_data);
4124
hayeswang43779f82014-01-02 11:25:10 +08004125 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
4126 ocp_data &= ~TIMER11_EN;
4127 ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
4128
hayeswang43779f82014-01-02 11:25:10 +08004129 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
4130 ocp_data &= ~LED_MODE_MASK;
4131 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
4132
hayeswang65bab842015-02-12 16:20:46 +08004133 ocp_data = FIFO_EMPTY_1FB | ROK_EXIT_LPM;
Oliver Neukum2b84af94a2016-05-02 13:06:14 +02004134 if (tp->version == RTL_VER_04 && tp->udev->speed < USB_SPEED_SUPER)
hayeswang43779f82014-01-02 11:25:10 +08004135 ocp_data |= LPM_TIMER_500MS;
hayeswang34203e22015-02-06 11:30:46 +08004136 else
4137 ocp_data |= LPM_TIMER_500US;
hayeswang43779f82014-01-02 11:25:10 +08004138 ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
4139
4140 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
4141 ocp_data &= ~SEN_VAL_MASK;
4142 ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
4143 ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
4144
hayeswang65bab842015-02-12 16:20:46 +08004145 ocp_write_word(tp, MCU_TYPE_USB, USB_CONNECT_TIMER, 0x0001);
4146
hayeswangb9702722014-02-18 21:49:00 +08004147 r8153_power_cut_en(tp, false);
4148 r8153_u1u2en(tp, true);
hayeswang134f98b2017-06-09 17:11:40 +08004149 r8153_mac_clk_spd(tp, false);
hayeswangee4761c2017-06-09 17:11:39 +08004150 usb_enable_lpm(tp->udev);
hayeswang43779f82014-01-02 11:25:10 +08004151
hayeswange31f6362017-06-09 17:11:41 +08004152 /* rx aggregation */
4153 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
4154 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
Kai-Heng Feng0b165512018-01-16 16:46:27 +08004155 if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
4156 ocp_data |= RX_AGG_DISABLE;
4157
hayeswange31f6362017-06-09 17:11:41 +08004158 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
hayeswang43779f82014-01-02 11:25:10 +08004159
hayeswang4f1d4d52014-03-11 16:24:19 +08004160 rtl_tally_reset(tp);
hayeswang49d10342017-06-09 17:11:44 +08004161
4162 switch (tp->udev->speed) {
4163 case USB_SPEED_SUPER:
4164 case USB_SPEED_SUPER_PLUS:
4165 tp->coalesce = COALESCE_SUPER;
4166 break;
4167 case USB_SPEED_HIGH:
4168 tp->coalesce = COALESCE_HIGH;
4169 break;
4170 default:
4171 tp->coalesce = COALESCE_SLOW;
4172 break;
4173 }
hayeswang43779f82014-01-02 11:25:10 +08004174}
4175
hayeswang65b82d62017-06-15 14:44:03 +08004176static void r8153b_init(struct r8152 *tp)
4177{
4178 u32 ocp_data;
4179 u16 data;
4180 int i;
4181
4182 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4183 return;
4184
4185 r8153b_u1u2en(tp, false);
4186
4187 for (i = 0; i < 500; i++) {
4188 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
4189 AUTOLOAD_DONE)
4190 break;
4191 msleep(20);
4192 }
4193
4194 data = r8153_phy_status(tp, 0);
4195
4196 data = r8152_mdio_read(tp, MII_BMCR);
4197 if (data & BMCR_PDOWN) {
4198 data &= ~BMCR_PDOWN;
4199 r8152_mdio_write(tp, MII_BMCR, data);
4200 }
4201
4202 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
4203
4204 r8153_u2p3en(tp, false);
4205
4206 /* MSC timer = 0xfff * 8ms = 32760 ms */
4207 ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
4208
4209 /* U1/U2/L1 idle timer. 500 us */
4210 ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
4211
4212 r8153b_power_cut_en(tp, false);
4213 r8153b_ups_en(tp, false);
4214 r8153b_queue_wake(tp, false);
4215 rtl_runtime_suspend_enable(tp, false);
4216 r8153b_u1u2en(tp, true);
4217 usb_enable_lpm(tp->udev);
4218
4219 /* MAC clock speed down */
4220 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
4221 ocp_data |= MAC_CLK_SPDWN_EN;
4222 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
4223
4224 set_bit(GREEN_ETHERNET, &tp->flags);
4225
4226 /* rx aggregation */
4227 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
4228 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
4229 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
4230
4231 rtl_tally_reset(tp);
4232
4233 tp->coalesce = 15000; /* 15 us */
4234}
4235
hayeswange5011392015-07-29 20:39:08 +08004236static int rtl8152_pre_reset(struct usb_interface *intf)
4237{
4238 struct r8152 *tp = usb_get_intfdata(intf);
4239 struct net_device *netdev;
4240
4241 if (!tp)
4242 return 0;
4243
4244 netdev = tp->netdev;
4245 if (!netif_running(netdev))
4246 return 0;
4247
hayeswangde9bf292017-01-26 09:38:32 +08004248 netif_stop_queue(netdev);
hayeswange5011392015-07-29 20:39:08 +08004249 napi_disable(&tp->napi);
4250 clear_bit(WORK_ENABLE, &tp->flags);
4251 usb_kill_urb(tp->intr_urb);
4252 cancel_delayed_work_sync(&tp->schedule);
4253 if (netif_carrier_ok(netdev)) {
hayeswange5011392015-07-29 20:39:08 +08004254 mutex_lock(&tp->control);
4255 tp->rtl_ops.disable(tp);
4256 mutex_unlock(&tp->control);
4257 }
4258
4259 return 0;
4260}
4261
4262static int rtl8152_post_reset(struct usb_interface *intf)
4263{
4264 struct r8152 *tp = usb_get_intfdata(intf);
4265 struct net_device *netdev;
4266
4267 if (!tp)
4268 return 0;
4269
4270 netdev = tp->netdev;
4271 if (!netif_running(netdev))
4272 return 0;
4273
4274 set_bit(WORK_ENABLE, &tp->flags);
4275 if (netif_carrier_ok(netdev)) {
4276 mutex_lock(&tp->control);
4277 tp->rtl_ops.enable(tp);
hayeswang2c561b22017-01-20 14:33:55 +08004278 rtl_start_rx(tp);
Hayes Wangaece4772018-02-02 16:43:36 +08004279 _rtl8152_set_rx_mode(netdev);
hayeswange5011392015-07-29 20:39:08 +08004280 mutex_unlock(&tp->control);
hayeswange5011392015-07-29 20:39:08 +08004281 }
4282
4283 napi_enable(&tp->napi);
hayeswangde9bf292017-01-26 09:38:32 +08004284 netif_wake_queue(netdev);
hayeswang2c561b22017-01-20 14:33:55 +08004285 usb_submit_urb(tp->intr_urb, GFP_KERNEL);
hayeswange5011392015-07-29 20:39:08 +08004286
hayeswang7489bda2017-01-26 09:38:34 +08004287 if (!list_empty(&tp->rx_done))
4288 napi_schedule(&tp->napi);
hayeswange5011392015-07-29 20:39:08 +08004289
4290 return 0;
hayeswangac718b62013-05-02 16:01:25 +00004291}
4292
hayeswang2dd49e02015-09-07 11:57:44 +08004293static bool delay_autosuspend(struct r8152 *tp)
4294{
4295 bool sw_linking = !!netif_carrier_ok(tp->netdev);
4296 bool hw_linking = !!(rtl8152_get_speed(tp) & LINK_STATUS);
4297
4298 /* This means a linking change occurs and the driver doesn't detect it,
4299 * yet. If the driver has disabled tx/rx and hw is linking on, the
4300 * device wouldn't wake up by receiving any packet.
4301 */
4302 if (work_busy(&tp->schedule.work) || sw_linking != hw_linking)
4303 return true;
4304
4305 /* If the linking down is occurred by nway, the device may miss the
4306 * linking change event. And it wouldn't wake when linking on.
4307 */
4308 if (!sw_linking && tp->rtl_ops.in_nway(tp))
4309 return true;
hayeswang6a0b76c2017-01-23 14:18:43 +08004310 else if (!skb_queue_empty(&tp->tx_queue))
4311 return true;
hayeswang2dd49e02015-09-07 11:57:44 +08004312 else
4313 return false;
4314}
4315
hayeswang21cbd0e2017-06-13 15:14:39 +08004316static int rtl8152_runtime_resume(struct r8152 *tp)
4317{
4318 struct net_device *netdev = tp->netdev;
4319
4320 if (netif_running(netdev) && netdev->flags & IFF_UP) {
4321 struct napi_struct *napi = &tp->napi;
4322
4323 tp->rtl_ops.autosuspend_en(tp, false);
4324 napi_disable(napi);
4325 set_bit(WORK_ENABLE, &tp->flags);
4326
4327 if (netif_carrier_ok(netdev)) {
4328 if (rtl8152_get_speed(tp) & LINK_STATUS) {
4329 rtl_start_rx(tp);
4330 } else {
4331 netif_carrier_off(netdev);
4332 tp->rtl_ops.disable(tp);
4333 netif_info(tp, link, netdev, "linking down\n");
4334 }
4335 }
4336
4337 napi_enable(napi);
4338 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4339 smp_mb__after_atomic();
4340
4341 if (!list_empty(&tp->rx_done))
4342 napi_schedule(&tp->napi);
4343
4344 usb_submit_urb(tp->intr_urb, GFP_NOIO);
4345 } else {
4346 if (netdev->flags & IFF_UP)
4347 tp->rtl_ops.autosuspend_en(tp, false);
4348
4349 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4350 }
4351
4352 return 0;
4353}
4354
4355static int rtl8152_system_resume(struct r8152 *tp)
4356{
4357 struct net_device *netdev = tp->netdev;
4358
4359 netif_device_attach(netdev);
4360
4361 if (netif_running(netdev) && netdev->flags & IFF_UP) {
4362 tp->rtl_ops.up(tp);
4363 netif_carrier_off(netdev);
4364 set_bit(WORK_ENABLE, &tp->flags);
4365 usb_submit_urb(tp->intr_urb, GFP_NOIO);
4366 }
4367
4368 return 0;
4369}
4370
hayeswanga9c54ad2017-01-25 13:41:45 +08004371static int rtl8152_runtime_suspend(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00004372{
hayeswang6cc69f22014-10-17 16:55:08 +08004373 struct net_device *netdev = tp->netdev;
4374 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +00004375
hayeswang26afec32017-01-26 09:38:31 +08004376 set_bit(SELECTIVE_SUSPEND, &tp->flags);
4377 smp_mb__after_atomic();
4378
hayeswang8fb28062017-01-10 17:04:06 +08004379 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
hayeswang75dc6922017-01-10 17:04:07 +08004380 u32 rcr = 0;
4381
hayeswang75dc6922017-01-10 17:04:07 +08004382 if (netif_carrier_ok(netdev)) {
4383 u32 ocp_data;
4384
4385 rcr = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4386 ocp_data = rcr & ~RCR_ACPT_ALL;
4387 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4388 rxdy_gated_en(tp, true);
4389 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA,
4390 PLA_OOB_CTRL);
4391 if (!(ocp_data & RXFIFO_EMPTY)) {
4392 rxdy_gated_en(tp, false);
4393 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
hayeswang26afec32017-01-26 09:38:31 +08004394 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4395 smp_mb__after_atomic();
hayeswang75dc6922017-01-10 17:04:07 +08004396 ret = -EBUSY;
4397 goto out1;
4398 }
4399 }
4400
hayeswang8fb28062017-01-10 17:04:06 +08004401 clear_bit(WORK_ENABLE, &tp->flags);
4402 usb_kill_urb(tp->intr_urb);
hayeswang75dc6922017-01-10 17:04:07 +08004403
hayeswang8fb28062017-01-10 17:04:06 +08004404 tp->rtl_ops.autosuspend_en(tp, true);
hayeswang75dc6922017-01-10 17:04:07 +08004405
4406 if (netif_carrier_ok(netdev)) {
hayeswangce594e92017-03-16 14:32:22 +08004407 struct napi_struct *napi = &tp->napi;
4408
4409 napi_disable(napi);
hayeswang75dc6922017-01-10 17:04:07 +08004410 rtl_stop_rx(tp);
4411 rxdy_gated_en(tp, false);
4412 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
hayeswangce594e92017-03-16 14:32:22 +08004413 napi_enable(napi);
hayeswang75dc6922017-01-10 17:04:07 +08004414 }
hayeswangbd882982017-06-13 15:14:40 +08004415
4416 if (delay_autosuspend(tp)) {
4417 rtl8152_runtime_resume(tp);
4418 ret = -EBUSY;
4419 }
hayeswang6cc69f22014-10-17 16:55:08 +08004420 }
4421
hayeswang8fb28062017-01-10 17:04:06 +08004422out1:
4423 return ret;
4424}
4425
4426static int rtl8152_system_suspend(struct r8152 *tp)
4427{
4428 struct net_device *netdev = tp->netdev;
hayeswang8fb28062017-01-10 17:04:06 +08004429
4430 netif_device_detach(netdev);
4431
hayeswange3bd1a82014-10-29 11:12:17 +08004432 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
hayeswangce594e92017-03-16 14:32:22 +08004433 struct napi_struct *napi = &tp->napi;
4434
hayeswangac718b62013-05-02 16:01:25 +00004435 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08004436 usb_kill_urb(tp->intr_urb);
hayeswangce594e92017-03-16 14:32:22 +08004437 napi_disable(napi);
hayeswang8fb28062017-01-10 17:04:06 +08004438 cancel_delayed_work_sync(&tp->schedule);
4439 tp->rtl_ops.down(tp);
hayeswangce594e92017-03-16 14:32:22 +08004440 napi_enable(napi);
hayeswangac718b62013-05-02 16:01:25 +00004441 }
hayeswang8fb28062017-01-10 17:04:06 +08004442
zhong jiangf7419172018-08-09 09:39:13 +08004443 return 0;
hayeswang8fb28062017-01-10 17:04:06 +08004444}
4445
4446static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
4447{
4448 struct r8152 *tp = usb_get_intfdata(intf);
4449 int ret;
4450
4451 mutex_lock(&tp->control);
4452
4453 if (PMSG_IS_AUTO(message))
hayeswanga9c54ad2017-01-25 13:41:45 +08004454 ret = rtl8152_runtime_suspend(tp);
hayeswang8fb28062017-01-10 17:04:06 +08004455 else
4456 ret = rtl8152_system_suspend(tp);
4457
hayeswangb5403272014-10-09 18:00:26 +08004458 mutex_unlock(&tp->control);
4459
hayeswang6cc69f22014-10-17 16:55:08 +08004460 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004461}
4462
4463static int rtl8152_resume(struct usb_interface *intf)
4464{
4465 struct r8152 *tp = usb_get_intfdata(intf);
hayeswang21cbd0e2017-06-13 15:14:39 +08004466 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004467
hayeswangb5403272014-10-09 18:00:26 +08004468 mutex_lock(&tp->control);
4469
hayeswang21cbd0e2017-06-13 15:14:39 +08004470 if (test_bit(SELECTIVE_SUSPEND, &tp->flags))
4471 ret = rtl8152_runtime_resume(tp);
4472 else
4473 ret = rtl8152_system_resume(tp);
hayeswangac718b62013-05-02 16:01:25 +00004474
hayeswangb5403272014-10-09 18:00:26 +08004475 mutex_unlock(&tp->control);
4476
hayeswang21cbd0e2017-06-13 15:14:39 +08004477 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004478}
4479
hayeswang7ec25412016-01-04 14:38:46 +08004480static int rtl8152_reset_resume(struct usb_interface *intf)
4481{
4482 struct r8152 *tp = usb_get_intfdata(intf);
4483
4484 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
hayeswangbefb2de2017-06-09 17:11:45 +08004485 mutex_lock(&tp->control);
4486 tp->rtl_ops.init(tp);
4487 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
4488 mutex_unlock(&tp->control);
hayeswang7ec25412016-01-04 14:38:46 +08004489 return rtl8152_resume(intf);
4490}
4491
hayeswang21ff2e82014-02-18 21:49:06 +08004492static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
4493{
4494 struct r8152 *tp = netdev_priv(dev);
4495
hayeswang9a4be1b2014-02-18 21:49:07 +08004496 if (usb_autopm_get_interface(tp->intf) < 0)
4497 return;
4498
hayeswang7daed8d2015-07-24 13:54:24 +08004499 if (!rtl_can_wakeup(tp)) {
4500 wol->supported = 0;
4501 wol->wolopts = 0;
4502 } else {
4503 mutex_lock(&tp->control);
4504 wol->supported = WAKE_ANY;
4505 wol->wolopts = __rtl_get_wol(tp);
4506 mutex_unlock(&tp->control);
4507 }
hayeswangb5403272014-10-09 18:00:26 +08004508
hayeswang9a4be1b2014-02-18 21:49:07 +08004509 usb_autopm_put_interface(tp->intf);
hayeswang21ff2e82014-02-18 21:49:06 +08004510}
4511
4512static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
4513{
4514 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08004515 int ret;
4516
hayeswang7daed8d2015-07-24 13:54:24 +08004517 if (!rtl_can_wakeup(tp))
4518 return -EOPNOTSUPP;
4519
Florian Fainellif2750df2018-09-28 16:18:54 -07004520 if (wol->wolopts & ~WAKE_ANY)
4521 return -EINVAL;
4522
hayeswang9a4be1b2014-02-18 21:49:07 +08004523 ret = usb_autopm_get_interface(tp->intf);
4524 if (ret < 0)
4525 goto out_set_wol;
hayeswang21ff2e82014-02-18 21:49:06 +08004526
hayeswangb5403272014-10-09 18:00:26 +08004527 mutex_lock(&tp->control);
4528
hayeswang21ff2e82014-02-18 21:49:06 +08004529 __rtl_set_wol(tp, wol->wolopts);
4530 tp->saved_wolopts = wol->wolopts & WAKE_ANY;
4531
hayeswangb5403272014-10-09 18:00:26 +08004532 mutex_unlock(&tp->control);
4533
hayeswang9a4be1b2014-02-18 21:49:07 +08004534 usb_autopm_put_interface(tp->intf);
4535
4536out_set_wol:
4537 return ret;
hayeswang21ff2e82014-02-18 21:49:06 +08004538}
4539
hayeswanga5ec27c2014-02-18 21:49:11 +08004540static u32 rtl8152_get_msglevel(struct net_device *dev)
4541{
4542 struct r8152 *tp = netdev_priv(dev);
4543
4544 return tp->msg_enable;
4545}
4546
4547static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
4548{
4549 struct r8152 *tp = netdev_priv(dev);
4550
4551 tp->msg_enable = value;
4552}
4553
hayeswangac718b62013-05-02 16:01:25 +00004554static void rtl8152_get_drvinfo(struct net_device *netdev,
4555 struct ethtool_drvinfo *info)
4556{
4557 struct r8152 *tp = netdev_priv(netdev);
4558
hayeswangb0b46c72014-08-26 10:08:23 +08004559 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
4560 strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
hayeswangac718b62013-05-02 16:01:25 +00004561 usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
4562}
4563
4564static
Philippe Reynes06144dc2017-03-12 22:41:58 +01004565int rtl8152_get_link_ksettings(struct net_device *netdev,
4566 struct ethtool_link_ksettings *cmd)
hayeswangac718b62013-05-02 16:01:25 +00004567{
4568 struct r8152 *tp = netdev_priv(netdev);
hayeswang8d4a4d72014-10-09 18:00:25 +08004569 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004570
4571 if (!tp->mii.mdio_read)
4572 return -EOPNOTSUPP;
4573
hayeswang8d4a4d72014-10-09 18:00:25 +08004574 ret = usb_autopm_get_interface(tp->intf);
4575 if (ret < 0)
4576 goto out;
4577
hayeswangb5403272014-10-09 18:00:26 +08004578 mutex_lock(&tp->control);
4579
yuval.shaia@oracle.com82c01a82017-06-04 20:22:00 +03004580 mii_ethtool_get_link_ksettings(&tp->mii, cmd);
hayeswang8d4a4d72014-10-09 18:00:25 +08004581
hayeswangb5403272014-10-09 18:00:26 +08004582 mutex_unlock(&tp->control);
4583
hayeswang8d4a4d72014-10-09 18:00:25 +08004584 usb_autopm_put_interface(tp->intf);
4585
4586out:
4587 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004588}
4589
Philippe Reynes06144dc2017-03-12 22:41:58 +01004590static int rtl8152_set_link_ksettings(struct net_device *dev,
4591 const struct ethtool_link_ksettings *cmd)
hayeswangac718b62013-05-02 16:01:25 +00004592{
4593 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08004594 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004595
hayeswang9a4be1b2014-02-18 21:49:07 +08004596 ret = usb_autopm_get_interface(tp->intf);
4597 if (ret < 0)
4598 goto out;
4599
hayeswangb5403272014-10-09 18:00:26 +08004600 mutex_lock(&tp->control);
4601
Philippe Reynes06144dc2017-03-12 22:41:58 +01004602 ret = rtl8152_set_speed(tp, cmd->base.autoneg, cmd->base.speed,
4603 cmd->base.duplex);
hayeswangaa7e26b2016-06-13 17:49:38 +08004604 if (!ret) {
Philippe Reynes06144dc2017-03-12 22:41:58 +01004605 tp->autoneg = cmd->base.autoneg;
4606 tp->speed = cmd->base.speed;
4607 tp->duplex = cmd->base.duplex;
hayeswangaa7e26b2016-06-13 17:49:38 +08004608 }
hayeswang9a4be1b2014-02-18 21:49:07 +08004609
hayeswangb5403272014-10-09 18:00:26 +08004610 mutex_unlock(&tp->control);
4611
hayeswang9a4be1b2014-02-18 21:49:07 +08004612 usb_autopm_put_interface(tp->intf);
4613
4614out:
4615 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004616}
4617
hayeswang4f1d4d52014-03-11 16:24:19 +08004618static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
4619 "tx_packets",
4620 "rx_packets",
4621 "tx_errors",
4622 "rx_errors",
4623 "rx_missed",
4624 "align_errors",
4625 "tx_single_collisions",
4626 "tx_multi_collisions",
4627 "rx_unicast",
4628 "rx_broadcast",
4629 "rx_multicast",
4630 "tx_aborted",
4631 "tx_underrun",
4632};
4633
4634static int rtl8152_get_sset_count(struct net_device *dev, int sset)
4635{
4636 switch (sset) {
4637 case ETH_SS_STATS:
4638 return ARRAY_SIZE(rtl8152_gstrings);
4639 default:
4640 return -EOPNOTSUPP;
4641 }
4642}
4643
4644static void rtl8152_get_ethtool_stats(struct net_device *dev,
4645 struct ethtool_stats *stats, u64 *data)
4646{
4647 struct r8152 *tp = netdev_priv(dev);
4648 struct tally_counter tally;
4649
hayeswang0b030242014-07-08 14:49:28 +08004650 if (usb_autopm_get_interface(tp->intf) < 0)
4651 return;
4652
hayeswang4f1d4d52014-03-11 16:24:19 +08004653 generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
4654
hayeswang0b030242014-07-08 14:49:28 +08004655 usb_autopm_put_interface(tp->intf);
4656
hayeswang4f1d4d52014-03-11 16:24:19 +08004657 data[0] = le64_to_cpu(tally.tx_packets);
4658 data[1] = le64_to_cpu(tally.rx_packets);
4659 data[2] = le64_to_cpu(tally.tx_errors);
4660 data[3] = le32_to_cpu(tally.rx_errors);
4661 data[4] = le16_to_cpu(tally.rx_missed);
4662 data[5] = le16_to_cpu(tally.align_errors);
4663 data[6] = le32_to_cpu(tally.tx_one_collision);
4664 data[7] = le32_to_cpu(tally.tx_multi_collision);
4665 data[8] = le64_to_cpu(tally.rx_unicast);
4666 data[9] = le64_to_cpu(tally.rx_broadcast);
4667 data[10] = le32_to_cpu(tally.rx_multicast);
4668 data[11] = le16_to_cpu(tally.tx_aborted);
hayeswangf37119c2014-10-28 14:05:51 +08004669 data[12] = le16_to_cpu(tally.tx_underrun);
hayeswang4f1d4d52014-03-11 16:24:19 +08004670}
4671
4672static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4673{
4674 switch (stringset) {
4675 case ETH_SS_STATS:
4676 memcpy(data, *rtl8152_gstrings, sizeof(rtl8152_gstrings));
4677 break;
4678 }
4679}
4680
hayeswangdf35d282014-09-25 20:54:02 +08004681static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
4682{
4683 u32 ocp_data, lp, adv, supported = 0;
4684 u16 val;
4685
4686 val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
4687 supported = mmd_eee_cap_to_ethtool_sup_t(val);
4688
4689 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
4690 adv = mmd_eee_adv_to_ethtool_adv_t(val);
4691
4692 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
4693 lp = mmd_eee_adv_to_ethtool_adv_t(val);
4694
4695 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4696 ocp_data &= EEE_RX_EN | EEE_TX_EN;
4697
4698 eee->eee_enabled = !!ocp_data;
4699 eee->eee_active = !!(supported & adv & lp);
4700 eee->supported = supported;
4701 eee->advertised = adv;
4702 eee->lp_advertised = lp;
4703
4704 return 0;
4705}
4706
4707static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4708{
4709 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4710
4711 r8152_eee_en(tp, eee->eee_enabled);
4712
4713 if (!eee->eee_enabled)
4714 val = 0;
4715
4716 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4717
4718 return 0;
4719}
4720
4721static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
4722{
4723 u32 ocp_data, lp, adv, supported = 0;
4724 u16 val;
4725
4726 val = ocp_reg_read(tp, OCP_EEE_ABLE);
4727 supported = mmd_eee_cap_to_ethtool_sup_t(val);
4728
4729 val = ocp_reg_read(tp, OCP_EEE_ADV);
4730 adv = mmd_eee_adv_to_ethtool_adv_t(val);
4731
4732 val = ocp_reg_read(tp, OCP_EEE_LPABLE);
4733 lp = mmd_eee_adv_to_ethtool_adv_t(val);
4734
4735 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4736 ocp_data &= EEE_RX_EN | EEE_TX_EN;
4737
4738 eee->eee_enabled = !!ocp_data;
4739 eee->eee_active = !!(supported & adv & lp);
4740 eee->supported = supported;
4741 eee->advertised = adv;
4742 eee->lp_advertised = lp;
4743
4744 return 0;
4745}
4746
4747static int r8153_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4748{
4749 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4750
4751 r8153_eee_en(tp, eee->eee_enabled);
4752
4753 if (!eee->eee_enabled)
4754 val = 0;
4755
4756 ocp_reg_write(tp, OCP_EEE_ADV, val);
4757
4758 return 0;
4759}
4760
hayeswang65b82d62017-06-15 14:44:03 +08004761static int r8153b_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4762{
4763 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4764
4765 r8153b_eee_en(tp, eee->eee_enabled);
4766
4767 if (!eee->eee_enabled)
4768 val = 0;
4769
4770 ocp_reg_write(tp, OCP_EEE_ADV, val);
4771
4772 return 0;
4773}
4774
hayeswangdf35d282014-09-25 20:54:02 +08004775static int
4776rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
4777{
4778 struct r8152 *tp = netdev_priv(net);
4779 int ret;
4780
4781 ret = usb_autopm_get_interface(tp->intf);
4782 if (ret < 0)
4783 goto out;
4784
hayeswangb5403272014-10-09 18:00:26 +08004785 mutex_lock(&tp->control);
4786
hayeswangdf35d282014-09-25 20:54:02 +08004787 ret = tp->rtl_ops.eee_get(tp, edata);
4788
hayeswangb5403272014-10-09 18:00:26 +08004789 mutex_unlock(&tp->control);
4790
hayeswangdf35d282014-09-25 20:54:02 +08004791 usb_autopm_put_interface(tp->intf);
4792
4793out:
4794 return ret;
4795}
4796
4797static int
4798rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
4799{
4800 struct r8152 *tp = netdev_priv(net);
4801 int ret;
4802
4803 ret = usb_autopm_get_interface(tp->intf);
4804 if (ret < 0)
4805 goto out;
4806
hayeswangb5403272014-10-09 18:00:26 +08004807 mutex_lock(&tp->control);
4808
hayeswangdf35d282014-09-25 20:54:02 +08004809 ret = tp->rtl_ops.eee_set(tp, edata);
hayeswang9d31a7b2014-10-06 10:36:04 +08004810 if (!ret)
4811 ret = mii_nway_restart(&tp->mii);
hayeswangdf35d282014-09-25 20:54:02 +08004812
hayeswangb5403272014-10-09 18:00:26 +08004813 mutex_unlock(&tp->control);
4814
hayeswangdf35d282014-09-25 20:54:02 +08004815 usb_autopm_put_interface(tp->intf);
4816
4817out:
4818 return ret;
4819}
4820
hayeswang8884f502014-10-28 14:05:52 +08004821static int rtl8152_nway_reset(struct net_device *dev)
4822{
4823 struct r8152 *tp = netdev_priv(dev);
4824 int ret;
4825
4826 ret = usb_autopm_get_interface(tp->intf);
4827 if (ret < 0)
4828 goto out;
4829
4830 mutex_lock(&tp->control);
4831
4832 ret = mii_nway_restart(&tp->mii);
4833
4834 mutex_unlock(&tp->control);
4835
4836 usb_autopm_put_interface(tp->intf);
4837
4838out:
4839 return ret;
4840}
4841
hayeswangefb3dd82015-02-12 14:33:48 +08004842static int rtl8152_get_coalesce(struct net_device *netdev,
4843 struct ethtool_coalesce *coalesce)
4844{
4845 struct r8152 *tp = netdev_priv(netdev);
4846
4847 switch (tp->version) {
4848 case RTL_VER_01:
4849 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004850 case RTL_VER_07:
hayeswangefb3dd82015-02-12 14:33:48 +08004851 return -EOPNOTSUPP;
4852 default:
4853 break;
4854 }
4855
4856 coalesce->rx_coalesce_usecs = tp->coalesce;
4857
4858 return 0;
4859}
4860
4861static int rtl8152_set_coalesce(struct net_device *netdev,
4862 struct ethtool_coalesce *coalesce)
4863{
4864 struct r8152 *tp = netdev_priv(netdev);
4865 int ret;
4866
4867 switch (tp->version) {
4868 case RTL_VER_01:
4869 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004870 case RTL_VER_07:
hayeswangefb3dd82015-02-12 14:33:48 +08004871 return -EOPNOTSUPP;
4872 default:
4873 break;
4874 }
4875
4876 if (coalesce->rx_coalesce_usecs > COALESCE_SLOW)
4877 return -EINVAL;
4878
4879 ret = usb_autopm_get_interface(tp->intf);
4880 if (ret < 0)
4881 return ret;
4882
4883 mutex_lock(&tp->control);
4884
4885 if (tp->coalesce != coalesce->rx_coalesce_usecs) {
4886 tp->coalesce = coalesce->rx_coalesce_usecs;
4887
4888 if (netif_running(tp->netdev) && netif_carrier_ok(netdev))
4889 r8153_set_rx_early_timeout(tp);
4890 }
4891
4892 mutex_unlock(&tp->control);
4893
4894 usb_autopm_put_interface(tp->intf);
4895
4896 return ret;
4897}
4898
Julia Lawall407a4712016-09-01 00:21:22 +02004899static const struct ethtool_ops ops = {
hayeswangac718b62013-05-02 16:01:25 +00004900 .get_drvinfo = rtl8152_get_drvinfo,
hayeswangac718b62013-05-02 16:01:25 +00004901 .get_link = ethtool_op_get_link,
hayeswang8884f502014-10-28 14:05:52 +08004902 .nway_reset = rtl8152_nway_reset,
hayeswanga5ec27c2014-02-18 21:49:11 +08004903 .get_msglevel = rtl8152_get_msglevel,
4904 .set_msglevel = rtl8152_set_msglevel,
hayeswang21ff2e82014-02-18 21:49:06 +08004905 .get_wol = rtl8152_get_wol,
4906 .set_wol = rtl8152_set_wol,
hayeswang4f1d4d52014-03-11 16:24:19 +08004907 .get_strings = rtl8152_get_strings,
4908 .get_sset_count = rtl8152_get_sset_count,
4909 .get_ethtool_stats = rtl8152_get_ethtool_stats,
hayeswangefb3dd82015-02-12 14:33:48 +08004910 .get_coalesce = rtl8152_get_coalesce,
4911 .set_coalesce = rtl8152_set_coalesce,
hayeswangdf35d282014-09-25 20:54:02 +08004912 .get_eee = rtl_ethtool_get_eee,
4913 .set_eee = rtl_ethtool_set_eee,
Philippe Reynes06144dc2017-03-12 22:41:58 +01004914 .get_link_ksettings = rtl8152_get_link_ksettings,
4915 .set_link_ksettings = rtl8152_set_link_ksettings,
hayeswangac718b62013-05-02 16:01:25 +00004916};
4917
4918static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
4919{
4920 struct r8152 *tp = netdev_priv(netdev);
4921 struct mii_ioctl_data *data = if_mii(rq);
hayeswang9a4be1b2014-02-18 21:49:07 +08004922 int res;
4923
hayeswang68714382014-04-11 17:54:31 +08004924 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4925 return -ENODEV;
4926
hayeswang9a4be1b2014-02-18 21:49:07 +08004927 res = usb_autopm_get_interface(tp->intf);
4928 if (res < 0)
4929 goto out;
hayeswangac718b62013-05-02 16:01:25 +00004930
4931 switch (cmd) {
4932 case SIOCGMIIPHY:
4933 data->phy_id = R8152_PHY_ID; /* Internal PHY */
4934 break;
4935
4936 case SIOCGMIIREG:
hayeswangb5403272014-10-09 18:00:26 +08004937 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004938 data->val_out = r8152_mdio_read(tp, data->reg_num);
hayeswangb5403272014-10-09 18:00:26 +08004939 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004940 break;
4941
4942 case SIOCSMIIREG:
4943 if (!capable(CAP_NET_ADMIN)) {
4944 res = -EPERM;
4945 break;
4946 }
hayeswangb5403272014-10-09 18:00:26 +08004947 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004948 r8152_mdio_write(tp, data->reg_num, data->val_in);
hayeswangb5403272014-10-09 18:00:26 +08004949 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004950 break;
4951
4952 default:
4953 res = -EOPNOTSUPP;
4954 }
4955
hayeswang9a4be1b2014-02-18 21:49:07 +08004956 usb_autopm_put_interface(tp->intf);
4957
4958out:
hayeswangac718b62013-05-02 16:01:25 +00004959 return res;
4960}
4961
hayeswang69b4b7a2014-07-10 10:58:54 +08004962static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
4963{
4964 struct r8152 *tp = netdev_priv(dev);
hayeswang396e2e22015-02-12 14:33:47 +08004965 int ret;
hayeswang69b4b7a2014-07-10 10:58:54 +08004966
4967 switch (tp->version) {
4968 case RTL_VER_01:
4969 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004970 case RTL_VER_07:
Jarod Wilsona52ad512016-10-07 22:04:34 -04004971 dev->mtu = new_mtu;
4972 return 0;
hayeswang69b4b7a2014-07-10 10:58:54 +08004973 default:
4974 break;
4975 }
4976
hayeswang396e2e22015-02-12 14:33:47 +08004977 ret = usb_autopm_get_interface(tp->intf);
4978 if (ret < 0)
4979 return ret;
4980
4981 mutex_lock(&tp->control);
4982
hayeswang69b4b7a2014-07-10 10:58:54 +08004983 dev->mtu = new_mtu;
4984
hayeswang210c4f72017-03-20 16:13:44 +08004985 if (netif_running(dev)) {
hayeswangb65c0c92017-06-21 11:25:18 +08004986 u32 rms = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08004987
4988 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, rms);
4989
4990 if (netif_carrier_ok(dev))
4991 r8153_set_rx_early_size(tp);
4992 }
hayeswang396e2e22015-02-12 14:33:47 +08004993
4994 mutex_unlock(&tp->control);
4995
4996 usb_autopm_put_interface(tp->intf);
4997
4998 return ret;
hayeswang69b4b7a2014-07-10 10:58:54 +08004999}
5000
hayeswangac718b62013-05-02 16:01:25 +00005001static const struct net_device_ops rtl8152_netdev_ops = {
5002 .ndo_open = rtl8152_open,
5003 .ndo_stop = rtl8152_close,
5004 .ndo_do_ioctl = rtl8152_ioctl,
5005 .ndo_start_xmit = rtl8152_start_xmit,
5006 .ndo_tx_timeout = rtl8152_tx_timeout,
hayeswangc5554292014-09-12 10:43:11 +08005007 .ndo_set_features = rtl8152_set_features,
hayeswangac718b62013-05-02 16:01:25 +00005008 .ndo_set_rx_mode = rtl8152_set_rx_mode,
5009 .ndo_set_mac_address = rtl8152_set_mac_address,
hayeswang69b4b7a2014-07-10 10:58:54 +08005010 .ndo_change_mtu = rtl8152_change_mtu,
hayeswangac718b62013-05-02 16:01:25 +00005011 .ndo_validate_addr = eth_validate_addr,
hayeswanga5e31252015-01-06 17:41:58 +08005012 .ndo_features_check = rtl8152_features_check,
hayeswangac718b62013-05-02 16:01:25 +00005013};
5014
hayeswange3fe0b12014-01-02 11:22:39 +08005015static void rtl8152_unload(struct r8152 *tp)
5016{
hayeswang68714382014-04-11 17:54:31 +08005017 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5018 return;
5019
hayeswang00a5e362014-02-18 21:48:59 +08005020 if (tp->version != RTL_VER_01)
5021 r8152_power_cut_en(tp, true);
hayeswange3fe0b12014-01-02 11:22:39 +08005022}
5023
hayeswang43779f82014-01-02 11:25:10 +08005024static void rtl8153_unload(struct r8152 *tp)
5025{
hayeswang68714382014-04-11 17:54:31 +08005026 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5027 return;
5028
hayeswang49be1722014-10-01 13:25:11 +08005029 r8153_power_cut_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08005030}
5031
hayeswang65b82d62017-06-15 14:44:03 +08005032static void rtl8153b_unload(struct r8152 *tp)
5033{
5034 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5035 return;
5036
5037 r8153b_power_cut_en(tp, false);
5038}
5039
hayeswang55b65472014-11-06 12:47:39 +08005040static int rtl_ops_init(struct r8152 *tp)
hayeswangc81229c2014-01-02 11:22:42 +08005041{
5042 struct rtl_ops *ops = &tp->rtl_ops;
hayeswang55b65472014-11-06 12:47:39 +08005043 int ret = 0;
hayeswangc81229c2014-01-02 11:22:42 +08005044
hayeswang55b65472014-11-06 12:47:39 +08005045 switch (tp->version) {
5046 case RTL_VER_01:
5047 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08005048 case RTL_VER_07:
hayeswang55b65472014-11-06 12:47:39 +08005049 ops->init = r8152b_init;
5050 ops->enable = rtl8152_enable;
5051 ops->disable = rtl8152_disable;
5052 ops->up = rtl8152_up;
5053 ops->down = rtl8152_down;
5054 ops->unload = rtl8152_unload;
5055 ops->eee_get = r8152_get_eee;
5056 ops->eee_set = r8152_set_eee;
hayeswang2dd49e02015-09-07 11:57:44 +08005057 ops->in_nway = rtl8152_in_nway;
hayeswanga028a9e2016-06-13 17:49:36 +08005058 ops->hw_phy_cfg = r8152b_hw_phy_cfg;
hayeswang2609af12016-07-05 16:11:46 +08005059 ops->autosuspend_en = rtl_runtime_suspend_enable;
hayeswang43779f82014-01-02 11:25:10 +08005060 break;
5061
hayeswang55b65472014-11-06 12:47:39 +08005062 case RTL_VER_03:
5063 case RTL_VER_04:
5064 case RTL_VER_05:
hayeswangfb02eb42015-07-22 15:27:41 +08005065 case RTL_VER_06:
hayeswang55b65472014-11-06 12:47:39 +08005066 ops->init = r8153_init;
5067 ops->enable = rtl8153_enable;
5068 ops->disable = rtl8153_disable;
5069 ops->up = rtl8153_up;
5070 ops->down = rtl8153_down;
5071 ops->unload = rtl8153_unload;
5072 ops->eee_get = r8153_get_eee;
5073 ops->eee_set = r8153_set_eee;
hayeswang2dd49e02015-09-07 11:57:44 +08005074 ops->in_nway = rtl8153_in_nway;
hayeswanga028a9e2016-06-13 17:49:36 +08005075 ops->hw_phy_cfg = r8153_hw_phy_cfg;
hayeswang2609af12016-07-05 16:11:46 +08005076 ops->autosuspend_en = rtl8153_runtime_enable;
hayeswangc81229c2014-01-02 11:22:42 +08005077 break;
5078
hayeswang65b82d62017-06-15 14:44:03 +08005079 case RTL_VER_08:
5080 case RTL_VER_09:
5081 ops->init = r8153b_init;
5082 ops->enable = rtl8153_enable;
5083 ops->disable = rtl8153b_disable;
5084 ops->up = rtl8153b_up;
5085 ops->down = rtl8153b_down;
5086 ops->unload = rtl8153b_unload;
5087 ops->eee_get = r8153_get_eee;
5088 ops->eee_set = r8153b_set_eee;
5089 ops->in_nway = rtl8153_in_nway;
5090 ops->hw_phy_cfg = r8153b_hw_phy_cfg;
5091 ops->autosuspend_en = rtl8153b_runtime_enable;
5092 break;
5093
hayeswangc81229c2014-01-02 11:22:42 +08005094 default:
hayeswang55b65472014-11-06 12:47:39 +08005095 ret = -ENODEV;
5096 netif_err(tp, probe, tp->netdev, "Unknown Device\n");
hayeswangc81229c2014-01-02 11:22:42 +08005097 break;
5098 }
5099
5100 return ret;
5101}
5102
hayeswang33928ee2017-03-17 11:20:13 +08005103static u8 rtl_get_version(struct usb_interface *intf)
5104{
5105 struct usb_device *udev = interface_to_usbdev(intf);
5106 u32 ocp_data = 0;
5107 __le32 *tmp;
5108 u8 version;
5109 int ret;
5110
5111 tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
5112 if (!tmp)
5113 return 0;
5114
5115 ret = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
5116 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
5117 PLA_TCR0, MCU_TYPE_PLA, tmp, sizeof(*tmp), 500);
5118 if (ret > 0)
5119 ocp_data = (__le32_to_cpu(*tmp) >> 16) & VERSION_MASK;
5120
5121 kfree(tmp);
5122
5123 switch (ocp_data) {
5124 case 0x4c00:
5125 version = RTL_VER_01;
5126 break;
5127 case 0x4c10:
5128 version = RTL_VER_02;
5129 break;
5130 case 0x5c00:
5131 version = RTL_VER_03;
5132 break;
5133 case 0x5c10:
5134 version = RTL_VER_04;
5135 break;
5136 case 0x5c20:
5137 version = RTL_VER_05;
5138 break;
5139 case 0x5c30:
5140 version = RTL_VER_06;
5141 break;
hayeswangc27b32c2017-06-15 14:44:02 +08005142 case 0x4800:
5143 version = RTL_VER_07;
5144 break;
hayeswang65b82d62017-06-15 14:44:03 +08005145 case 0x6000:
5146 version = RTL_VER_08;
5147 break;
5148 case 0x6010:
5149 version = RTL_VER_09;
5150 break;
hayeswang33928ee2017-03-17 11:20:13 +08005151 default:
5152 version = RTL_VER_UNKNOWN;
5153 dev_info(&intf->dev, "Unknown version 0x%04x\n", ocp_data);
5154 break;
5155 }
5156
Oliver Neukumeb3c28c2017-06-12 13:56:51 +02005157 dev_dbg(&intf->dev, "Detected version 0x%04x\n", version);
5158
hayeswang33928ee2017-03-17 11:20:13 +08005159 return version;
5160}
5161
hayeswangac718b62013-05-02 16:01:25 +00005162static int rtl8152_probe(struct usb_interface *intf,
5163 const struct usb_device_id *id)
5164{
5165 struct usb_device *udev = interface_to_usbdev(intf);
hayeswang33928ee2017-03-17 11:20:13 +08005166 u8 version = rtl_get_version(intf);
hayeswangac718b62013-05-02 16:01:25 +00005167 struct r8152 *tp;
5168 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08005169 int ret;
hayeswangac718b62013-05-02 16:01:25 +00005170
hayeswang33928ee2017-03-17 11:20:13 +08005171 if (version == RTL_VER_UNKNOWN)
5172 return -ENODEV;
5173
hayeswang10c32712014-03-04 20:47:48 +08005174 if (udev->actconfig->desc.bConfigurationValue != 1) {
5175 usb_driver_set_configuration(udev, 1);
5176 return -ENODEV;
5177 }
5178
5179 usb_reset_device(udev);
hayeswangac718b62013-05-02 16:01:25 +00005180 netdev = alloc_etherdev(sizeof(struct r8152));
5181 if (!netdev) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08005182 dev_err(&intf->dev, "Out of memory\n");
hayeswangac718b62013-05-02 16:01:25 +00005183 return -ENOMEM;
5184 }
5185
hayeswangebc2ec482013-08-14 20:54:38 +08005186 SET_NETDEV_DEV(netdev, &intf->dev);
hayeswangac718b62013-05-02 16:01:25 +00005187 tp = netdev_priv(netdev);
5188 tp->msg_enable = 0x7FFF;
5189
hayeswange3ad4122014-01-06 17:08:42 +08005190 tp->udev = udev;
5191 tp->netdev = netdev;
5192 tp->intf = intf;
hayeswang33928ee2017-03-17 11:20:13 +08005193 tp->version = version;
hayeswange3ad4122014-01-06 17:08:42 +08005194
hayeswang33928ee2017-03-17 11:20:13 +08005195 switch (version) {
5196 case RTL_VER_01:
5197 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08005198 case RTL_VER_07:
hayeswang33928ee2017-03-17 11:20:13 +08005199 tp->mii.supports_gmii = 0;
5200 break;
5201 default:
5202 tp->mii.supports_gmii = 1;
5203 break;
5204 }
5205
hayeswang55b65472014-11-06 12:47:39 +08005206 ret = rtl_ops_init(tp);
hayeswang31ca1de2014-01-06 17:08:43 +08005207 if (ret)
5208 goto out;
hayeswangc81229c2014-01-02 11:22:42 +08005209
hayeswangb5403272014-10-09 18:00:26 +08005210 mutex_init(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00005211 INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
hayeswanga028a9e2016-06-13 17:49:36 +08005212 INIT_DELAYED_WORK(&tp->hw_phy_work, rtl_hw_phy_work_func_t);
hayeswangac718b62013-05-02 16:01:25 +00005213
hayeswangac718b62013-05-02 16:01:25 +00005214 netdev->netdev_ops = &rtl8152_netdev_ops;
5215 netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
hayeswang5bd23882013-08-14 20:54:39 +08005216
hayeswang60c89072014-03-07 11:04:39 +08005217 netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08005218 NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
hayeswangc5554292014-09-12 10:43:11 +08005219 NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
5220 NETIF_F_HW_VLAN_CTAG_TX;
hayeswang60c89072014-03-07 11:04:39 +08005221 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08005222 NETIF_F_TSO | NETIF_F_FRAGLIST |
hayeswangc5554292014-09-12 10:43:11 +08005223 NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
hayeswangccc39fa2015-02-06 11:30:49 +08005224 NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX;
hayeswangc5554292014-09-12 10:43:11 +08005225 netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
5226 NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
5227 NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswangdb8515e2014-03-06 15:07:16 +08005228
hayeswang19c0f402017-01-11 16:25:34 +08005229 if (tp->version == RTL_VER_01) {
5230 netdev->features &= ~NETIF_F_RXCSUM;
5231 netdev->hw_features &= ~NETIF_F_RXCSUM;
5232 }
5233
Kai-Heng Feng176eb612018-08-20 12:43:51 +08005234 if (le16_to_cpu(udev->descriptor.bcdDevice) == 0x3011 && udev->serial &&
5235 (!strcmp(udev->serial, "000001000000") || !strcmp(udev->serial, "000002000000"))) {
Kai-Heng Feng0b165512018-01-16 16:46:27 +08005236 dev_info(&udev->dev, "Dell TB16 Dock, disable RX aggregation");
5237 set_bit(DELL_TB_RX_AGG_BUG, &tp->flags);
5238 }
5239
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00005240 netdev->ethtool_ops = &ops;
hayeswang60c89072014-03-07 11:04:39 +08005241 netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
hayeswangac718b62013-05-02 16:01:25 +00005242
Jarod Wilsonf77f0ae2016-10-20 13:55:17 -04005243 /* MTU range: 68 - 1500 or 9194 */
5244 netdev->min_mtu = ETH_MIN_MTU;
5245 switch (tp->version) {
5246 case RTL_VER_01:
5247 case RTL_VER_02:
5248 netdev->max_mtu = ETH_DATA_LEN;
5249 break;
5250 default:
5251 netdev->max_mtu = RTL8153_MAX_MTU;
5252 break;
5253 }
5254
hayeswangac718b62013-05-02 16:01:25 +00005255 tp->mii.dev = netdev;
5256 tp->mii.mdio_read = read_mii_word;
5257 tp->mii.mdio_write = write_mii_word;
5258 tp->mii.phy_id_mask = 0x3f;
5259 tp->mii.reg_num_mask = 0x1f;
5260 tp->mii.phy_id = R8152_PHY_ID;
hayeswangac718b62013-05-02 16:01:25 +00005261
hayeswangaa7e26b2016-06-13 17:49:38 +08005262 tp->autoneg = AUTONEG_ENABLE;
5263 tp->speed = tp->mii.supports_gmii ? SPEED_1000 : SPEED_100;
5264 tp->duplex = DUPLEX_FULL;
5265
hayeswang9a4be1b2014-02-18 21:49:07 +08005266 intf->needs_remote_wakeup = 1;
5267
hayeswangc81229c2014-01-02 11:22:42 +08005268 tp->rtl_ops.init(tp);
hayeswanga028a9e2016-06-13 17:49:36 +08005269 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
hayeswangac718b62013-05-02 16:01:25 +00005270 set_ethernet_addr(tp);
5271
hayeswangac718b62013-05-02 16:01:25 +00005272 usb_set_intfdata(intf, tp);
hayeswangd823ab62015-01-12 12:06:23 +08005273 netif_napi_add(netdev, &tp->napi, r8152_poll, RTL8152_NAPI_WEIGHT);
hayeswangac718b62013-05-02 16:01:25 +00005274
hayeswangebc2ec482013-08-14 20:54:38 +08005275 ret = register_netdev(netdev);
5276 if (ret != 0) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08005277 netif_err(tp, probe, netdev, "couldn't register the device\n");
hayeswangebc2ec482013-08-14 20:54:38 +08005278 goto out1;
hayeswangac718b62013-05-02 16:01:25 +00005279 }
5280
hayeswang7daed8d2015-07-24 13:54:24 +08005281 if (!rtl_can_wakeup(tp))
5282 __rtl_set_wol(tp, 0);
5283
hayeswang21ff2e82014-02-18 21:49:06 +08005284 tp->saved_wolopts = __rtl_get_wol(tp);
5285 if (tp->saved_wolopts)
5286 device_set_wakeup_enable(&udev->dev, true);
5287 else
5288 device_set_wakeup_enable(&udev->dev, false);
5289
Hayes Wang4a8deae2014-01-07 11:18:22 +08005290 netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
hayeswangac718b62013-05-02 16:01:25 +00005291
5292 return 0;
5293
hayeswangac718b62013-05-02 16:01:25 +00005294out1:
hayeswangd823ab62015-01-12 12:06:23 +08005295 netif_napi_del(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08005296 usb_set_intfdata(intf, NULL);
hayeswangac718b62013-05-02 16:01:25 +00005297out:
5298 free_netdev(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08005299 return ret;
hayeswangac718b62013-05-02 16:01:25 +00005300}
5301
hayeswangac718b62013-05-02 16:01:25 +00005302static void rtl8152_disconnect(struct usb_interface *intf)
5303{
5304 struct r8152 *tp = usb_get_intfdata(intf);
5305
5306 usb_set_intfdata(intf, NULL);
5307 if (tp) {
hayeswangf561de32014-09-30 16:48:01 +08005308 struct usb_device *udev = tp->udev;
5309
5310 if (udev->state == USB_STATE_NOTATTACHED)
5311 set_bit(RTL8152_UNPLUG, &tp->flags);
5312
hayeswangd823ab62015-01-12 12:06:23 +08005313 netif_napi_del(&tp->napi);
hayeswangac718b62013-05-02 16:01:25 +00005314 unregister_netdev(tp->netdev);
hayeswanga028a9e2016-06-13 17:49:36 +08005315 cancel_delayed_work_sync(&tp->hw_phy_work);
hayeswangc81229c2014-01-02 11:22:42 +08005316 tp->rtl_ops.unload(tp);
hayeswangac718b62013-05-02 16:01:25 +00005317 free_netdev(tp->netdev);
5318 }
5319}
5320
hayeswangd9a28c52014-12-04 10:43:11 +08005321#define REALTEK_USB_DEVICE(vend, prod) \
5322 .match_flags = USB_DEVICE_ID_MATCH_DEVICE | \
5323 USB_DEVICE_ID_MATCH_INT_CLASS, \
5324 .idVendor = (vend), \
5325 .idProduct = (prod), \
5326 .bInterfaceClass = USB_CLASS_VENDOR_SPEC \
5327}, \
5328{ \
5329 .match_flags = USB_DEVICE_ID_MATCH_INT_INFO | \
5330 USB_DEVICE_ID_MATCH_DEVICE, \
5331 .idVendor = (vend), \
5332 .idProduct = (prod), \
5333 .bInterfaceClass = USB_CLASS_COMM, \
5334 .bInterfaceSubClass = USB_CDC_SUBCLASS_ETHERNET, \
5335 .bInterfaceProtocol = USB_CDC_PROTO_NONE
5336
hayeswangac718b62013-05-02 16:01:25 +00005337/* table of devices that work with this driver */
Arvind Yadav9b4355f2017-08-08 21:28:05 +05305338static const struct usb_device_id rtl8152_table[] = {
hayeswangc27b32c2017-06-15 14:44:02 +08005339 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8050)},
hayeswangd9a28c52014-12-04 10:43:11 +08005340 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8152)},
5341 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8153)},
René Rebed5b07cc2017-03-28 07:56:51 +02005342 {REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07ab)},
5343 {REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07c6)},
hayeswangd9a28c52014-12-04 10:43:11 +08005344 {REALTEK_USB_DEVICE(VENDOR_ID_SAMSUNG, 0xa101)},
Vasily Titskiy1006da12015-05-06 10:31:21 -04005345 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x304f)},
hayeswangd248caf2016-10-18 11:41:48 +08005346 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3062)},
5347 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3069)},
5348 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7205)},
5349 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x720c)},
5350 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7214)},
Grant Grundler90841042017-09-28 11:35:00 -07005351 {REALTEK_USB_DEVICE(VENDOR_ID_LINKSYS, 0x0041)},
Zheng Liud065c3c12015-07-07 13:54:12 -07005352 {REALTEK_USB_DEVICE(VENDOR_ID_NVIDIA, 0x09ff)},
Ran Wang9d11b062017-10-23 18:10:23 +08005353 {REALTEK_USB_DEVICE(VENDOR_ID_TPLINK, 0x0601)},
hayeswangac718b62013-05-02 16:01:25 +00005354 {}
5355};
5356
5357MODULE_DEVICE_TABLE(usb, rtl8152_table);
5358
5359static struct usb_driver rtl8152_driver = {
5360 .name = MODULENAME,
hayeswangebc2ec482013-08-14 20:54:38 +08005361 .id_table = rtl8152_table,
hayeswangac718b62013-05-02 16:01:25 +00005362 .probe = rtl8152_probe,
5363 .disconnect = rtl8152_disconnect,
hayeswangac718b62013-05-02 16:01:25 +00005364 .suspend = rtl8152_suspend,
hayeswangebc2ec482013-08-14 20:54:38 +08005365 .resume = rtl8152_resume,
hayeswang7ec25412016-01-04 14:38:46 +08005366 .reset_resume = rtl8152_reset_resume,
hayeswange5011392015-07-29 20:39:08 +08005367 .pre_reset = rtl8152_pre_reset,
5368 .post_reset = rtl8152_post_reset,
hayeswang9a4be1b2014-02-18 21:49:07 +08005369 .supports_autosuspend = 1,
hayeswanga6347822014-02-18 21:49:10 +08005370 .disable_hub_initiated_lpm = 1,
hayeswangac718b62013-05-02 16:01:25 +00005371};
5372
Sachin Kamatb4236daa2013-05-16 17:48:08 +00005373module_usb_driver(rtl8152_driver);
hayeswangac718b62013-05-02 16:01:25 +00005374
5375MODULE_AUTHOR(DRIVER_AUTHOR);
5376MODULE_DESCRIPTION(DRIVER_DESC);
5377MODULE_LICENSE("GPL");
Grant Grundlerc961e872016-07-14 11:27:16 -07005378MODULE_VERSION(DRIVER_VERSION);