blob: 375af80bde7d7c90bb1c09efb3edc297dbe4d864 [file] [log] [blame]
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +02001/*
2 * linux/include/linux/mmc/sdhci.h - Secure Digital Host Controller Interface
3 *
4 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
10 */
Robert P. J. Day100e9182011-05-27 16:04:03 -040011#ifndef LINUX_MMC_SDHCI_H
12#define LINUX_MMC_SDHCI_H
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020013
14#include <linux/scatterlist.h>
15#include <linux/compiler.h>
16#include <linux/types.h>
17#include <linux/io.h>
18#include <linux/mmc/host.h>
19
20struct sdhci_host {
21 /* Data set by hardware interface driver */
22 const char *hw_name; /* Hardware bus name */
23
24 unsigned int quirks; /* Deviations from spec. */
25
26/* Controller doesn't honor resets unless we touch the clock register */
27#define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
28/* Controller has bad caps bits, but really supports DMA */
29#define SDHCI_QUIRK_FORCE_DMA (1<<1)
30/* Controller doesn't like to be reset when there is no card inserted. */
31#define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
32/* Controller doesn't like clearing the power reg before a change */
33#define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
34/* Controller has flaky internal state so reset it on each ios change */
35#define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
36/* Controller has an unusable DMA engine */
37#define SDHCI_QUIRK_BROKEN_DMA (1<<5)
38/* Controller has an unusable ADMA engine */
39#define SDHCI_QUIRK_BROKEN_ADMA (1<<6)
40/* Controller can only DMA from 32-bit aligned addresses */
41#define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7)
42/* Controller can only DMA chunk sizes that are a multiple of 32 bits */
43#define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8)
44/* Controller can only ADMA chunks that are a multiple of 32 bits */
45#define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9)
46/* Controller needs to be reset after each request to stay stable */
47#define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10)
48/* Controller needs voltage and power writes to happen separately */
49#define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11)
50/* Controller provides an incorrect timeout value for transfers */
51#define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12)
52/* Controller has an issue with buffer bits for small transfers */
53#define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13)
54/* Controller does not provide transfer-complete interrupt when not busy */
55#define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14)
56/* Controller has unreliable card detection */
57#define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15)
58/* Controller reports inverted write-protect state */
59#define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16)
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020060/* Controller does not like fast PIO transfers */
61#define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18)
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020062/* Controller has to be forced to use block size of 2048 bytes */
63#define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20)
64/* Controller cannot do multi-block transfers */
65#define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21)
66/* Controller can only handle 1-bit data transfers */
67#define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22)
68/* Controller needs 10ms delay between applying power and clock */
69#define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23)
70/* Controller uses SDCLK instead of TMCLK for data timeouts */
71#define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24)
72/* Controller reports wrong base clock capability */
73#define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25)
74/* Controller cannot support End Attribute in NOP ADMA descriptor */
75#define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26)
76/* Controller is missing device caps. Use caps provided by host */
77#define SDHCI_QUIRK_MISSING_CAPS (1<<27)
78/* Controller uses Auto CMD12 command to stop the transfer */
79#define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28)
80/* Controller doesn't have HISPD bit field in HI-SPEED SD card */
81#define SDHCI_QUIRK_NO_HISPD_BIT (1<<29)
Olof Johansson30652aa2011-01-01 18:37:32 -060082/* Controller treats ADMA descriptors with length 0000h incorrectly */
83#define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30)
Takashi Iwai82b0e232011-04-21 20:26:38 +020084/* The read-only detection via SDHCI_PRESENT_STATE register is unstable */
85#define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31)
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020086
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030087 unsigned int quirks2; /* More deviations from spec. */
88
Adrian Hunter6308d292012-02-07 14:48:54 +020089#define SDHCI_QUIRK2_HOST_OFF_CARD_ON (1<<0)
Jerry Huang63ef5d82012-10-25 13:47:19 +080090#define SDHCI_QUIRK2_HOST_NO_CMD23 (1<<1)
Daniel Drake6a661802012-11-25 13:01:19 -050091/* The system physically doesn't support 1.8v, even if the host does */
92#define SDHCI_QUIRK2_NO_1_8_V (1<<2)
Kevin Liu52983382013-01-31 11:31:37 +080093#define SDHCI_QUIRK2_PRESET_VALUE_BROKEN (1<<3)
Adrian Hunterf0710a52013-05-06 12:17:32 +030094#define SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON (1<<4)
Oded Gabbaydcaff042013-07-05 12:48:35 -040095/* Controller has a non-standard host control register */
96#define SDHCI_QUIRK2_BROKEN_HOST_CONTROL (1<<5)
David Cohen13868bf2013-10-29 10:58:26 -070097/* Controller does not support HS200 */
98#define SDHCI_QUIRK2_BROKEN_HS200 (1<<6)
Micky Ching9107ebb2014-02-21 18:40:35 +080099/* Controller does not support DDR50 */
100#define SDHCI_QUIRK2_BROKEN_DDR50 (1<<7)
Adrian Hunter61541392014-09-24 10:27:27 +0300101/* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */
102#define SDHCI_QUIRK2_STOP_WITH_TC (1<<8)
Adrian Huntere57a5f62014-11-04 12:42:46 +0200103/* Controller does not support 64-bit DMA */
104#define SDHCI_QUIRK2_BROKEN_64_BIT_DMA (1<<9)
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800105/* need clear transfer mode register before send cmd */
106#define SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD (1<<10)
Adrian Huntere9fb05d2014-11-06 15:19:06 +0200107/* Capability register bit-63 indicates HS400 support */
108#define SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 (1<<11)
Adrian Hunter6308d292012-02-07 14:48:54 +0200109
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200110 int irq; /* Device IRQ */
111 void __iomem *ioaddr; /* Mapped address */
112
113 const struct sdhci_ops *ops; /* Low level hw interface */
114
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200115 /* Internal data */
116 struct mmc_host *mmc; /* MMC structure */
117 u64 dma_mask; /* custom DMA mask */
118
119#if defined(CONFIG_LEDS_CLASS) || defined(CONFIG_LEDS_CLASS_MODULE)
120 struct led_classdev led; /* LED control */
121 char led_name[32];
122#endif
123
124 spinlock_t lock; /* Mutex */
125
126 int flags; /* Host attributes */
127#define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */
128#define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */
129#define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */
130#define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */
Arindam Nathb513ea22011-05-05 12:19:04 +0530131#define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */
Arindam Nathcf2b5ee2011-05-05 12:19:07 +0530132#define SDHCI_NEEDS_RETUNING (1<<5) /* Host needs retuning */
Andrei Warkentine89d4562011-05-23 15:06:37 -0500133#define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500134#define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300135#define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */
136#define SDHCI_SDIO_IRQ_ENABLED (1<<9) /* SDIO irq enabled */
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +0200137#define SDHCI_SDR104_NEEDS_TUNING (1<<10) /* SDR104/HS200 needs tuning */
Aaron Lu973905f2012-07-04 13:29:09 +0800138#define SDHCI_USING_RETUNING_TIMER (1<<11) /* Host is using a retuning timer for the card */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200139#define SDHCI_USE_64_BIT_DMA (1<<12) /* Use 64-bit DMA */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200140
141 unsigned int version; /* SDHCI spec. version */
142
143 unsigned int max_clk; /* Max possible freq (MHz) */
144 unsigned int timeout_clk; /* Timeout freq (KHz) */
Arindam Nathc3ed3872011-05-05 12:19:06 +0530145 unsigned int clk_mul; /* Clock Muliplier value */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200146
147 unsigned int clock; /* Current clock (MHz) */
148 u8 pwr; /* Current voltage */
149
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300150 bool runtime_suspended; /* Host is runtime suspended */
Adrian Hunterf0710a52013-05-06 12:17:32 +0300151 bool bus_on; /* Bus power prevents runtime suspend */
Russell Kingda91a8f2014-04-25 13:00:12 +0100152 bool preset_enabled; /* Preset is enabled */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300153
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200154 struct mmc_request *mrq; /* Current request */
155 struct mmc_command *cmd; /* Current command */
156 struct mmc_data *data; /* Current data request */
157 unsigned int data_early:1; /* Data finished before cmd */
Chanho Mine99783a2014-08-30 12:40:40 +0900158 unsigned int busy_handle:1; /* Handling the order of Busy-end */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200159
160 struct sg_mapping_iter sg_miter; /* SG state for PIO */
161 unsigned int blocks; /* remaining PIO blocks */
162
163 int sg_count; /* Mapped sg entries */
164
Adrian Hunter1c3d5f62014-11-04 12:42:41 +0200165 void *adma_table; /* ADMA descriptor table */
166 void *align_buffer; /* Bounce buffer */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200167
Adrian Hunter76fe3792014-11-04 12:42:42 +0200168 size_t adma_table_sz; /* ADMA descriptor table size */
169 size_t align_buffer_sz; /* Bounce buffer size */
170
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200171 dma_addr_t adma_addr; /* Mapped ADMA descr. table */
172 dma_addr_t align_addr; /* Mapped bounce buffer */
173
Adrian Hunter76fe3792014-11-04 12:42:42 +0200174 unsigned int desc_sz; /* ADMA descriptor size */
175 unsigned int align_sz; /* ADMA alignment */
176 unsigned int align_mask; /* ADMA alignment mask */
177
Russell King3560db82014-04-25 12:55:51 +0100178 struct tasklet_struct finish_tasklet; /* Tasklet structures */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200179
180 struct timer_list timer; /* Timer for timeouts */
181
Lee Jones5f1a4dd2012-11-14 12:35:51 +0000182 u32 caps; /* Alternative CAPABILITY_0 */
183 u32 caps1; /* Alternative CAPABILITY_1 */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200184
Takashi Iwai8f230f42010-12-08 10:04:30 +0100185 unsigned int ocr_avail_sdio; /* OCR bit masks */
186 unsigned int ocr_avail_sd;
187 unsigned int ocr_avail_mmc;
Haijun Zhangc0b887b2013-08-26 09:19:23 +0800188 u32 ocr_mask; /* available voltages */
Takashi Iwai8f230f42010-12-08 10:04:30 +0100189
Russell Kingd975f122014-04-25 12:59:31 +0100190 unsigned timing; /* Current timing */
191
Russell King781e9892014-04-25 12:55:46 +0100192 u32 thread_isr;
193
Russell Kingb537f942014-04-25 12:56:01 +0100194 /* cached registers */
195 u32 ier;
196
Arindam Nathb513ea22011-05-05 12:19:04 +0530197 wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */
198 unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */
199
Arindam Nathcf2b5ee2011-05-05 12:19:07 +0530200 unsigned int tuning_count; /* Timer count for re-tuning */
201 unsigned int tuning_mode; /* Re-tuning mode supported by host */
202#define SDHCI_TUNING_MODE_1 0
203 struct timer_list tuning_timer; /* Timer for tuning */
204
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200205 unsigned long private[0] ____cacheline_aligned;
206};
Robert P. J. Day100e9182011-05-27 16:04:03 -0400207#endif /* LINUX_MMC_SDHCI_H */