Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright © 2006-2007 Intel Corporation |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Eric Anholt <eric@anholt.net> |
| 26 | */ |
| 27 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 28 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 29 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 30 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/drm_crtc.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 32 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 34 | #include "i915_drv.h" |
| 35 | #include "dvo.h" |
| 36 | |
| 37 | #define SIL164_ADDR 0x38 |
| 38 | #define CH7xxx_ADDR 0x76 |
| 39 | #define TFP410_ADDR 0x38 |
Thomas Richter | 7434a25 | 2012-07-18 19:22:30 +0200 | [diff] [blame] | 40 | #define NS2501_ADDR 0x38 |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 41 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 42 | static const struct intel_dvo_device intel_dvo_devices[] = { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 43 | { |
| 44 | .type = INTEL_DVO_CHIP_TMDS, |
| 45 | .name = "sil164", |
| 46 | .dvo_reg = DVOC, |
| 47 | .slave_addr = SIL164_ADDR, |
| 48 | .dev_ops = &sil164_ops, |
| 49 | }, |
| 50 | { |
| 51 | .type = INTEL_DVO_CHIP_TMDS, |
| 52 | .name = "ch7xxx", |
| 53 | .dvo_reg = DVOC, |
| 54 | .slave_addr = CH7xxx_ADDR, |
| 55 | .dev_ops = &ch7xxx_ops, |
| 56 | }, |
| 57 | { |
braggle@free.fr | 98304ad | 2013-05-16 12:57:38 +0200 | [diff] [blame] | 58 | .type = INTEL_DVO_CHIP_TMDS, |
| 59 | .name = "ch7xxx", |
| 60 | .dvo_reg = DVOC, |
| 61 | .slave_addr = 0x75, /* For some ch7010 */ |
| 62 | .dev_ops = &ch7xxx_ops, |
| 63 | }, |
| 64 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 65 | .type = INTEL_DVO_CHIP_LVDS, |
| 66 | .name = "ivch", |
| 67 | .dvo_reg = DVOA, |
| 68 | .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */ |
| 69 | .dev_ops = &ivch_ops, |
| 70 | }, |
| 71 | { |
| 72 | .type = INTEL_DVO_CHIP_TMDS, |
| 73 | .name = "tfp410", |
| 74 | .dvo_reg = DVOC, |
| 75 | .slave_addr = TFP410_ADDR, |
| 76 | .dev_ops = &tfp410_ops, |
| 77 | }, |
| 78 | { |
| 79 | .type = INTEL_DVO_CHIP_LVDS, |
| 80 | .name = "ch7017", |
| 81 | .dvo_reg = DVOC, |
| 82 | .slave_addr = 0x75, |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame^] | 83 | .gpio = GMBUS_PIN_DPB, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 84 | .dev_ops = &ch7017_ops, |
Thomas Richter | 7434a25 | 2012-07-18 19:22:30 +0200 | [diff] [blame] | 85 | }, |
| 86 | { |
| 87 | .type = INTEL_DVO_CHIP_TMDS, |
| 88 | .name = "ns2501", |
Ville Syrjälä | 316e015 | 2014-08-15 01:21:58 +0300 | [diff] [blame] | 89 | .dvo_reg = DVOB, |
Thomas Richter | 7434a25 | 2012-07-18 19:22:30 +0200 | [diff] [blame] | 90 | .slave_addr = NS2501_ADDR, |
| 91 | .dev_ops = &ns2501_ops, |
| 92 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 93 | }; |
| 94 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 95 | struct intel_dvo { |
| 96 | struct intel_encoder base; |
| 97 | |
| 98 | struct intel_dvo_device dev; |
| 99 | |
| 100 | struct drm_display_mode *panel_fixed_mode; |
| 101 | bool panel_wants_dither; |
| 102 | }; |
| 103 | |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 104 | static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 105 | { |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 106 | return container_of(encoder, struct intel_dvo, base); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 107 | } |
| 108 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 109 | static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector) |
| 110 | { |
Daniel Vetter | 79fde30 | 2013-07-21 21:37:00 +0200 | [diff] [blame] | 111 | return enc_to_dvo(intel_attached_encoder(connector)); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 112 | } |
| 113 | |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 114 | static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 115 | { |
Ville Syrjälä | f417c11 | 2014-06-05 19:15:52 +0300 | [diff] [blame] | 116 | struct drm_device *dev = connector->base.dev; |
| 117 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 118 | struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base); |
Ville Syrjälä | f417c11 | 2014-06-05 19:15:52 +0300 | [diff] [blame] | 119 | u32 tmp; |
| 120 | |
| 121 | tmp = I915_READ(intel_dvo->dev.dvo_reg); |
| 122 | |
| 123 | if (!(tmp & DVO_ENABLE)) |
| 124 | return false; |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 125 | |
| 126 | return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev); |
| 127 | } |
| 128 | |
| 129 | static bool intel_dvo_get_hw_state(struct intel_encoder *encoder, |
| 130 | enum pipe *pipe) |
| 131 | { |
| 132 | struct drm_device *dev = encoder->base.dev; |
| 133 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 134 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 135 | u32 tmp; |
| 136 | |
| 137 | tmp = I915_READ(intel_dvo->dev.dvo_reg); |
| 138 | |
| 139 | if (!(tmp & DVO_ENABLE)) |
| 140 | return false; |
| 141 | |
| 142 | *pipe = PORT_TO_PIPE(tmp); |
| 143 | |
| 144 | return true; |
| 145 | } |
| 146 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 147 | static void intel_dvo_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 148 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 149 | { |
| 150 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 151 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 152 | u32 tmp, flags = 0; |
| 153 | |
| 154 | tmp = I915_READ(intel_dvo->dev.dvo_reg); |
| 155 | if (tmp & DVO_HSYNC_ACTIVE_HIGH) |
| 156 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 157 | else |
| 158 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 159 | if (tmp & DVO_VSYNC_ACTIVE_HIGH) |
| 160 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 161 | else |
| 162 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 163 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 164 | pipe_config->base.adjusted_mode.flags |= flags; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 165 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 166 | pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 167 | } |
| 168 | |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 169 | static void intel_disable_dvo(struct intel_encoder *encoder) |
| 170 | { |
| 171 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 172 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 173 | u32 dvo_reg = intel_dvo->dev.dvo_reg; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 174 | u32 temp = I915_READ(dvo_reg); |
| 175 | |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 176 | intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false); |
| 177 | I915_WRITE(dvo_reg, temp & ~DVO_ENABLE); |
| 178 | I915_READ(dvo_reg); |
| 179 | } |
| 180 | |
| 181 | static void intel_enable_dvo(struct intel_encoder *encoder) |
| 182 | { |
| 183 | struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 184 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Daniel Vetter | 48f34e1 | 2013-10-08 12:25:42 +0200 | [diff] [blame] | 185 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 186 | u32 dvo_reg = intel_dvo->dev.dvo_reg; |
| 187 | u32 temp = I915_READ(dvo_reg); |
| 188 | |
Daniel Vetter | 48f34e1 | 2013-10-08 12:25:42 +0200 | [diff] [blame] | 189 | intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev, |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 190 | &crtc->config->base.mode, |
| 191 | &crtc->config->base.adjusted_mode); |
Daniel Vetter | 48f34e1 | 2013-10-08 12:25:42 +0200 | [diff] [blame] | 192 | |
Ville Syrjälä | c9c054c | 2014-08-15 01:21:59 +0300 | [diff] [blame] | 193 | I915_WRITE(dvo_reg, temp | DVO_ENABLE); |
| 194 | I915_READ(dvo_reg); |
| 195 | |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 196 | intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true); |
| 197 | } |
| 198 | |
Jani Nikula | 6b1c087b | 2013-05-28 12:35:02 +0300 | [diff] [blame] | 199 | /* Special dpms function to support cloning between dvo/sdvo/crt. */ |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 200 | static void intel_dvo_dpms(struct drm_connector *connector, int mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 201 | { |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 202 | struct intel_dvo *intel_dvo = intel_attached_dvo(connector); |
| 203 | struct drm_crtc *crtc; |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 204 | struct intel_crtc_state *config; |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 205 | |
| 206 | /* dvo supports only 2 dpms states. */ |
| 207 | if (mode != DRM_MODE_DPMS_ON) |
| 208 | mode = DRM_MODE_DPMS_OFF; |
| 209 | |
| 210 | if (mode == connector->dpms) |
| 211 | return; |
| 212 | |
| 213 | connector->dpms = mode; |
| 214 | |
| 215 | /* Only need to change hw state when actually enabled */ |
| 216 | crtc = intel_dvo->base.base.crtc; |
| 217 | if (!crtc) { |
| 218 | intel_dvo->base.connectors_active = false; |
| 219 | return; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 220 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 221 | |
Jani Nikula | 6b1c087b | 2013-05-28 12:35:02 +0300 | [diff] [blame] | 222 | /* We call connector dpms manually below in case pipe dpms doesn't |
| 223 | * change due to cloning. */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 224 | if (mode == DRM_MODE_DPMS_ON) { |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 225 | config = to_intel_crtc(crtc)->config; |
Daniel Vetter | 48f34e1 | 2013-10-08 12:25:42 +0200 | [diff] [blame] | 226 | |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 227 | intel_dvo->base.connectors_active = true; |
| 228 | |
| 229 | intel_crtc_update_dpms(crtc); |
| 230 | |
Daniel Vetter | fac3274 | 2012-08-12 19:27:12 +0200 | [diff] [blame] | 231 | intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 232 | } else { |
Daniel Vetter | fac3274 | 2012-08-12 19:27:12 +0200 | [diff] [blame] | 233 | intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false); |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 234 | |
| 235 | intel_dvo->base.connectors_active = false; |
| 236 | |
| 237 | intel_crtc_update_dpms(crtc); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 238 | } |
Daniel Vetter | 0a91ca2 | 2012-07-02 21:54:27 +0200 | [diff] [blame] | 239 | |
Daniel Vetter | b980514 | 2012-08-31 17:37:33 +0200 | [diff] [blame] | 240 | intel_modeset_check_state(connector->dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 241 | } |
| 242 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 243 | static enum drm_mode_status |
| 244 | intel_dvo_mode_valid(struct drm_connector *connector, |
| 245 | struct drm_display_mode *mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 246 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 247 | struct intel_dvo *intel_dvo = intel_attached_dvo(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 248 | |
| 249 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 250 | return MODE_NO_DBLESCAN; |
| 251 | |
| 252 | /* XXX: Validate clock range */ |
| 253 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 254 | if (intel_dvo->panel_fixed_mode) { |
| 255 | if (mode->hdisplay > intel_dvo->panel_fixed_mode->hdisplay) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 256 | return MODE_PANEL; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 257 | if (mode->vdisplay > intel_dvo->panel_fixed_mode->vdisplay) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 258 | return MODE_PANEL; |
| 259 | } |
| 260 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 261 | return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 262 | } |
| 263 | |
Daniel Vetter | a347037 | 2013-07-21 21:36:58 +0200 | [diff] [blame] | 264 | static bool intel_dvo_compute_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 265 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 266 | { |
Daniel Vetter | a347037 | 2013-07-21 21:36:58 +0200 | [diff] [blame] | 267 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 268 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 269 | |
| 270 | /* If we have timings from the BIOS for the panel, put them in |
| 271 | * to the adjusted mode. The CRTC will be set up for this mode, |
| 272 | * with the panel scaling set up to source from the H/VDisplay |
| 273 | * of the original mode. |
| 274 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 275 | if (intel_dvo->panel_fixed_mode != NULL) { |
| 276 | #define C(x) adjusted_mode->x = intel_dvo->panel_fixed_mode->x |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 277 | C(hdisplay); |
| 278 | C(hsync_start); |
| 279 | C(hsync_end); |
| 280 | C(htotal); |
| 281 | C(vdisplay); |
| 282 | C(vsync_start); |
| 283 | C(vsync_end); |
| 284 | C(vtotal); |
| 285 | C(clock); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 286 | #undef C |
Daniel Vetter | 0d97174 | 2013-09-11 09:58:50 +0200 | [diff] [blame] | 287 | |
| 288 | drm_mode_set_crtcinfo(adjusted_mode, 0); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 289 | } |
| 290 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 291 | return true; |
| 292 | } |
| 293 | |
Daniel Vetter | 912b0e2 | 2014-04-24 23:54:38 +0200 | [diff] [blame] | 294 | static void intel_dvo_pre_enable(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 295 | { |
Daniel Vetter | 79fde30 | 2013-07-21 21:37:00 +0200 | [diff] [blame] | 296 | struct drm_device *dev = encoder->base.dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 297 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 79fde30 | 2013-07-21 21:37:00 +0200 | [diff] [blame] | 298 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 299 | struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Daniel Vetter | 79fde30 | 2013-07-21 21:37:00 +0200 | [diff] [blame] | 300 | struct intel_dvo *intel_dvo = enc_to_dvo(encoder); |
| 301 | int pipe = crtc->pipe; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 302 | u32 dvo_val; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 303 | u32 dvo_reg = intel_dvo->dev.dvo_reg, dvo_srcdim_reg; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 304 | |
| 305 | switch (dvo_reg) { |
| 306 | case DVOA: |
| 307 | default: |
| 308 | dvo_srcdim_reg = DVOA_SRCDIM; |
| 309 | break; |
| 310 | case DVOB: |
| 311 | dvo_srcdim_reg = DVOB_SRCDIM; |
| 312 | break; |
| 313 | case DVOC: |
| 314 | dvo_srcdim_reg = DVOC_SRCDIM; |
| 315 | break; |
| 316 | } |
| 317 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 318 | /* Save the data order, since I don't know what it should be set to. */ |
| 319 | dvo_val = I915_READ(dvo_reg) & |
| 320 | (DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG); |
| 321 | dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE | |
| 322 | DVO_BLANK_ACTIVE_HIGH; |
| 323 | |
| 324 | if (pipe == 1) |
| 325 | dvo_val |= DVO_PIPE_B_SELECT; |
| 326 | dvo_val |= DVO_PIPE_STALL; |
| 327 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 328 | dvo_val |= DVO_HSYNC_ACTIVE_HIGH; |
| 329 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 330 | dvo_val |= DVO_VSYNC_ACTIVE_HIGH; |
| 331 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 332 | /*I915_WRITE(DVOB_SRCDIM, |
| 333 | (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) | |
| 334 | (adjusted_mode->VDisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/ |
| 335 | I915_WRITE(dvo_srcdim_reg, |
| 336 | (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) | |
| 337 | (adjusted_mode->vdisplay << DVO_SRCDIM_VERTICAL_SHIFT)); |
| 338 | /*I915_WRITE(DVOB, dvo_val);*/ |
| 339 | I915_WRITE(dvo_reg, dvo_val); |
| 340 | } |
| 341 | |
| 342 | /** |
| 343 | * Detect the output connection on our DVO device. |
| 344 | * |
| 345 | * Unimplemented. |
| 346 | */ |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 347 | static enum drm_connector_status |
Chris Wilson | 930a9e2 | 2010-09-14 11:07:23 +0100 | [diff] [blame] | 348 | intel_dvo_detect(struct drm_connector *connector, bool force) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 349 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 350 | struct intel_dvo *intel_dvo = intel_attached_dvo(connector); |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 351 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 352 | connector->base.id, connector->name); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 353 | return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 354 | } |
| 355 | |
| 356 | static int intel_dvo_get_modes(struct drm_connector *connector) |
| 357 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 358 | struct intel_dvo *intel_dvo = intel_attached_dvo(connector); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 359 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 360 | |
| 361 | /* We should probably have an i2c driver get_modes function for those |
| 362 | * devices which will have a fixed set of modes determined by the chip |
| 363 | * (TV-out, for example), but for now with just TMDS and LVDS, |
| 364 | * that's not the case. |
| 365 | */ |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 366 | intel_ddc_get_modes(connector, |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame^] | 367 | intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPC)); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 368 | if (!list_empty(&connector->probed_modes)) |
| 369 | return 1; |
| 370 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 371 | if (intel_dvo->panel_fixed_mode != NULL) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 372 | struct drm_display_mode *mode; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 373 | mode = drm_mode_duplicate(connector->dev, intel_dvo->panel_fixed_mode); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 374 | if (mode) { |
| 375 | drm_mode_probed_add(connector, mode); |
| 376 | return 1; |
| 377 | } |
| 378 | } |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 379 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 380 | return 0; |
| 381 | } |
| 382 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 383 | static void intel_dvo_destroy(struct drm_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 384 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 385 | drm_connector_cleanup(connector); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 386 | kfree(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 387 | } |
| 388 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 389 | static const struct drm_connector_funcs intel_dvo_connector_funcs = { |
Daniel Vetter | b2cabb0 | 2012-07-01 22:42:24 +0200 | [diff] [blame] | 390 | .dpms = intel_dvo_dpms, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 391 | .detect = intel_dvo_detect, |
| 392 | .destroy = intel_dvo_destroy, |
| 393 | .fill_modes = drm_helper_probe_single_connector_modes, |
Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 394 | .atomic_get_property = intel_connector_atomic_get_property, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 395 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Ander Conselvan de Oliveira | 9896972 | 2015-03-20 16:18:06 +0200 | [diff] [blame] | 396 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 397 | }; |
| 398 | |
| 399 | static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = { |
| 400 | .mode_valid = intel_dvo_mode_valid, |
| 401 | .get_modes = intel_dvo_get_modes, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 402 | .best_encoder = intel_best_encoder, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 403 | }; |
| 404 | |
Hannes Eder | b358d0a | 2008-12-18 21:18:47 +0100 | [diff] [blame] | 405 | static void intel_dvo_enc_destroy(struct drm_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 406 | { |
Daniel Vetter | 69438e6 | 2013-07-21 21:36:57 +0200 | [diff] [blame] | 407 | struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder)); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 408 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 409 | if (intel_dvo->dev.dev_ops->destroy) |
| 410 | intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev); |
| 411 | |
| 412 | kfree(intel_dvo->panel_fixed_mode); |
| 413 | |
| 414 | intel_encoder_destroy(encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 415 | } |
| 416 | |
| 417 | static const struct drm_encoder_funcs intel_dvo_enc_funcs = { |
| 418 | .destroy = intel_dvo_enc_destroy, |
| 419 | }; |
| 420 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 421 | /** |
| 422 | * Attempts to get a fixed panel timing for LVDS (currently only the i830). |
| 423 | * |
| 424 | * Other chips with DVO LVDS will need to extend this to deal with the LVDS |
| 425 | * chip being on DVOB/C and having multiple pipes. |
| 426 | */ |
| 427 | static struct drm_display_mode * |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 428 | intel_dvo_get_current_mode(struct drm_connector *connector) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 429 | { |
| 430 | struct drm_device *dev = connector->dev; |
| 431 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 432 | struct intel_dvo *intel_dvo = intel_attached_dvo(connector); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 433 | uint32_t dvo_val = I915_READ(intel_dvo->dev.dvo_reg); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 434 | struct drm_display_mode *mode = NULL; |
| 435 | |
| 436 | /* If the DVO port is active, that'll be the LVDS, so we can pull out |
| 437 | * its timings to get how the BIOS set up the panel. |
| 438 | */ |
| 439 | if (dvo_val & DVO_ENABLE) { |
| 440 | struct drm_crtc *crtc; |
| 441 | int pipe = (dvo_val & DVO_PIPE_B_SELECT) ? 1 : 0; |
| 442 | |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 443 | crtc = intel_get_crtc_for_pipe(dev, pipe); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 444 | if (crtc) { |
| 445 | mode = intel_crtc_mode_get(dev, crtc); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 446 | if (mode) { |
| 447 | mode->type |= DRM_MODE_TYPE_PREFERRED; |
| 448 | if (dvo_val & DVO_HSYNC_ACTIVE_HIGH) |
| 449 | mode->flags |= DRM_MODE_FLAG_PHSYNC; |
| 450 | if (dvo_val & DVO_VSYNC_ACTIVE_HIGH) |
| 451 | mode->flags |= DRM_MODE_FLAG_PVSYNC; |
| 452 | } |
| 453 | } |
| 454 | } |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 455 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 456 | return mode; |
| 457 | } |
| 458 | |
| 459 | void intel_dvo_init(struct drm_device *dev) |
| 460 | { |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 461 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 462 | struct intel_encoder *intel_encoder; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 463 | struct intel_dvo *intel_dvo; |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 464 | struct intel_connector *intel_connector; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 465 | int i; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 466 | int encoder_type = DRM_MODE_ENCODER_NONE; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 467 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 468 | intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 469 | if (!intel_dvo) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 470 | return; |
| 471 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 472 | intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 473 | if (!intel_connector) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 474 | kfree(intel_dvo); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 475 | return; |
| 476 | } |
| 477 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 478 | intel_encoder = &intel_dvo->base; |
Chris Wilson | 373a3cf | 2010-09-15 12:03:59 +0100 | [diff] [blame] | 479 | drm_encoder_init(dev, &intel_encoder->base, |
| 480 | &intel_dvo_enc_funcs, encoder_type); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 481 | |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 482 | intel_encoder->disable = intel_disable_dvo; |
| 483 | intel_encoder->enable = intel_enable_dvo; |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 484 | intel_encoder->get_hw_state = intel_dvo_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 485 | intel_encoder->get_config = intel_dvo_get_config; |
Daniel Vetter | a347037 | 2013-07-21 21:36:58 +0200 | [diff] [blame] | 486 | intel_encoder->compute_config = intel_dvo_compute_config; |
Daniel Vetter | 912b0e2 | 2014-04-24 23:54:38 +0200 | [diff] [blame] | 487 | intel_encoder->pre_enable = intel_dvo_pre_enable; |
Daniel Vetter | 732ce74 | 2012-07-02 15:09:45 +0200 | [diff] [blame] | 488 | intel_connector->get_hw_state = intel_dvo_connector_get_hw_state; |
Imre Deak | 4932e2c | 2014-02-11 17:12:48 +0200 | [diff] [blame] | 489 | intel_connector->unregister = intel_connector_unregister; |
Daniel Vetter | 19c63fa | 2012-07-11 09:48:04 +0200 | [diff] [blame] | 490 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 491 | /* Now, try to find a controller */ |
| 492 | for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) { |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 493 | struct drm_connector *connector = &intel_connector->base; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 494 | const struct intel_dvo_device *dvo = &intel_dvo_devices[i]; |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 495 | struct i2c_adapter *i2c; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 496 | int gpio; |
David Müller (ELSOFT AG) | e4bfff5 | 2013-04-19 10:41:50 +0200 | [diff] [blame] | 497 | bool dvoinit; |
Ville Syrjälä | 4650947 | 2015-03-31 10:37:21 +0300 | [diff] [blame] | 498 | enum pipe pipe; |
| 499 | uint32_t dpll[2]; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 500 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 501 | /* Allow the I2C driver info to specify the GPIO to be used in |
| 502 | * special cases, but otherwise default to what's defined |
| 503 | * in the spec. |
| 504 | */ |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 505 | if (intel_gmbus_is_port_valid(dvo->gpio)) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 506 | gpio = dvo->gpio; |
| 507 | else if (dvo->type == INTEL_DVO_CHIP_LVDS) |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame^] | 508 | gpio = GMBUS_PIN_SSC; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 509 | else |
Jani Nikula | 988c701 | 2015-03-27 00:20:19 +0200 | [diff] [blame^] | 510 | gpio = GMBUS_PIN_DPB; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 511 | |
| 512 | /* Set up the I2C bus necessary for the chip we're probing. |
| 513 | * It appears that everything is on GPIOE except for panels |
| 514 | * on i830 laptops, which are on GPIOB (DVOA). |
| 515 | */ |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 516 | i2c = intel_gmbus_get_adapter(dev_priv, gpio); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 517 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 518 | intel_dvo->dev = *dvo; |
David Müller (ELSOFT AG) | e4bfff5 | 2013-04-19 10:41:50 +0200 | [diff] [blame] | 519 | |
| 520 | /* GMBUS NAK handling seems to be unstable, hence let the |
| 521 | * transmitter detection run in bit banging mode for now. |
| 522 | */ |
| 523 | intel_gmbus_force_bit(i2c, true); |
| 524 | |
Ville Syrjälä | 4650947 | 2015-03-31 10:37:21 +0300 | [diff] [blame] | 525 | /* ns2501 requires the DVO 2x clock before it will |
| 526 | * respond to i2c accesses, so make sure we have |
| 527 | * have the clock enabled before we attempt to |
| 528 | * initialize the device. |
| 529 | */ |
| 530 | for_each_pipe(dev_priv, pipe) { |
| 531 | dpll[pipe] = I915_READ(DPLL(pipe)); |
| 532 | I915_WRITE(DPLL(pipe), dpll[pipe] | DPLL_DVO_2X_MODE); |
| 533 | } |
| 534 | |
David Müller (ELSOFT AG) | e4bfff5 | 2013-04-19 10:41:50 +0200 | [diff] [blame] | 535 | dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c); |
| 536 | |
Ville Syrjälä | 4650947 | 2015-03-31 10:37:21 +0300 | [diff] [blame] | 537 | /* restore the DVO 2x clock state to original */ |
| 538 | for_each_pipe(dev_priv, pipe) { |
| 539 | I915_WRITE(DPLL(pipe), dpll[pipe]); |
| 540 | } |
| 541 | |
David Müller (ELSOFT AG) | e4bfff5 | 2013-04-19 10:41:50 +0200 | [diff] [blame] | 542 | intel_gmbus_force_bit(i2c, false); |
| 543 | |
| 544 | if (!dvoinit) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 545 | continue; |
| 546 | |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 547 | intel_encoder->type = INTEL_OUTPUT_DVO; |
| 548 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 549 | switch (dvo->type) { |
| 550 | case INTEL_DVO_CHIP_TMDS: |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 551 | intel_encoder->cloneable = (1 << INTEL_OUTPUT_ANALOG) | |
| 552 | (1 << INTEL_OUTPUT_DVO); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 553 | drm_connector_init(dev, connector, |
| 554 | &intel_dvo_connector_funcs, |
| 555 | DRM_MODE_CONNECTOR_DVII); |
| 556 | encoder_type = DRM_MODE_ENCODER_TMDS; |
| 557 | break; |
| 558 | case INTEL_DVO_CHIP_LVDS: |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 559 | intel_encoder->cloneable = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 560 | drm_connector_init(dev, connector, |
| 561 | &intel_dvo_connector_funcs, |
| 562 | DRM_MODE_CONNECTOR_LVDS); |
| 563 | encoder_type = DRM_MODE_ENCODER_LVDS; |
| 564 | break; |
| 565 | } |
| 566 | |
| 567 | drm_connector_helper_add(connector, |
| 568 | &intel_dvo_connector_helper_funcs); |
| 569 | connector->display_info.subpixel_order = SubPixelHorizontalRGB; |
| 570 | connector->interlace_allowed = false; |
| 571 | connector->doublescan_allowed = false; |
| 572 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 573 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 574 | if (dvo->type == INTEL_DVO_CHIP_LVDS) { |
| 575 | /* For our LVDS chipsets, we should hopefully be able |
| 576 | * to dig the fixed panel mode out of the BIOS data. |
| 577 | * However, it's in a different format from the BIOS |
| 578 | * data on chipsets with integrated LVDS (stored in AIM |
| 579 | * headers, likely), so for now, just get the current |
| 580 | * mode being output through DVO. |
| 581 | */ |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 582 | intel_dvo->panel_fixed_mode = |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 583 | intel_dvo_get_current_mode(connector); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 584 | intel_dvo->panel_wants_dither = true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 585 | } |
| 586 | |
Thomas Wood | 34ea3d3 | 2014-05-29 16:57:41 +0100 | [diff] [blame] | 587 | drm_connector_register(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 588 | return; |
| 589 | } |
| 590 | |
Chris Wilson | 373a3cf | 2010-09-15 12:03:59 +0100 | [diff] [blame] | 591 | drm_encoder_cleanup(&intel_encoder->base); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 592 | kfree(intel_dvo); |
Zhenyu Wang | 599be16 | 2010-03-29 16:17:31 +0800 | [diff] [blame] | 593 | kfree(intel_connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 594 | } |