blob: 706a0fbfe28e85cf8db4527e9ca7b66ff32cb9e6 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * Definitions for the NVM Express interface
Matthew Wilcox8757ad62014-04-11 10:37:39 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
15#ifndef _LINUX_NVME_H
16#define _LINUX_NVME_H
17
Christoph Hellwig2812dfe2015-10-09 18:19:20 +020018#include <linux/types.h>
Christoph Hellwig8e412262017-05-17 09:54:27 +020019#include <linux/uuid.h>
Christoph Hellwigeb793e22016-06-13 16:45:25 +020020
21/* NQN names in commands fields specified one size */
22#define NVMF_NQN_FIELD_LEN 256
23
24/* However the max length of a qualified name is another size */
25#define NVMF_NQN_SIZE 223
26
27#define NVMF_TRSVCID_SIZE 32
28#define NVMF_TRADDR_SIZE 256
29#define NVMF_TSAS_SIZE 256
30
31#define NVME_DISC_SUBSYS_NAME "nqn.2014-08.org.nvmexpress.discovery"
32
33#define NVME_RDMA_IP_PORT 4420
34
35enum nvme_subsys_type {
36 NVME_NQN_DISC = 1, /* Discovery type target subsystem */
37 NVME_NQN_NVME = 2, /* NVME type target subsystem */
38};
39
40/* Address Family codes for Discovery Log Page entry ADRFAM field */
41enum {
42 NVMF_ADDR_FAMILY_PCI = 0, /* PCIe */
43 NVMF_ADDR_FAMILY_IP4 = 1, /* IP4 */
44 NVMF_ADDR_FAMILY_IP6 = 2, /* IP6 */
45 NVMF_ADDR_FAMILY_IB = 3, /* InfiniBand */
46 NVMF_ADDR_FAMILY_FC = 4, /* Fibre Channel */
47};
48
49/* Transport Type codes for Discovery Log Page entry TRTYPE field */
50enum {
51 NVMF_TRTYPE_RDMA = 1, /* RDMA */
52 NVMF_TRTYPE_FC = 2, /* Fibre Channel */
53 NVMF_TRTYPE_LOOP = 254, /* Reserved for host usage */
54 NVMF_TRTYPE_MAX,
55};
56
57/* Transport Requirements codes for Discovery Log Page entry TREQ field */
58enum {
59 NVMF_TREQ_NOT_SPECIFIED = 0, /* Not specified */
60 NVMF_TREQ_REQUIRED = 1, /* Required */
61 NVMF_TREQ_NOT_REQUIRED = 2, /* Not Required */
62};
63
64/* RDMA QP Service Type codes for Discovery Log Page entry TSAS
65 * RDMA_QPTYPE field
66 */
67enum {
Roland Dreierbf17aa32017-03-01 18:22:01 -080068 NVMF_RDMA_QPTYPE_CONNECTED = 1, /* Reliable Connected */
69 NVMF_RDMA_QPTYPE_DATAGRAM = 2, /* Reliable Datagram */
Christoph Hellwigeb793e22016-06-13 16:45:25 +020070};
71
72/* RDMA QP Service Type codes for Discovery Log Page entry TSAS
73 * RDMA_QPTYPE field
74 */
75enum {
Roland Dreierbf17aa32017-03-01 18:22:01 -080076 NVMF_RDMA_PRTYPE_NOT_SPECIFIED = 1, /* No Provider Specified */
77 NVMF_RDMA_PRTYPE_IB = 2, /* InfiniBand */
78 NVMF_RDMA_PRTYPE_ROCE = 3, /* InfiniBand RoCE */
79 NVMF_RDMA_PRTYPE_ROCEV2 = 4, /* InfiniBand RoCEV2 */
80 NVMF_RDMA_PRTYPE_IWARP = 5, /* IWARP */
Christoph Hellwigeb793e22016-06-13 16:45:25 +020081};
82
83/* RDMA Connection Management Service Type codes for Discovery Log Page
84 * entry TSAS RDMA_CMS field
85 */
86enum {
Roland Dreierbf17aa32017-03-01 18:22:01 -080087 NVMF_RDMA_CMS_RDMA_CM = 1, /* Sockets based endpoint addressing */
Christoph Hellwigeb793e22016-06-13 16:45:25 +020088};
89
90#define NVMF_AQ_DEPTH 32
Christoph Hellwig2812dfe2015-10-09 18:19:20 +020091
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +010092enum {
93 NVME_REG_CAP = 0x0000, /* Controller Capabilities */
94 NVME_REG_VS = 0x0008, /* Version */
95 NVME_REG_INTMS = 0x000c, /* Interrupt Mask Set */
Wang Sheng-Huia5b714a2016-04-27 20:10:16 +080096 NVME_REG_INTMC = 0x0010, /* Interrupt Mask Clear */
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +010097 NVME_REG_CC = 0x0014, /* Controller Configuration */
98 NVME_REG_CSTS = 0x001c, /* Controller Status */
99 NVME_REG_NSSR = 0x0020, /* NVM Subsystem Reset */
100 NVME_REG_AQA = 0x0024, /* Admin Queue Attributes */
101 NVME_REG_ASQ = 0x0028, /* Admin SQ Base Address */
Wang Sheng-Huia5b714a2016-04-27 20:10:16 +0800102 NVME_REG_ACQ = 0x0030, /* Admin CQ Base Address */
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +0100103 NVME_REG_CMBLOC = 0x0038, /* Controller Memory Buffer Location */
104 NVME_REG_CMBSZ = 0x003c, /* Controller Memory Buffer Size */
Xu Yu97f6ef62017-05-24 16:39:55 +0800105 NVME_REG_DBS = 0x1000, /* SQ 0 Tail Doorbell */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500106};
107
Keith Buscha0cadb82012-07-27 13:57:23 -0400108#define NVME_CAP_MQES(cap) ((cap) & 0xffff)
Matthew Wilcox22605f92011-04-19 15:04:20 -0400109#define NVME_CAP_TIMEOUT(cap) (((cap) >> 24) & 0xff)
Matthew Wilcoxf1938f62011-10-20 17:00:41 -0400110#define NVME_CAP_STRIDE(cap) (((cap) >> 32) & 0xf)
Keith Buschdfbac8c2015-08-10 15:20:40 -0600111#define NVME_CAP_NSSRC(cap) (((cap) >> 36) & 0x1)
Keith Busch8fc23e02012-07-26 11:29:57 -0600112#define NVME_CAP_MPSMIN(cap) (((cap) >> 48) & 0xf)
Keith Busch1d090622014-06-23 11:34:01 -0600113#define NVME_CAP_MPSMAX(cap) (((cap) >> 52) & 0xf)
Matthew Wilcox22605f92011-04-19 15:04:20 -0400114
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600115#define NVME_CMB_BIR(cmbloc) ((cmbloc) & 0x7)
116#define NVME_CMB_OFST(cmbloc) (((cmbloc) >> 12) & 0xfffff)
117#define NVME_CMB_SZ(cmbsz) (((cmbsz) >> 12) & 0xfffff)
118#define NVME_CMB_SZU(cmbsz) (((cmbsz) >> 8) & 0xf)
119
120#define NVME_CMB_WDS(cmbsz) ((cmbsz) & 0x10)
121#define NVME_CMB_RDS(cmbsz) ((cmbsz) & 0x8)
122#define NVME_CMB_LISTS(cmbsz) ((cmbsz) & 0x4)
123#define NVME_CMB_CQS(cmbsz) ((cmbsz) & 0x2)
124#define NVME_CMB_SQS(cmbsz) ((cmbsz) & 0x1)
125
Christoph Hellwig69cd27e2016-06-06 23:20:45 +0200126/*
127 * Submission and Completion Queue Entry Sizes for the NVM command set.
128 * (In bytes and specified as a power of two (2^n)).
129 */
130#define NVME_NVM_IOSQES 6
131#define NVME_NVM_IOCQES 4
132
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500133enum {
134 NVME_CC_ENABLE = 1 << 0,
135 NVME_CC_CSS_NVM = 0 << 4,
136 NVME_CC_MPS_SHIFT = 7,
137 NVME_CC_ARB_RR = 0 << 11,
138 NVME_CC_ARB_WRRU = 1 << 11,
Matthew Wilcox7f53f9d2011-03-22 15:55:45 -0400139 NVME_CC_ARB_VS = 7 << 11,
140 NVME_CC_SHN_NONE = 0 << 14,
141 NVME_CC_SHN_NORMAL = 1 << 14,
142 NVME_CC_SHN_ABRUPT = 2 << 14,
Keith Busch1894d8f2013-07-15 15:02:22 -0600143 NVME_CC_SHN_MASK = 3 << 14,
Christoph Hellwig69cd27e2016-06-06 23:20:45 +0200144 NVME_CC_IOSQES = NVME_NVM_IOSQES << 16,
145 NVME_CC_IOCQES = NVME_NVM_IOCQES << 20,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500146 NVME_CSTS_RDY = 1 << 0,
147 NVME_CSTS_CFS = 1 << 1,
Keith Buschdfbac8c2015-08-10 15:20:40 -0600148 NVME_CSTS_NSSRO = 1 << 4,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500149 NVME_CSTS_SHST_NORMAL = 0 << 2,
150 NVME_CSTS_SHST_OCCUR = 1 << 2,
151 NVME_CSTS_SHST_CMPLT = 2 << 2,
Keith Busch1894d8f2013-07-15 15:02:22 -0600152 NVME_CSTS_SHST_MASK = 3 << 2,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500153};
154
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200155struct nvme_id_power_state {
156 __le16 max_power; /* centiwatts */
157 __u8 rsvd2;
158 __u8 flags;
159 __le32 entry_lat; /* microseconds */
160 __le32 exit_lat; /* microseconds */
161 __u8 read_tput;
162 __u8 read_lat;
163 __u8 write_tput;
164 __u8 write_lat;
165 __le16 idle_power;
166 __u8 idle_scale;
167 __u8 rsvd19;
168 __le16 active_power;
169 __u8 active_work_scale;
170 __u8 rsvd23[9];
171};
172
173enum {
174 NVME_PS_FLAGS_MAX_POWER_SCALE = 1 << 0,
175 NVME_PS_FLAGS_NON_OP_STATE = 1 << 1,
176};
177
178struct nvme_id_ctrl {
179 __le16 vid;
180 __le16 ssvid;
181 char sn[20];
182 char mn[40];
183 char fr[8];
184 __u8 rab;
185 __u8 ieee[3];
Christoph Hellwiga446c082016-09-30 13:51:06 +0200186 __u8 cmic;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200187 __u8 mdts;
Christoph Hellwig08c69642015-10-02 15:27:16 +0200188 __le16 cntlid;
189 __le32 ver;
Christoph Hellwig14e974a2016-06-06 23:20:43 +0200190 __le32 rtd3r;
191 __le32 rtd3e;
192 __le32 oaes;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200193 __le32 ctratt;
194 __u8 rsvd100[156];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200195 __le16 oacs;
196 __u8 acl;
197 __u8 aerl;
198 __u8 frmw;
199 __u8 lpa;
200 __u8 elpe;
201 __u8 npss;
202 __u8 avscc;
203 __u8 apsta;
204 __le16 wctemp;
205 __le16 cctemp;
Christoph Hellwiga446c082016-09-30 13:51:06 +0200206 __le16 mtfa;
207 __le32 hmpre;
208 __le32 hmmin;
209 __u8 tnvmcap[16];
210 __u8 unvmcap[16];
211 __le32 rpmbs;
212 __u8 rsvd316[4];
Sagi Grimberg7b89eae2016-06-13 16:45:27 +0200213 __le16 kas;
214 __u8 rsvd322[190];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200215 __u8 sqes;
216 __u8 cqes;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200217 __le16 maxcmd;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200218 __le32 nn;
219 __le16 oncs;
220 __le16 fuses;
221 __u8 fna;
222 __u8 vwc;
223 __le16 awun;
224 __le16 awupf;
225 __u8 nvscc;
226 __u8 rsvd531;
227 __le16 acwu;
228 __u8 rsvd534[2];
229 __le32 sgls;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200230 __u8 rsvd540[228];
231 char subnqn[256];
232 __u8 rsvd1024[768];
233 __le32 ioccsz;
234 __le32 iorcsz;
235 __le16 icdoff;
236 __u8 ctrattr;
237 __u8 msdbd;
238 __u8 rsvd1804[244];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200239 struct nvme_id_power_state psd[32];
240 __u8 vs[1024];
241};
242
243enum {
244 NVME_CTRL_ONCS_COMPARE = 1 << 0,
245 NVME_CTRL_ONCS_WRITE_UNCORRECTABLE = 1 << 1,
246 NVME_CTRL_ONCS_DSM = 1 << 2,
Chaitanya Kulkarni3b7c33b2016-11-30 12:29:00 -0800247 NVME_CTRL_ONCS_WRITE_ZEROES = 1 << 3,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200248 NVME_CTRL_VWC_PRESENT = 1 << 0,
Scott Bauer8a9ae522017-02-17 13:59:40 +0100249 NVME_CTRL_OACS_SEC_SUPP = 1 << 0,
Helen Koikef9f38e32017-04-10 12:51:07 -0300250 NVME_CTRL_OACS_DBBUF_SUPP = 1 << 7,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200251};
252
253struct nvme_lbaf {
254 __le16 ms;
255 __u8 ds;
256 __u8 rp;
257};
258
259struct nvme_id_ns {
260 __le64 nsze;
261 __le64 ncap;
262 __le64 nuse;
263 __u8 nsfeat;
264 __u8 nlbaf;
265 __u8 flbas;
266 __u8 mc;
267 __u8 dpc;
268 __u8 dps;
269 __u8 nmic;
270 __u8 rescap;
271 __u8 fpi;
272 __u8 rsvd33;
273 __le16 nawun;
274 __le16 nawupf;
275 __le16 nacwu;
276 __le16 nabsn;
277 __le16 nabo;
278 __le16 nabspf;
279 __u16 rsvd46;
Christoph Hellwiga446c082016-09-30 13:51:06 +0200280 __u8 nvmcap[16];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200281 __u8 rsvd64[40];
282 __u8 nguid[16];
283 __u8 eui64[8];
284 struct nvme_lbaf lbaf[16];
285 __u8 rsvd192[192];
286 __u8 vs[3712];
287};
288
289enum {
Christoph Hellwig329dd762016-09-30 13:51:08 +0200290 NVME_ID_CNS_NS = 0x00,
291 NVME_ID_CNS_CTRL = 0x01,
292 NVME_ID_CNS_NS_ACTIVE_LIST = 0x02,
293 NVME_ID_CNS_NS_PRESENT_LIST = 0x10,
294 NVME_ID_CNS_NS_PRESENT = 0x11,
295 NVME_ID_CNS_CTRL_NS_LIST = 0x12,
296 NVME_ID_CNS_CTRL_LIST = 0x13,
297};
298
299enum {
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200300 NVME_NS_FEAT_THIN = 1 << 0,
301 NVME_NS_FLBAS_LBA_MASK = 0xf,
302 NVME_NS_FLBAS_META_EXT = 0x10,
303 NVME_LBAF_RP_BEST = 0,
304 NVME_LBAF_RP_BETTER = 1,
305 NVME_LBAF_RP_GOOD = 2,
306 NVME_LBAF_RP_DEGRADED = 3,
307 NVME_NS_DPC_PI_LAST = 1 << 4,
308 NVME_NS_DPC_PI_FIRST = 1 << 3,
309 NVME_NS_DPC_PI_TYPE3 = 1 << 2,
310 NVME_NS_DPC_PI_TYPE2 = 1 << 1,
311 NVME_NS_DPC_PI_TYPE1 = 1 << 0,
312 NVME_NS_DPS_PI_FIRST = 1 << 3,
313 NVME_NS_DPS_PI_MASK = 0x7,
314 NVME_NS_DPS_PI_TYPE1 = 1,
315 NVME_NS_DPS_PI_TYPE2 = 2,
316 NVME_NS_DPS_PI_TYPE3 = 3,
317};
318
319struct nvme_smart_log {
320 __u8 critical_warning;
321 __u8 temperature[2];
322 __u8 avail_spare;
323 __u8 spare_thresh;
324 __u8 percent_used;
325 __u8 rsvd6[26];
326 __u8 data_units_read[16];
327 __u8 data_units_written[16];
328 __u8 host_reads[16];
329 __u8 host_writes[16];
330 __u8 ctrl_busy_time[16];
331 __u8 power_cycles[16];
332 __u8 power_on_hours[16];
333 __u8 unsafe_shutdowns[16];
334 __u8 media_errors[16];
335 __u8 num_err_log_entries[16];
336 __le32 warning_temp_time;
337 __le32 critical_comp_time;
338 __le16 temp_sensor[8];
339 __u8 rsvd216[296];
340};
341
342enum {
343 NVME_SMART_CRIT_SPARE = 1 << 0,
344 NVME_SMART_CRIT_TEMPERATURE = 1 << 1,
345 NVME_SMART_CRIT_RELIABILITY = 1 << 2,
346 NVME_SMART_CRIT_MEDIA = 1 << 3,
347 NVME_SMART_CRIT_VOLATILE_MEMORY = 1 << 4,
348};
349
350enum {
351 NVME_AER_NOTICE_NS_CHANGED = 0x0002,
352};
353
354struct nvme_lba_range_type {
355 __u8 type;
356 __u8 attributes;
357 __u8 rsvd2[14];
358 __u64 slba;
359 __u64 nlb;
360 __u8 guid[16];
361 __u8 rsvd48[16];
362};
363
364enum {
365 NVME_LBART_TYPE_FS = 0x01,
366 NVME_LBART_TYPE_RAID = 0x02,
367 NVME_LBART_TYPE_CACHE = 0x03,
368 NVME_LBART_TYPE_SWAP = 0x04,
369
370 NVME_LBART_ATTRIB_TEMP = 1 << 0,
371 NVME_LBART_ATTRIB_HIDE = 1 << 1,
372};
373
374struct nvme_reservation_status {
375 __le32 gen;
376 __u8 rtype;
377 __u8 regctl[2];
378 __u8 resv5[2];
379 __u8 ptpls;
380 __u8 resv10[13];
381 struct {
382 __le16 cntlid;
383 __u8 rcsts;
384 __u8 resv3[5];
385 __le64 hostid;
386 __le64 rkey;
387 } regctl_ds[];
388};
389
Christoph Hellwig79f370e2016-06-06 23:20:46 +0200390enum nvme_async_event_type {
391 NVME_AER_TYPE_ERROR = 0,
392 NVME_AER_TYPE_SMART = 1,
393 NVME_AER_TYPE_NOTICE = 2,
394};
395
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200396/* I/O commands */
397
398enum nvme_opcode {
399 nvme_cmd_flush = 0x00,
400 nvme_cmd_write = 0x01,
401 nvme_cmd_read = 0x02,
402 nvme_cmd_write_uncor = 0x04,
403 nvme_cmd_compare = 0x05,
404 nvme_cmd_write_zeroes = 0x08,
405 nvme_cmd_dsm = 0x09,
406 nvme_cmd_resv_register = 0x0d,
407 nvme_cmd_resv_report = 0x0e,
408 nvme_cmd_resv_acquire = 0x11,
409 nvme_cmd_resv_release = 0x15,
410};
411
James Smart3972be22016-06-06 23:20:47 +0200412/*
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200413 * Descriptor subtype - lower 4 bits of nvme_(keyed_)sgl_desc identifier
414 *
415 * @NVME_SGL_FMT_ADDRESS: absolute address of the data block
416 * @NVME_SGL_FMT_OFFSET: relative offset of the in-capsule data block
417 * @NVME_SGL_FMT_INVALIDATE: RDMA transport specific remote invalidation
418 * request subtype
419 */
420enum {
421 NVME_SGL_FMT_ADDRESS = 0x00,
422 NVME_SGL_FMT_OFFSET = 0x01,
423 NVME_SGL_FMT_INVALIDATE = 0x0f,
424};
425
426/*
427 * Descriptor type - upper 4 bits of nvme_(keyed_)sgl_desc identifier
428 *
429 * For struct nvme_sgl_desc:
430 * @NVME_SGL_FMT_DATA_DESC: data block descriptor
431 * @NVME_SGL_FMT_SEG_DESC: sgl segment descriptor
432 * @NVME_SGL_FMT_LAST_SEG_DESC: last sgl segment descriptor
433 *
434 * For struct nvme_keyed_sgl_desc:
435 * @NVME_KEY_SGL_FMT_DATA_DESC: keyed data block descriptor
436 */
437enum {
438 NVME_SGL_FMT_DATA_DESC = 0x00,
439 NVME_SGL_FMT_SEG_DESC = 0x02,
440 NVME_SGL_FMT_LAST_SEG_DESC = 0x03,
441 NVME_KEY_SGL_FMT_DATA_DESC = 0x04,
442};
443
444struct nvme_sgl_desc {
445 __le64 addr;
446 __le32 length;
447 __u8 rsvd[3];
448 __u8 type;
449};
450
451struct nvme_keyed_sgl_desc {
452 __le64 addr;
453 __u8 length[3];
454 __u8 key[4];
455 __u8 type;
456};
457
458union nvme_data_ptr {
459 struct {
460 __le64 prp1;
461 __le64 prp2;
462 };
463 struct nvme_sgl_desc sgl;
464 struct nvme_keyed_sgl_desc ksgl;
465};
466
467/*
James Smart3972be22016-06-06 23:20:47 +0200468 * Lowest two bits of our flags field (FUSE field in the spec):
469 *
470 * @NVME_CMD_FUSE_FIRST: Fused Operation, first command
471 * @NVME_CMD_FUSE_SECOND: Fused Operation, second command
472 *
473 * Highest two bits in our flags field (PSDT field in the spec):
474 *
475 * @NVME_CMD_PSDT_SGL_METABUF: Use SGLS for this transfer,
476 * If used, MPTR contains addr of single physical buffer (byte aligned).
477 * @NVME_CMD_PSDT_SGL_METASEG: Use SGLS for this transfer,
478 * If used, MPTR contains an address of an SGL segment containing
479 * exactly 1 SGL descriptor (qword aligned).
480 */
481enum {
482 NVME_CMD_FUSE_FIRST = (1 << 0),
483 NVME_CMD_FUSE_SECOND = (1 << 1),
484
485 NVME_CMD_SGL_METABUF = (1 << 6),
486 NVME_CMD_SGL_METASEG = (1 << 7),
487 NVME_CMD_SGL_ALL = NVME_CMD_SGL_METABUF | NVME_CMD_SGL_METASEG,
488};
489
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200490struct nvme_common_command {
491 __u8 opcode;
492 __u8 flags;
493 __u16 command_id;
494 __le32 nsid;
495 __le32 cdw2[2];
496 __le64 metadata;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200497 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200498 __le32 cdw10[6];
499};
500
501struct nvme_rw_command {
502 __u8 opcode;
503 __u8 flags;
504 __u16 command_id;
505 __le32 nsid;
506 __u64 rsvd2;
507 __le64 metadata;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200508 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200509 __le64 slba;
510 __le16 length;
511 __le16 control;
512 __le32 dsmgmt;
513 __le32 reftag;
514 __le16 apptag;
515 __le16 appmask;
516};
517
518enum {
519 NVME_RW_LR = 1 << 15,
520 NVME_RW_FUA = 1 << 14,
521 NVME_RW_DSM_FREQ_UNSPEC = 0,
522 NVME_RW_DSM_FREQ_TYPICAL = 1,
523 NVME_RW_DSM_FREQ_RARE = 2,
524 NVME_RW_DSM_FREQ_READS = 3,
525 NVME_RW_DSM_FREQ_WRITES = 4,
526 NVME_RW_DSM_FREQ_RW = 5,
527 NVME_RW_DSM_FREQ_ONCE = 6,
528 NVME_RW_DSM_FREQ_PREFETCH = 7,
529 NVME_RW_DSM_FREQ_TEMP = 8,
530 NVME_RW_DSM_LATENCY_NONE = 0 << 4,
531 NVME_RW_DSM_LATENCY_IDLE = 1 << 4,
532 NVME_RW_DSM_LATENCY_NORM = 2 << 4,
533 NVME_RW_DSM_LATENCY_LOW = 3 << 4,
534 NVME_RW_DSM_SEQ_REQ = 1 << 6,
535 NVME_RW_DSM_COMPRESSED = 1 << 7,
536 NVME_RW_PRINFO_PRCHK_REF = 1 << 10,
537 NVME_RW_PRINFO_PRCHK_APP = 1 << 11,
538 NVME_RW_PRINFO_PRCHK_GUARD = 1 << 12,
539 NVME_RW_PRINFO_PRACT = 1 << 13,
540};
541
542struct nvme_dsm_cmd {
543 __u8 opcode;
544 __u8 flags;
545 __u16 command_id;
546 __le32 nsid;
547 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200548 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200549 __le32 nr;
550 __le32 attributes;
551 __u32 rsvd12[4];
552};
553
554enum {
555 NVME_DSMGMT_IDR = 1 << 0,
556 NVME_DSMGMT_IDW = 1 << 1,
557 NVME_DSMGMT_AD = 1 << 2,
558};
559
Christoph Hellwigb35ba012017-02-08 14:46:50 +0100560#define NVME_DSM_MAX_RANGES 256
561
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200562struct nvme_dsm_range {
563 __le32 cattr;
564 __le32 nlb;
565 __le64 slba;
566};
567
Chaitanya Kulkarni3b7c33b2016-11-30 12:29:00 -0800568struct nvme_write_zeroes_cmd {
569 __u8 opcode;
570 __u8 flags;
571 __u16 command_id;
572 __le32 nsid;
573 __u64 rsvd2;
574 __le64 metadata;
575 union nvme_data_ptr dptr;
576 __le64 slba;
577 __le16 length;
578 __le16 control;
579 __le32 dsmgmt;
580 __le32 reftag;
581 __le16 apptag;
582 __le16 appmask;
583};
584
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800585/* Features */
586
587struct nvme_feat_auto_pst {
588 __le64 entries[32];
589};
590
Christoph Hellwig39673e12017-01-09 15:36:28 +0100591enum {
592 NVME_HOST_MEM_ENABLE = (1 << 0),
593 NVME_HOST_MEM_RETURN = (1 << 1),
594};
595
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200596/* Admin commands */
597
598enum nvme_admin_opcode {
599 nvme_admin_delete_sq = 0x00,
600 nvme_admin_create_sq = 0x01,
601 nvme_admin_get_log_page = 0x02,
602 nvme_admin_delete_cq = 0x04,
603 nvme_admin_create_cq = 0x05,
604 nvme_admin_identify = 0x06,
605 nvme_admin_abort_cmd = 0x08,
606 nvme_admin_set_features = 0x09,
607 nvme_admin_get_features = 0x0a,
608 nvme_admin_async_event = 0x0c,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200609 nvme_admin_ns_mgmt = 0x0d,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200610 nvme_admin_activate_fw = 0x10,
611 nvme_admin_download_fw = 0x11,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200612 nvme_admin_ns_attach = 0x15,
Sagi Grimberg7b89eae2016-06-13 16:45:27 +0200613 nvme_admin_keep_alive = 0x18,
Helen Koikef9f38e32017-04-10 12:51:07 -0300614 nvme_admin_dbbuf = 0x7C,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200615 nvme_admin_format_nvm = 0x80,
616 nvme_admin_security_send = 0x81,
617 nvme_admin_security_recv = 0x82,
618};
619
620enum {
621 NVME_QUEUE_PHYS_CONTIG = (1 << 0),
622 NVME_CQ_IRQ_ENABLED = (1 << 1),
623 NVME_SQ_PRIO_URGENT = (0 << 1),
624 NVME_SQ_PRIO_HIGH = (1 << 1),
625 NVME_SQ_PRIO_MEDIUM = (2 << 1),
626 NVME_SQ_PRIO_LOW = (3 << 1),
627 NVME_FEAT_ARBITRATION = 0x01,
628 NVME_FEAT_POWER_MGMT = 0x02,
629 NVME_FEAT_LBA_RANGE = 0x03,
630 NVME_FEAT_TEMP_THRESH = 0x04,
631 NVME_FEAT_ERR_RECOVERY = 0x05,
632 NVME_FEAT_VOLATILE_WC = 0x06,
633 NVME_FEAT_NUM_QUEUES = 0x07,
634 NVME_FEAT_IRQ_COALESCE = 0x08,
635 NVME_FEAT_IRQ_CONFIG = 0x09,
636 NVME_FEAT_WRITE_ATOMIC = 0x0a,
637 NVME_FEAT_ASYNC_EVENT = 0x0b,
638 NVME_FEAT_AUTO_PST = 0x0c,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200639 NVME_FEAT_HOST_MEM_BUF = 0x0d,
Sagi Grimberg7b89eae2016-06-13 16:45:27 +0200640 NVME_FEAT_KATO = 0x0f,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200641 NVME_FEAT_SW_PROGRESS = 0x80,
642 NVME_FEAT_HOST_ID = 0x81,
643 NVME_FEAT_RESV_MASK = 0x82,
644 NVME_FEAT_RESV_PERSIST = 0x83,
645 NVME_LOG_ERROR = 0x01,
646 NVME_LOG_SMART = 0x02,
647 NVME_LOG_FW_SLOT = 0x03,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200648 NVME_LOG_DISC = 0x70,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200649 NVME_LOG_RESERVATION = 0x80,
650 NVME_FWACT_REPL = (0 << 3),
651 NVME_FWACT_REPL_ACTV = (1 << 3),
652 NVME_FWACT_ACTV = (2 << 3),
653};
654
655struct nvme_identify {
656 __u8 opcode;
657 __u8 flags;
658 __u16 command_id;
659 __le32 nsid;
660 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200661 union nvme_data_ptr dptr;
Parav Pandit986994a2017-01-26 17:17:28 +0200662 __u8 cns;
663 __u8 rsvd3;
664 __le16 ctrlid;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200665 __u32 rsvd11[5];
666};
667
668struct nvme_features {
669 __u8 opcode;
670 __u8 flags;
671 __u16 command_id;
672 __le32 nsid;
673 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200674 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200675 __le32 fid;
676 __le32 dword11;
Arnav Dawnb85cf732017-05-12 17:12:03 +0200677 __le32 dword12;
678 __le32 dword13;
679 __le32 dword14;
680 __le32 dword15;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200681};
682
Christoph Hellwig39673e12017-01-09 15:36:28 +0100683struct nvme_host_mem_buf_desc {
684 __le64 addr;
685 __le32 size;
686 __u32 rsvd;
687};
688
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200689struct nvme_create_cq {
690 __u8 opcode;
691 __u8 flags;
692 __u16 command_id;
693 __u32 rsvd1[5];
694 __le64 prp1;
695 __u64 rsvd8;
696 __le16 cqid;
697 __le16 qsize;
698 __le16 cq_flags;
699 __le16 irq_vector;
700 __u32 rsvd12[4];
701};
702
703struct nvme_create_sq {
704 __u8 opcode;
705 __u8 flags;
706 __u16 command_id;
707 __u32 rsvd1[5];
708 __le64 prp1;
709 __u64 rsvd8;
710 __le16 sqid;
711 __le16 qsize;
712 __le16 sq_flags;
713 __le16 cqid;
714 __u32 rsvd12[4];
715};
716
717struct nvme_delete_queue {
718 __u8 opcode;
719 __u8 flags;
720 __u16 command_id;
721 __u32 rsvd1[9];
722 __le16 qid;
723 __u16 rsvd10;
724 __u32 rsvd11[5];
725};
726
727struct nvme_abort_cmd {
728 __u8 opcode;
729 __u8 flags;
730 __u16 command_id;
731 __u32 rsvd1[9];
732 __le16 sqid;
733 __u16 cid;
734 __u32 rsvd11[5];
735};
736
737struct nvme_download_firmware {
738 __u8 opcode;
739 __u8 flags;
740 __u16 command_id;
741 __u32 rsvd1[5];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200742 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200743 __le32 numd;
744 __le32 offset;
745 __u32 rsvd12[4];
746};
747
748struct nvme_format_cmd {
749 __u8 opcode;
750 __u8 flags;
751 __u16 command_id;
752 __le32 nsid;
753 __u64 rsvd2[4];
754 __le32 cdw10;
755 __u32 rsvd11[5];
756};
757
Armen Baloyan725b3582016-06-06 23:20:44 +0200758struct nvme_get_log_page_command {
759 __u8 opcode;
760 __u8 flags;
761 __u16 command_id;
762 __le32 nsid;
763 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200764 union nvme_data_ptr dptr;
Armen Baloyan725b3582016-06-06 23:20:44 +0200765 __u8 lid;
766 __u8 rsvd10;
767 __le16 numdl;
768 __le16 numdu;
769 __u16 rsvd11;
770 __le32 lpol;
771 __le32 lpou;
772 __u32 rsvd14[2];
773};
774
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200775/*
776 * Fabrics subcommands.
777 */
778enum nvmf_fabrics_opcode {
779 nvme_fabrics_command = 0x7f,
780};
781
782enum nvmf_capsule_command {
783 nvme_fabrics_type_property_set = 0x00,
784 nvme_fabrics_type_connect = 0x01,
785 nvme_fabrics_type_property_get = 0x04,
786};
787
788struct nvmf_common_command {
789 __u8 opcode;
790 __u8 resv1;
791 __u16 command_id;
792 __u8 fctype;
793 __u8 resv2[35];
794 __u8 ts[24];
795};
796
797/*
798 * The legal cntlid range a NVMe Target will provide.
799 * Note that cntlid of value 0 is considered illegal in the fabrics world.
800 * Devices based on earlier specs did not have the subsystem concept;
801 * therefore, those devices had their cntlid value set to 0 as a result.
802 */
803#define NVME_CNTLID_MIN 1
804#define NVME_CNTLID_MAX 0xffef
805#define NVME_CNTLID_DYNAMIC 0xffff
806
807#define MAX_DISC_LOGS 255
808
809/* Discovery log page entry */
810struct nvmf_disc_rsp_page_entry {
811 __u8 trtype;
812 __u8 adrfam;
Christoph Hellwiga446c082016-09-30 13:51:06 +0200813 __u8 subtype;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200814 __u8 treq;
815 __le16 portid;
816 __le16 cntlid;
817 __le16 asqsz;
818 __u8 resv8[22];
819 char trsvcid[NVMF_TRSVCID_SIZE];
820 __u8 resv64[192];
821 char subnqn[NVMF_NQN_FIELD_LEN];
822 char traddr[NVMF_TRADDR_SIZE];
823 union tsas {
824 char common[NVMF_TSAS_SIZE];
825 struct rdma {
826 __u8 qptype;
827 __u8 prtype;
828 __u8 cms;
829 __u8 resv3[5];
830 __u16 pkey;
831 __u8 resv10[246];
832 } rdma;
833 } tsas;
834};
835
836/* Discovery log page header */
837struct nvmf_disc_rsp_page_hdr {
838 __le64 genctr;
839 __le64 numrec;
840 __le16 recfmt;
841 __u8 resv14[1006];
842 struct nvmf_disc_rsp_page_entry entries[0];
843};
844
845struct nvmf_connect_command {
846 __u8 opcode;
847 __u8 resv1;
848 __u16 command_id;
849 __u8 fctype;
850 __u8 resv2[19];
851 union nvme_data_ptr dptr;
852 __le16 recfmt;
853 __le16 qid;
854 __le16 sqsize;
855 __u8 cattr;
856 __u8 resv3;
857 __le32 kato;
858 __u8 resv4[12];
859};
860
861struct nvmf_connect_data {
Christoph Hellwig8e412262017-05-17 09:54:27 +0200862 uuid_t hostid;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200863 __le16 cntlid;
864 char resv4[238];
865 char subsysnqn[NVMF_NQN_FIELD_LEN];
866 char hostnqn[NVMF_NQN_FIELD_LEN];
867 char resv5[256];
868};
869
870struct nvmf_property_set_command {
871 __u8 opcode;
872 __u8 resv1;
873 __u16 command_id;
874 __u8 fctype;
875 __u8 resv2[35];
876 __u8 attrib;
877 __u8 resv3[3];
878 __le32 offset;
879 __le64 value;
880 __u8 resv4[8];
881};
882
883struct nvmf_property_get_command {
884 __u8 opcode;
885 __u8 resv1;
886 __u16 command_id;
887 __u8 fctype;
888 __u8 resv2[35];
889 __u8 attrib;
890 __u8 resv3[3];
891 __le32 offset;
892 __u8 resv4[16];
893};
894
Helen Koikef9f38e32017-04-10 12:51:07 -0300895struct nvme_dbbuf {
896 __u8 opcode;
897 __u8 flags;
898 __u16 command_id;
899 __u32 rsvd1[5];
900 __le64 prp1;
901 __le64 prp2;
902 __u32 rsvd12[6];
903};
904
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200905struct nvme_command {
906 union {
907 struct nvme_common_command common;
908 struct nvme_rw_command rw;
909 struct nvme_identify identify;
910 struct nvme_features features;
911 struct nvme_create_cq create_cq;
912 struct nvme_create_sq create_sq;
913 struct nvme_delete_queue delete_queue;
914 struct nvme_download_firmware dlfw;
915 struct nvme_format_cmd format;
916 struct nvme_dsm_cmd dsm;
Chaitanya Kulkarni3b7c33b2016-11-30 12:29:00 -0800917 struct nvme_write_zeroes_cmd write_zeroes;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200918 struct nvme_abort_cmd abort;
Armen Baloyan725b3582016-06-06 23:20:44 +0200919 struct nvme_get_log_page_command get_log_page;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200920 struct nvmf_common_command fabrics;
921 struct nvmf_connect_command connect;
922 struct nvmf_property_set_command prop_set;
923 struct nvmf_property_get_command prop_get;
Helen Koikef9f38e32017-04-10 12:51:07 -0300924 struct nvme_dbbuf dbbuf;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200925 };
926};
927
Christoph Hellwig7a5abb42016-06-06 23:20:49 +0200928static inline bool nvme_is_write(struct nvme_command *cmd)
929{
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200930 /*
931 * What a mess...
932 *
933 * Why can't we simply have a Fabrics In and Fabrics out command?
934 */
935 if (unlikely(cmd->common.opcode == nvme_fabrics_command))
936 return cmd->fabrics.opcode & 1;
Christoph Hellwig7a5abb42016-06-06 23:20:49 +0200937 return cmd->common.opcode & 1;
938}
939
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200940enum {
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200941 /*
942 * Generic Command Status:
943 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200944 NVME_SC_SUCCESS = 0x0,
945 NVME_SC_INVALID_OPCODE = 0x1,
946 NVME_SC_INVALID_FIELD = 0x2,
947 NVME_SC_CMDID_CONFLICT = 0x3,
948 NVME_SC_DATA_XFER_ERROR = 0x4,
949 NVME_SC_POWER_LOSS = 0x5,
950 NVME_SC_INTERNAL = 0x6,
951 NVME_SC_ABORT_REQ = 0x7,
952 NVME_SC_ABORT_QUEUE = 0x8,
953 NVME_SC_FUSED_FAIL = 0x9,
954 NVME_SC_FUSED_MISSING = 0xa,
955 NVME_SC_INVALID_NS = 0xb,
956 NVME_SC_CMD_SEQ_ERROR = 0xc,
957 NVME_SC_SGL_INVALID_LAST = 0xd,
958 NVME_SC_SGL_INVALID_COUNT = 0xe,
959 NVME_SC_SGL_INVALID_DATA = 0xf,
960 NVME_SC_SGL_INVALID_METADATA = 0x10,
961 NVME_SC_SGL_INVALID_TYPE = 0x11,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200962
963 NVME_SC_SGL_INVALID_OFFSET = 0x16,
964 NVME_SC_SGL_INVALID_SUBTYPE = 0x17,
965
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200966 NVME_SC_LBA_RANGE = 0x80,
967 NVME_SC_CAP_EXCEEDED = 0x81,
968 NVME_SC_NS_NOT_READY = 0x82,
969 NVME_SC_RESERVATION_CONFLICT = 0x83,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200970
971 /*
972 * Command Specific Status:
973 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200974 NVME_SC_CQ_INVALID = 0x100,
975 NVME_SC_QID_INVALID = 0x101,
976 NVME_SC_QUEUE_SIZE = 0x102,
977 NVME_SC_ABORT_LIMIT = 0x103,
978 NVME_SC_ABORT_MISSING = 0x104,
979 NVME_SC_ASYNC_LIMIT = 0x105,
980 NVME_SC_FIRMWARE_SLOT = 0x106,
981 NVME_SC_FIRMWARE_IMAGE = 0x107,
982 NVME_SC_INVALID_VECTOR = 0x108,
983 NVME_SC_INVALID_LOG_PAGE = 0x109,
984 NVME_SC_INVALID_FORMAT = 0x10a,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200985 NVME_SC_FW_NEEDS_CONV_RESET = 0x10b,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200986 NVME_SC_INVALID_QUEUE = 0x10c,
987 NVME_SC_FEATURE_NOT_SAVEABLE = 0x10d,
988 NVME_SC_FEATURE_NOT_CHANGEABLE = 0x10e,
989 NVME_SC_FEATURE_NOT_PER_NS = 0x10f,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200990 NVME_SC_FW_NEEDS_SUBSYS_RESET = 0x110,
991 NVME_SC_FW_NEEDS_RESET = 0x111,
992 NVME_SC_FW_NEEDS_MAX_TIME = 0x112,
993 NVME_SC_FW_ACIVATE_PROHIBITED = 0x113,
994 NVME_SC_OVERLAPPING_RANGE = 0x114,
995 NVME_SC_NS_INSUFFICENT_CAP = 0x115,
996 NVME_SC_NS_ID_UNAVAILABLE = 0x116,
997 NVME_SC_NS_ALREADY_ATTACHED = 0x118,
998 NVME_SC_NS_IS_PRIVATE = 0x119,
999 NVME_SC_NS_NOT_ATTACHED = 0x11a,
1000 NVME_SC_THIN_PROV_NOT_SUPP = 0x11b,
1001 NVME_SC_CTRL_LIST_INVALID = 0x11c,
Christoph Hellwigeb793e22016-06-13 16:45:25 +02001002
1003 /*
1004 * I/O Command Set Specific - NVM commands:
1005 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001006 NVME_SC_BAD_ATTRIBUTES = 0x180,
1007 NVME_SC_INVALID_PI = 0x181,
1008 NVME_SC_READ_ONLY = 0x182,
Chaitanya Kulkarni3b7c33b2016-11-30 12:29:00 -08001009 NVME_SC_ONCS_NOT_SUPPORTED = 0x183,
Christoph Hellwigeb793e22016-06-13 16:45:25 +02001010
1011 /*
1012 * I/O Command Set Specific - Fabrics commands:
1013 */
1014 NVME_SC_CONNECT_FORMAT = 0x180,
1015 NVME_SC_CONNECT_CTRL_BUSY = 0x181,
1016 NVME_SC_CONNECT_INVALID_PARAM = 0x182,
1017 NVME_SC_CONNECT_RESTART_DISC = 0x183,
1018 NVME_SC_CONNECT_INVALID_HOST = 0x184,
1019
1020 NVME_SC_DISCOVERY_RESTART = 0x190,
1021 NVME_SC_AUTH_REQUIRED = 0x191,
1022
1023 /*
1024 * Media and Data Integrity Errors:
1025 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001026 NVME_SC_WRITE_FAULT = 0x280,
1027 NVME_SC_READ_ERROR = 0x281,
1028 NVME_SC_GUARD_CHECK = 0x282,
1029 NVME_SC_APPTAG_CHECK = 0x283,
1030 NVME_SC_REFTAG_CHECK = 0x284,
1031 NVME_SC_COMPARE_FAILED = 0x285,
1032 NVME_SC_ACCESS_DENIED = 0x286,
Christoph Hellwiga446c082016-09-30 13:51:06 +02001033 NVME_SC_UNWRITTEN_BLOCK = 0x287,
Christoph Hellwigeb793e22016-06-13 16:45:25 +02001034
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001035 NVME_SC_DNR = 0x4000,
James Smartcba3bdf2016-12-02 00:28:39 -08001036
1037
1038 /*
1039 * FC Transport-specific error status values for NVME commands
1040 *
1041 * Transport-specific status code values must be in the range 0xB0..0xBF
1042 */
1043
1044 /* Generic FC failure - catchall */
1045 NVME_SC_FC_TRANSPORT_ERROR = 0x00B0,
1046
1047 /* I/O failure due to FC ABTS'd */
1048 NVME_SC_FC_TRANSPORT_ABORTED = 0x00B1,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001049};
1050
1051struct nvme_completion {
Christoph Hellwigeb793e22016-06-13 16:45:25 +02001052 /*
1053 * Used by Admin and Fabrics commands to return data:
1054 */
Christoph Hellwigd49187e2016-11-10 07:32:33 -08001055 union nvme_result {
1056 __le16 u16;
1057 __le32 u32;
1058 __le64 u64;
1059 } result;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001060 __le16 sq_head; /* how much of this queue may be reclaimed */
1061 __le16 sq_id; /* submission queue that generated this entry */
1062 __u16 command_id; /* of the command which completed */
1063 __le16 status; /* did the command fail, and if so, why? */
1064};
1065
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001066#define NVME_VS(major, minor, tertiary) \
1067 (((major) << 16) | ((minor) << 8) | (tertiary))
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +02001068
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001069#endif /* _LINUX_NVME_H */