blob: ba5c5424905512074f86fa52145d806813a6ea1b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
2/*
3 Written 1998-2001 by Donald Becker.
4
5 Current Maintainer: Roger Luethi <rl@hellgate.ch>
6
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
13
14 This driver is designed for the VIA VT86C100A Rhine-I.
15 It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16 and management NIC 6105M).
17
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
21 Annapolis MD 21403
22
23
24 This driver contains some changes from the original Donald Becker
25 version. He may or may not be interested in bug reports on this
26 code. You can find his versions at:
27 http://www.scyld.com/network/via-rhine.html
Jeff Garzik03a8c662006-06-27 07:57:22 -040028 [link no longer provides useful info -jgarzik]
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30*/
31
Joe Perchesdf4511f2011-04-16 14:15:25 +000032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define DRV_NAME "via-rhine"
Roger Luethi207070f2013-09-21 14:24:11 +020035#define DRV_VERSION "1.5.1"
Roger Luethi38f49e82010-12-06 00:59:40 +000036#define DRV_RELDATE "2010-10-09"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Rusty Russelleb939922011-12-19 14:08:01 +000038#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/* A few user-configurable values.
41 These may be modified when a driver module is loaded. */
Francois Romieufc3e0f82012-01-07 22:39:37 +010042static int debug = 0;
43#define RHINE_MSG_DEFAULT \
44 (0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47 Setting to > 1518 effectively disables this feature. */
Joe Perches8e95a202009-12-03 07:58:21 +000048#if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49 defined(CONFIG_SPARC) || defined(__ia64__) || \
50 defined(__sh__) || defined(__mips__)
Dustin Marquessb47157f2007-08-10 14:05:15 -070051static int rx_copybreak = 1518;
52#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static int rx_copybreak;
Dustin Marquessb47157f2007-08-10 14:05:15 -070054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Roger Luethib933b4d2006-08-14 23:00:21 -070056/* Work-around for broken BIOSes: they are unable to get the chip back out of
57 power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
Rusty Russelleb939922011-12-19 14:08:01 +000058static bool avoid_D3;
Roger Luethib933b4d2006-08-14 23:00:21 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * In case you are looking for 'options[]' or 'full_duplex[]', they
62 * are gone. Use ethtool(8) instead.
63 */
64
65/* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66 The Rhine has a 64 element 8390-like hash table. */
67static const int multicast_filter_limit = 32;
68
69
70/* Operational parameters that are set at compile time. */
71
72/* Keep the ring sizes a power of two for compile efficiency.
Tino Reichardt92bf2002015-02-24 10:28:01 -080073 * The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74 * Making the Tx ring too large decreases the effectiveness of channel
75 * bonding and packet priority.
76 * With BQL support, we can increase TX ring safely.
77 * There are no ill effects from too-large receive rings.
78 */
79#define TX_RING_SIZE 64
80#define TX_QUEUE_LEN (TX_RING_SIZE - 6) /* Limit ring entries actually used. */
Roger Luethi633949a2006-08-14 23:00:17 -070081#define RX_RING_SIZE 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83/* Operational parameters that usually are not changed. */
84
85/* Time in jiffies before concluding the transmitter is hung. */
86#define TX_TIMEOUT (2*HZ)
87
88#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
89
90#include <linux/module.h>
91#include <linux/moduleparam.h>
92#include <linux/kernel.h>
93#include <linux/string.h>
94#include <linux/timer.h>
95#include <linux/errno.h>
96#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097#include <linux/interrupt.h>
98#include <linux/pci.h>
Alexey Charkov2d283862014-04-22 19:28:09 +040099#include <linux/of_device.h>
100#include <linux/of_irq.h>
101#include <linux/platform_device.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -0400102#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#include <linux/netdevice.h>
104#include <linux/etherdevice.h>
105#include <linux/skbuff.h>
106#include <linux/init.h>
107#include <linux/delay.h>
108#include <linux/mii.h>
109#include <linux/ethtool.h>
110#include <linux/crc32.h>
Roger Luethi38f49e82010-12-06 00:59:40 +0000111#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#include <linux/bitops.h>
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800113#include <linux/workqueue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114#include <asm/processor.h> /* Processor type for cache alignment. */
115#include <asm/io.h>
116#include <asm/irq.h>
117#include <asm/uaccess.h>
Roger Luethie84df482007-03-06 19:57:37 +0100118#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120/* These identify the driver base version and may not be removed. */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500121static const char version[] =
Joe Perchesdf4511f2011-04-16 14:15:25 +0000122 "v1.10-LK" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
125MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
126MODULE_LICENSE("GPL");
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128module_param(debug, int, 0);
129module_param(rx_copybreak, int, 0);
Roger Luethib933b4d2006-08-14 23:00:21 -0700130module_param(avoid_D3, bool, 0);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100131MODULE_PARM_DESC(debug, "VIA Rhine debug message flags");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132MODULE_PARM_DESC(rx_copybreak, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
Roger Luethib933b4d2006-08-14 23:00:21 -0700133MODULE_PARM_DESC(avoid_D3, "Avoid power state D3 (work-around for broken BIOSes)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Roger Luethi38f49e82010-12-06 00:59:40 +0000135#define MCAM_SIZE 32
136#define VCAM_SIZE 32
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138/*
139 Theory of Operation
140
141I. Board Compatibility
142
143This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
144controller.
145
146II. Board-specific settings
147
148Boards with this chip are functional only in a bus-master PCI slot.
149
150Many operational settings are loaded from the EEPROM to the Config word at
151offset 0x78. For most of these settings, this driver assumes that they are
152correct.
153If this driver is compiled to use PCI memory space operations the EEPROM
154must be configured to enable memory ops.
155
156III. Driver operation
157
158IIIa. Ring buffers
159
160This driver uses two statically allocated fixed-size descriptor lists
161formed into rings by a branch from the final descriptor to the beginning of
162the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
163
164IIIb/c. Transmit/Receive Structure
165
166This driver attempts to use a zero-copy receive and transmit scheme.
167
168Alas, all data buffers are required to start on a 32 bit boundary, so
169the driver must often copy transmit packets into bounce buffers.
170
171The driver allocates full frame size skbuffs for the Rx ring buffers at
172open() time and passes the skb->data field to the chip as receive data
173buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
174a fresh skbuff is allocated and the frame is copied to the new skbuff.
175When the incoming frame is larger, the skbuff is passed directly up the
176protocol stack. Buffers consumed this way are replaced by newly allocated
177skbuffs in the last phase of rhine_rx().
178
179The RX_COPYBREAK value is chosen to trade-off the memory wasted by
180using a full-sized skbuff for small frames vs. the copying costs of larger
181frames. New boards are typically used in generously configured machines
182and the underfilled buffers have negligible impact compared to the benefit of
183a single allocation size, so the default value of zero results in never
184copying packets. When copying is done, the cost is usually mitigated by using
185a combined copy/checksum routine. Copying also preloads the cache, which is
186most useful with small frames.
187
188Since the VIA chips are only able to transfer data to buffers on 32 bit
189boundaries, the IP header at offset 14 in an ethernet frame isn't
190longword aligned for further processing. Copying these unaligned buffers
191has the beneficial effect of 16-byte aligning the IP header.
192
193IIId. Synchronization
194
195The driver runs as two independent, single-threaded flows of control. One
196is the send-packet routine, which enforces single-threaded use by the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800197netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
198which is single threaded by the hardware and interrupt handling software.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
200The send packet thread has partial control over the Tx ring. It locks the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800201netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
202the ring is not available it stops the transmit queue by
203calling netif_stop_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205The interrupt handler has exclusive control over the Rx ring and records stats
206from the Tx ring. After reaping the stats, it marks the Tx queue entry as
207empty by incrementing the dirty_tx mark. If at least half of the entries in
208the Rx ring are available the transmit queue is woken up if it was stopped.
209
210IV. Notes
211
212IVb. References
213
214Preliminary VT86C100A manual from http://www.via.com.tw/
215http://www.scyld.com/expert/100mbps.html
216http://www.scyld.com/expert/NWay.html
217ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
218ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
219
220
221IVc. Errata
222
223The VT86C100A manual is not reliable information.
224The 3043 chip does not handle unaligned transmit or receive buffers, resulting
225in significant performance degradation for bounce buffer copies on transmit
226and unaligned IP headers on receive.
227The chip does not pad to minimum transmit length.
228
229*/
230
231
232/* This table drives the PCI probe routines. It's mostly boilerplate in all
233 of the drivers, and will likely be provided by some future kernel.
234 Note the matching code -- the first table entry matchs all 56** cards but
235 second only the 1234 card.
236*/
237
238enum rhine_revs {
239 VT86C100A = 0x00,
240 VTunknown0 = 0x20,
241 VT6102 = 0x40,
242 VT8231 = 0x50, /* Integrated MAC */
243 VT8233 = 0x60, /* Integrated MAC */
244 VT8235 = 0x74, /* Integrated MAC */
245 VT8237 = 0x78, /* Integrated MAC */
246 VTunknown1 = 0x7C,
247 VT6105 = 0x80,
248 VT6105_B0 = 0x83,
249 VT6105L = 0x8A,
250 VT6107 = 0x8C,
251 VTunknown2 = 0x8E,
252 VT6105M = 0x90, /* Management adapter */
253};
254
255enum rhine_quirks {
256 rqWOL = 0x0001, /* Wake-On-LAN support */
257 rqForceReset = 0x0002,
258 rq6patterns = 0x0040, /* 6 instead of 4 patterns for WOL */
259 rqStatusWBRace = 0x0080, /* Tx Status Writeback Error possible */
260 rqRhineI = 0x0100, /* See comment below */
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400261 rqIntPHY = 0x0200, /* Integrated PHY */
262 rqMgmt = 0x0400, /* Management adapter */
Alexey Charkov5b579e22014-05-03 16:40:53 +0400263 rqNeedEnMMIO = 0x0800, /* Whether the core needs to be
264 * switched from PIO mode to MMIO
265 * (only applies to PCI)
266 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267};
268/*
269 * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
270 * MMIO as well as for the collision counter and the Tx FIFO underflow
271 * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
272 */
273
274/* Beware of PCI posted writes */
275#define IOSYNC do { ioread8(ioaddr + StationAddr); } while (0)
276
Benoit Taine9baa3c32014-08-08 15:56:03 +0200277static const struct pci_device_id rhine_pci_tbl[] = {
Jeff Garzik46009c82006-06-27 09:12:38 -0400278 { 0x1106, 0x3043, PCI_ANY_ID, PCI_ANY_ID, }, /* VT86C100A */
279 { 0x1106, 0x3065, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6102 */
280 { 0x1106, 0x3106, PCI_ANY_ID, PCI_ANY_ID, }, /* 6105{,L,LOM} */
281 { 0x1106, 0x3053, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6105M */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 { } /* terminate list */
283};
284MODULE_DEVICE_TABLE(pci, rhine_pci_tbl);
285
Alexey Charkov2d283862014-04-22 19:28:09 +0400286/* OpenFirmware identifiers for platform-bus devices
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400287 * The .data field is currently only used to store quirks
Alexey Charkov2d283862014-04-22 19:28:09 +0400288 */
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400289static u32 vt8500_quirks = rqWOL | rqForceReset | rq6patterns;
Fabian Frederickd2b75a32015-03-17 19:40:27 +0100290static const struct of_device_id rhine_of_tbl[] = {
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400291 { .compatible = "via,vt8500-rhine", .data = &vt8500_quirks },
Alexey Charkov2d283862014-04-22 19:28:09 +0400292 { } /* terminate list */
293};
294MODULE_DEVICE_TABLE(of, rhine_of_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
296/* Offsets to the device registers. */
297enum register_offsets {
298 StationAddr=0x00, RxConfig=0x06, TxConfig=0x07, ChipCmd=0x08,
Roger Luethi38f49e82010-12-06 00:59:40 +0000299 ChipCmd1=0x09, TQWake=0x0A,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 IntrStatus=0x0C, IntrEnable=0x0E,
301 MulticastFilter0=0x10, MulticastFilter1=0x14,
302 RxRingPtr=0x18, TxRingPtr=0x1C, GFIFOTest=0x54,
Roger Luethi38f49e82010-12-06 00:59:40 +0000303 MIIPhyAddr=0x6C, MIIStatus=0x6D, PCIBusConfig=0x6E, PCIBusConfig1=0x6F,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 MIICmd=0x70, MIIRegAddr=0x71, MIIData=0x72, MACRegEEcsr=0x74,
305 ConfigA=0x78, ConfigB=0x79, ConfigC=0x7A, ConfigD=0x7B,
306 RxMissed=0x7C, RxCRCErrs=0x7E, MiscCmd=0x81,
307 StickyHW=0x83, IntrStatus2=0x84,
Roger Luethi38f49e82010-12-06 00:59:40 +0000308 CamMask=0x88, CamCon=0x92, CamAddr=0x93,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 WOLcrSet=0xA0, PwcfgSet=0xA1, WOLcgSet=0xA3, WOLcrClr=0xA4,
310 WOLcrClr1=0xA6, WOLcgClr=0xA7,
311 PwrcsrSet=0xA8, PwrcsrSet1=0xA9, PwrcsrClr=0xAC, PwrcsrClr1=0xAD,
312};
313
314/* Bits in ConfigD */
315enum backoff_bits {
316 BackOptional=0x01, BackModify=0x02,
317 BackCaptureEffect=0x04, BackRandom=0x08
318};
319
Roger Luethi38f49e82010-12-06 00:59:40 +0000320/* Bits in the TxConfig (TCR) register */
321enum tcr_bits {
322 TCR_PQEN=0x01,
323 TCR_LB0=0x02, /* loopback[0] */
324 TCR_LB1=0x04, /* loopback[1] */
325 TCR_OFSET=0x08,
326 TCR_RTGOPT=0x10,
327 TCR_RTFT0=0x20,
328 TCR_RTFT1=0x40,
329 TCR_RTSF=0x80,
330};
331
332/* Bits in the CamCon (CAMC) register */
333enum camcon_bits {
334 CAMC_CAMEN=0x01,
335 CAMC_VCAMSL=0x02,
336 CAMC_CAMWR=0x04,
337 CAMC_CAMRD=0x08,
338};
339
340/* Bits in the PCIBusConfig1 (BCR1) register */
341enum bcr1_bits {
342 BCR1_POT0=0x01,
343 BCR1_POT1=0x02,
344 BCR1_POT2=0x04,
345 BCR1_CTFT0=0x08,
346 BCR1_CTFT1=0x10,
347 BCR1_CTSF=0x20,
348 BCR1_TXQNOBK=0x40, /* for VT6105 */
349 BCR1_VIDFR=0x80, /* for VT6105 */
350 BCR1_MED0=0x40, /* for VT6102 */
351 BCR1_MED1=0x80, /* for VT6102 */
352};
353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354/* Registers we check that mmio and reg are the same. */
355static const int mmio_verify_registers[] = {
356 RxConfig, TxConfig, IntrEnable, ConfigA, ConfigB, ConfigC, ConfigD,
357 0
358};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
360/* Bits in the interrupt status/mask registers. */
361enum intr_status_bits {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100362 IntrRxDone = 0x0001,
363 IntrTxDone = 0x0002,
364 IntrRxErr = 0x0004,
365 IntrTxError = 0x0008,
366 IntrRxEmpty = 0x0020,
367 IntrPCIErr = 0x0040,
368 IntrStatsMax = 0x0080,
369 IntrRxEarly = 0x0100,
370 IntrTxUnderrun = 0x0210,
371 IntrRxOverflow = 0x0400,
372 IntrRxDropped = 0x0800,
373 IntrRxNoBuf = 0x1000,
374 IntrTxAborted = 0x2000,
375 IntrLinkChange = 0x4000,
376 IntrRxWakeUp = 0x8000,
377 IntrTxDescRace = 0x080000, /* mapped from IntrStatus2 */
378 IntrNormalSummary = IntrRxDone | IntrTxDone,
379 IntrTxErrSummary = IntrTxDescRace | IntrTxAborted | IntrTxError |
380 IntrTxUnderrun,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381};
382
383/* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
384enum wol_bits {
385 WOLucast = 0x10,
386 WOLmagic = 0x20,
387 WOLbmcast = 0x30,
388 WOLlnkon = 0x40,
389 WOLlnkoff = 0x80,
390};
391
392/* The Rx and Tx buffer descriptors. */
393struct rx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400394 __le32 rx_status;
395 __le32 desc_length; /* Chain flag, Buffer/frame length */
396 __le32 addr;
397 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398};
399struct tx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400400 __le32 tx_status;
401 __le32 desc_length; /* Chain flag, Tx Config, Frame length */
402 __le32 addr;
403 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404};
405
406/* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
407#define TXDESC 0x00e08000
408
409enum rx_status_bits {
410 RxOK=0x8000, RxWholePkt=0x0300, RxErr=0x008F
411};
412
413/* Bits in *_desc.*_status */
414enum desc_status_bits {
415 DescOwn=0x80000000
416};
417
Roger Luethi38f49e82010-12-06 00:59:40 +0000418/* Bits in *_desc.*_length */
419enum desc_length_bits {
420 DescTag=0x00010000
421};
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423/* Bits in ChipCmd. */
424enum chip_cmd_bits {
425 CmdInit=0x01, CmdStart=0x02, CmdStop=0x04, CmdRxOn=0x08,
426 CmdTxOn=0x10, Cmd1TxDemand=0x20, CmdRxDemand=0x40,
427 Cmd1EarlyRx=0x01, Cmd1EarlyTx=0x02, Cmd1FDuplex=0x04,
428 Cmd1NoTxPoll=0x08, Cmd1Reset=0x80,
429};
430
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000431struct rhine_stats {
432 u64 packets;
433 u64 bytes;
434 struct u64_stats_sync syncp;
435};
436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437struct rhine_private {
Roger Luethi38f49e82010-12-06 00:59:40 +0000438 /* Bit mask for configured VLAN ids */
439 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
440
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 /* Descriptor rings */
442 struct rx_desc *rx_ring;
443 struct tx_desc *tx_ring;
444 dma_addr_t rx_ring_dma;
445 dma_addr_t tx_ring_dma;
446
447 /* The addresses of receive-in-place skbuffs. */
448 struct sk_buff *rx_skbuff[RX_RING_SIZE];
449 dma_addr_t rx_skbuff_dma[RX_RING_SIZE];
450
451 /* The saved address of a sent-in-place packet/buffer, for later free(). */
452 struct sk_buff *tx_skbuff[TX_RING_SIZE];
453 dma_addr_t tx_skbuff_dma[TX_RING_SIZE];
454
Roger Luethi4be5de22006-04-04 20:49:16 +0200455 /* Tx bounce buffers (Rhine-I only) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 unsigned char *tx_buf[TX_RING_SIZE];
457 unsigned char *tx_bufs;
458 dma_addr_t tx_bufs_dma;
459
Alexey Charkovf7630d12014-04-22 19:28:08 +0400460 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 long pioaddr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700462 struct net_device *dev;
463 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 spinlock_t lock;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100465 struct mutex task_lock;
466 bool task_enable;
467 struct work_struct slow_event_task;
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800468 struct work_struct reset_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Francois Romieufc3e0f82012-01-07 22:39:37 +0100470 u32 msg_enable;
471
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 /* Frequently used values: keep some adjacent for cache effect. */
473 u32 quirks;
françois romieu8709bb22015-05-01 22:14:41 +0200474 unsigned int cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 unsigned int cur_tx, dirty_tx;
476 unsigned int rx_buf_sz; /* Based on MTU+slack. */
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000477 struct rhine_stats rx_stats;
478 struct rhine_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 u8 wolopts;
480
481 u8 tx_thresh, rx_thresh;
482
483 struct mii_if_info mii_if;
484 void __iomem *base;
485};
486
Roger Luethi38f49e82010-12-06 00:59:40 +0000487#define BYTE_REG_BITS_ON(x, p) do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
488#define WORD_REG_BITS_ON(x, p) do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
489#define DWORD_REG_BITS_ON(x, p) do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
490
491#define BYTE_REG_BITS_IS_ON(x, p) (ioread8((p)) & (x))
492#define WORD_REG_BITS_IS_ON(x, p) (ioread16((p)) & (x))
493#define DWORD_REG_BITS_IS_ON(x, p) (ioread32((p)) & (x))
494
495#define BYTE_REG_BITS_OFF(x, p) do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
496#define WORD_REG_BITS_OFF(x, p) do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
497#define DWORD_REG_BITS_OFF(x, p) do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
498
499#define BYTE_REG_BITS_SET(x, m, p) do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
500#define WORD_REG_BITS_SET(x, m, p) do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
501#define DWORD_REG_BITS_SET(x, m, p) do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
502
503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504static int mdio_read(struct net_device *dev, int phy_id, int location);
505static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
506static int rhine_open(struct net_device *dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800507static void rhine_reset_task(struct work_struct *work);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100508static void rhine_slow_event_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509static void rhine_tx_timeout(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000510static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
511 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100512static irqreturn_t rhine_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513static void rhine_tx(struct net_device *dev);
Roger Luethi633949a2006-08-14 23:00:17 -0700514static int rhine_rx(struct net_device *dev, int limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515static void rhine_set_rx_mode(struct net_device *dev);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000516static struct rtnl_link_stats64 *rhine_get_stats64(struct net_device *dev,
517 struct rtnl_link_stats64 *stats);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Jeff Garzik7282d492006-09-13 14:30:00 -0400519static const struct ethtool_ops netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520static int rhine_close(struct net_device *dev);
Patrick McHardy80d5c362013-04-19 02:04:28 +0000521static int rhine_vlan_rx_add_vid(struct net_device *dev,
522 __be16 proto, u16 vid);
523static int rhine_vlan_rx_kill_vid(struct net_device *dev,
524 __be16 proto, u16 vid);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100525static void rhine_restart_tx(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000527static void rhine_wait_bit(struct rhine_private *rp, u8 reg, u8 mask, bool low)
Francois Romieua384a332012-01-07 22:19:36 +0100528{
529 void __iomem *ioaddr = rp->base;
530 int i;
531
532 for (i = 0; i < 1024; i++) {
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000533 bool has_mask_bits = !!(ioread8(ioaddr + reg) & mask);
534
535 if (low ^ has_mask_bits)
Francois Romieua384a332012-01-07 22:19:36 +0100536 break;
537 udelay(10);
538 }
539 if (i > 64) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100540 netif_dbg(rp, hw, rp->dev, "%s bit wait (%02x/%02x) cycle "
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000541 "count: %04d\n", low ? "low" : "high", reg, mask, i);
Francois Romieua384a332012-01-07 22:19:36 +0100542 }
543}
544
545static void rhine_wait_bit_high(struct rhine_private *rp, u8 reg, u8 mask)
546{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000547 rhine_wait_bit(rp, reg, mask, false);
Francois Romieua384a332012-01-07 22:19:36 +0100548}
549
550static void rhine_wait_bit_low(struct rhine_private *rp, u8 reg, u8 mask)
551{
Andreas Mohr3f8c91a2012-04-01 12:35:00 +0000552 rhine_wait_bit(rp, reg, mask, true);
Francois Romieua384a332012-01-07 22:19:36 +0100553}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Francois Romieua20a28b2011-12-30 14:53:58 +0100555static u32 rhine_get_events(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 void __iomem *ioaddr = rp->base;
558 u32 intr_status;
559
560 intr_status = ioread16(ioaddr + IntrStatus);
561 /* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
562 if (rp->quirks & rqStatusWBRace)
563 intr_status |= ioread8(ioaddr + IntrStatus2) << 16;
564 return intr_status;
565}
566
Francois Romieua20a28b2011-12-30 14:53:58 +0100567static void rhine_ack_events(struct rhine_private *rp, u32 mask)
568{
569 void __iomem *ioaddr = rp->base;
570
571 if (rp->quirks & rqStatusWBRace)
572 iowrite8(mask >> 16, ioaddr + IntrStatus2);
573 iowrite16(mask, ioaddr + IntrStatus);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100574 mmiowb();
Francois Romieua20a28b2011-12-30 14:53:58 +0100575}
576
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577/*
578 * Get power related registers into sane state.
579 * Notify user about past WOL event.
580 */
581static void rhine_power_init(struct net_device *dev)
582{
583 struct rhine_private *rp = netdev_priv(dev);
584 void __iomem *ioaddr = rp->base;
585 u16 wolstat;
586
587 if (rp->quirks & rqWOL) {
588 /* Make sure chip is in power state D0 */
589 iowrite8(ioread8(ioaddr + StickyHW) & 0xFC, ioaddr + StickyHW);
590
591 /* Disable "force PME-enable" */
592 iowrite8(0x80, ioaddr + WOLcgClr);
593
594 /* Clear power-event config bits (WOL) */
595 iowrite8(0xFF, ioaddr + WOLcrClr);
596 /* More recent cards can manage two additional patterns */
597 if (rp->quirks & rq6patterns)
598 iowrite8(0x03, ioaddr + WOLcrClr1);
599
600 /* Save power-event status bits */
601 wolstat = ioread8(ioaddr + PwrcsrSet);
602 if (rp->quirks & rq6patterns)
603 wolstat |= (ioread8(ioaddr + PwrcsrSet1) & 0x03) << 8;
604
605 /* Clear power-event status bits */
606 iowrite8(0xFF, ioaddr + PwrcsrClr);
607 if (rp->quirks & rq6patterns)
608 iowrite8(0x03, ioaddr + PwrcsrClr1);
609
610 if (wolstat) {
611 char *reason;
612 switch (wolstat) {
613 case WOLmagic:
614 reason = "Magic packet";
615 break;
616 case WOLlnkon:
617 reason = "Link went up";
618 break;
619 case WOLlnkoff:
620 reason = "Link went down";
621 break;
622 case WOLucast:
623 reason = "Unicast packet";
624 break;
625 case WOLbmcast:
626 reason = "Multicast/broadcast packet";
627 break;
628 default:
629 reason = "Unknown";
630 }
Joe Perchesdf4511f2011-04-16 14:15:25 +0000631 netdev_info(dev, "Woke system up. Reason: %s\n",
632 reason);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 }
634 }
635}
636
637static void rhine_chip_reset(struct net_device *dev)
638{
639 struct rhine_private *rp = netdev_priv(dev);
640 void __iomem *ioaddr = rp->base;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100641 u8 cmd1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
643 iowrite8(Cmd1Reset, ioaddr + ChipCmd1);
644 IOSYNC;
645
646 if (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000647 netdev_info(dev, "Reset not complete yet. Trying harder.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
649 /* Force reset */
650 if (rp->quirks & rqForceReset)
651 iowrite8(0x40, ioaddr + MiscCmd);
652
653 /* Reset can take somewhat longer (rare) */
Francois Romieua384a332012-01-07 22:19:36 +0100654 rhine_wait_bit_low(rp, ChipCmd1, Cmd1Reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 }
656
Francois Romieufc3e0f82012-01-07 22:39:37 +0100657 cmd1 = ioread8(ioaddr + ChipCmd1);
658 netif_info(rp, hw, dev, "Reset %s\n", (cmd1 & Cmd1Reset) ?
659 "failed" : "succeeded");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660}
661
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662static void enable_mmio(long pioaddr, u32 quirks)
663{
664 int n;
Alexey Charkov5b579e22014-05-03 16:40:53 +0400665
666 if (quirks & rqNeedEnMMIO) {
667 if (quirks & rqRhineI) {
668 /* More recent docs say that this bit is reserved */
669 n = inb(pioaddr + ConfigA) | 0x20;
670 outb(n, pioaddr + ConfigA);
671 } else {
672 n = inb(pioaddr + ConfigD) | 0x80;
673 outb(n, pioaddr + ConfigD);
674 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 }
676}
Alexey Charkov5b579e22014-05-03 16:40:53 +0400677
678static inline int verify_mmio(struct device *hwdev,
679 long pioaddr,
680 void __iomem *ioaddr,
681 u32 quirks)
682{
683 if (quirks & rqNeedEnMMIO) {
684 int i = 0;
685
686 /* Check that selected MMIO registers match the PIO ones */
687 while (mmio_verify_registers[i]) {
688 int reg = mmio_verify_registers[i++];
689 unsigned char a = inb(pioaddr+reg);
690 unsigned char b = readb(ioaddr+reg);
691
692 if (a != b) {
693 dev_err(hwdev,
694 "MMIO do not match PIO [%02x] (%02x != %02x)\n",
695 reg, a, b);
696 return -EIO;
697 }
698 }
699 }
700 return 0;
701}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
703/*
704 * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
705 * (plus 0x6C for Rhine-I/II)
706 */
Bill Pemberton76e239e2012-12-03 09:23:48 -0500707static void rhine_reload_eeprom(long pioaddr, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708{
709 struct rhine_private *rp = netdev_priv(dev);
710 void __iomem *ioaddr = rp->base;
Francois Romieua384a332012-01-07 22:19:36 +0100711 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
713 outb(0x20, pioaddr + MACRegEEcsr);
Francois Romieua384a332012-01-07 22:19:36 +0100714 for (i = 0; i < 1024; i++) {
715 if (!(inb(pioaddr + MACRegEEcsr) & 0x20))
716 break;
717 }
718 if (i > 512)
719 pr_info("%4d cycles used @ %s:%d\n", i, __func__, __LINE__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 /*
722 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
723 * MMIO. If reloading EEPROM was done first this could be avoided, but
724 * it is not known if that still works with the "win98-reboot" problem.
725 */
726 enable_mmio(pioaddr, rp->quirks);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 /* Turn off EEPROM-controlled wake-up (magic packet) */
729 if (rp->quirks & rqWOL)
730 iowrite8(ioread8(ioaddr + ConfigA) & 0xFC, ioaddr + ConfigA);
731
732}
733
734#ifdef CONFIG_NET_POLL_CONTROLLER
735static void rhine_poll(struct net_device *dev)
736{
Francois Romieu05d334e2012-03-09 15:28:18 +0100737 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +0400738 const int irq = rp->irq;
Francois Romieu05d334e2012-03-09 15:28:18 +0100739
740 disable_irq(irq);
741 rhine_interrupt(irq, dev);
742 enable_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743}
744#endif
745
Francois Romieu269f3112011-12-30 14:43:54 +0100746static void rhine_kick_tx_threshold(struct rhine_private *rp)
747{
748 if (rp->tx_thresh < 0xe0) {
749 void __iomem *ioaddr = rp->base;
750
751 rp->tx_thresh += 0x20;
752 BYTE_REG_BITS_SET(rp->tx_thresh, 0x80, ioaddr + TxConfig);
753 }
754}
755
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100756static void rhine_tx_err(struct rhine_private *rp, u32 status)
757{
758 struct net_device *dev = rp->dev;
759
760 if (status & IntrTxAborted) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100761 netif_info(rp, tx_err, dev,
762 "Abort %08x, frame dropped\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100763 }
764
765 if (status & IntrTxUnderrun) {
766 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100767 netif_info(rp, tx_err ,dev, "Transmitter underrun, "
768 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100769 }
770
Francois Romieufc3e0f82012-01-07 22:39:37 +0100771 if (status & IntrTxDescRace)
772 netif_info(rp, tx_err, dev, "Tx descriptor write-back race\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100773
774 if ((status & IntrTxError) &&
775 (status & (IntrTxAborted | IntrTxUnderrun | IntrTxDescRace)) == 0) {
776 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100777 netif_info(rp, tx_err, dev, "Unspecified error. "
778 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100779 }
780
781 rhine_restart_tx(dev);
782}
783
784static void rhine_update_rx_crc_and_missed_errord(struct rhine_private *rp)
785{
786 void __iomem *ioaddr = rp->base;
787 struct net_device_stats *stats = &rp->dev->stats;
788
789 stats->rx_crc_errors += ioread16(ioaddr + RxCRCErrs);
790 stats->rx_missed_errors += ioread16(ioaddr + RxMissed);
791
792 /*
793 * Clears the "tally counters" for CRC errors and missed frames(?).
794 * It has been reported that some chips need a write of 0 to clear
795 * these, for others the counters are set to 1 when written to and
796 * instead cleared when read. So we clear them both ways ...
797 */
798 iowrite32(0, ioaddr + RxMissed);
799 ioread16(ioaddr + RxCRCErrs);
800 ioread16(ioaddr + RxMissed);
801}
802
803#define RHINE_EVENT_NAPI_RX (IntrRxDone | \
804 IntrRxErr | \
805 IntrRxEmpty | \
806 IntrRxOverflow | \
807 IntrRxDropped | \
808 IntrRxNoBuf | \
809 IntrRxWakeUp)
810
811#define RHINE_EVENT_NAPI_TX_ERR (IntrTxError | \
812 IntrTxAborted | \
813 IntrTxUnderrun | \
814 IntrTxDescRace)
815#define RHINE_EVENT_NAPI_TX (IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
816
817#define RHINE_EVENT_NAPI (RHINE_EVENT_NAPI_RX | \
818 RHINE_EVENT_NAPI_TX | \
819 IntrStatsMax)
820#define RHINE_EVENT_SLOW (IntrPCIErr | IntrLinkChange)
821#define RHINE_EVENT (RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
822
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700823static int rhine_napipoll(struct napi_struct *napi, int budget)
Roger Luethi633949a2006-08-14 23:00:17 -0700824{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700825 struct rhine_private *rp = container_of(napi, struct rhine_private, napi);
826 struct net_device *dev = rp->dev;
Roger Luethi633949a2006-08-14 23:00:17 -0700827 void __iomem *ioaddr = rp->base;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100828 u16 enable_mask = RHINE_EVENT & 0xffff;
829 int work_done = 0;
830 u32 status;
Roger Luethi633949a2006-08-14 23:00:17 -0700831
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100832 status = rhine_get_events(rp);
833 rhine_ack_events(rp, status & ~RHINE_EVENT_SLOW);
834
835 if (status & RHINE_EVENT_NAPI_RX)
836 work_done += rhine_rx(dev, budget);
837
838 if (status & RHINE_EVENT_NAPI_TX) {
839 if (status & RHINE_EVENT_NAPI_TX_ERR) {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100840 /* Avoid scavenging before Tx engine turned off */
Francois Romieua384a332012-01-07 22:19:36 +0100841 rhine_wait_bit_low(rp, ChipCmd, CmdTxOn);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100842 if (ioread8(ioaddr + ChipCmd) & CmdTxOn)
843 netif_warn(rp, tx_err, dev, "Tx still on\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100844 }
Francois Romieufc3e0f82012-01-07 22:39:37 +0100845
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100846 rhine_tx(dev);
847
848 if (status & RHINE_EVENT_NAPI_TX_ERR)
849 rhine_tx_err(rp, status);
850 }
851
852 if (status & IntrStatsMax) {
853 spin_lock(&rp->lock);
854 rhine_update_rx_crc_and_missed_errord(rp);
855 spin_unlock(&rp->lock);
856 }
857
858 if (status & RHINE_EVENT_SLOW) {
859 enable_mask &= ~RHINE_EVENT_SLOW;
860 schedule_work(&rp->slow_event_task);
861 }
Roger Luethi633949a2006-08-14 23:00:17 -0700862
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700863 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800864 napi_complete(napi);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100865 iowrite16(enable_mask, ioaddr + IntrEnable);
866 mmiowb();
Roger Luethi633949a2006-08-14 23:00:17 -0700867 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700868 return work_done;
Roger Luethi633949a2006-08-14 23:00:17 -0700869}
Roger Luethi633949a2006-08-14 23:00:17 -0700870
Bill Pemberton76e239e2012-12-03 09:23:48 -0500871static void rhine_hw_init(struct net_device *dev, long pioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872{
873 struct rhine_private *rp = netdev_priv(dev);
874
875 /* Reset the chip to erase previous misconfiguration. */
876 rhine_chip_reset(dev);
877
878 /* Rhine-I needs extra time to recuperate before EEPROM reload */
879 if (rp->quirks & rqRhineI)
880 msleep(5);
881
882 /* Reload EEPROM controlled bytes cleared by soft reset */
Alexey Charkov2d283862014-04-22 19:28:09 +0400883 if (dev_is_pci(dev->dev.parent))
884 rhine_reload_eeprom(pioaddr, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885}
886
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800887static const struct net_device_ops rhine_netdev_ops = {
888 .ndo_open = rhine_open,
889 .ndo_stop = rhine_close,
890 .ndo_start_xmit = rhine_start_tx,
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +0000891 .ndo_get_stats64 = rhine_get_stats64,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000892 .ndo_set_rx_mode = rhine_set_rx_mode,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800893 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +0000894 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800895 .ndo_do_ioctl = netdev_ioctl,
896 .ndo_tx_timeout = rhine_tx_timeout,
Roger Luethi38f49e82010-12-06 00:59:40 +0000897 .ndo_vlan_rx_add_vid = rhine_vlan_rx_add_vid,
898 .ndo_vlan_rx_kill_vid = rhine_vlan_rx_kill_vid,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800899#ifdef CONFIG_NET_POLL_CONTROLLER
900 .ndo_poll_controller = rhine_poll,
901#endif
902};
903
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400904static int rhine_init_one_common(struct device *hwdev, u32 quirks,
Alexey Charkov2d283862014-04-22 19:28:09 +0400905 long pioaddr, void __iomem *ioaddr, int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906{
907 struct net_device *dev;
908 struct rhine_private *rp;
Alexey Charkov2d283862014-04-22 19:28:09 +0400909 int i, rc, phy_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 const char *name;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
912 /* this should always be supported */
Alexey Charkovf7630d12014-04-22 19:28:08 +0400913 rc = dma_set_mask(hwdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 if (rc) {
Alexey Charkovf7630d12014-04-22 19:28:08 +0400915 dev_err(hwdev, "32-bit DMA addresses not supported by the card!?\n");
Alexey Charkov2d283862014-04-22 19:28:09 +0400916 goto err_out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 }
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 dev = alloc_etherdev(sizeof(struct rhine_private));
920 if (!dev) {
921 rc = -ENOMEM;
Alexey Charkov2d283862014-04-22 19:28:09 +0400922 goto err_out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
Alexey Charkovf7630d12014-04-22 19:28:08 +0400924 SET_NETDEV_DEV(dev, hwdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
926 rp = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700927 rp->dev = dev;
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400928 rp->quirks = quirks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 rp->pioaddr = pioaddr;
Alexey Charkov2d283862014-04-22 19:28:09 +0400930 rp->base = ioaddr;
931 rp->irq = irq;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100932 rp->msg_enable = netif_msg_init(debug, RHINE_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400934 phy_id = rp->quirks & rqIntPHY ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
John Stultz827da442013-10-07 15:51:58 -0700936 u64_stats_init(&rp->tx_stats.syncp);
937 u64_stats_init(&rp->rx_stats.syncp);
938
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 /* Get chip registers into a sane state */
940 rhine_power_init(dev);
941 rhine_hw_init(dev, pioaddr);
942
943 for (i = 0; i < 6; i++)
944 dev->dev_addr[i] = ioread8(ioaddr + StationAddr + i);
945
Joe Perches482e3fe2011-04-16 14:15:26 +0000946 if (!is_valid_ether_addr(dev->dev_addr)) {
947 /* Report it and use a random ethernet address instead */
948 netdev_err(dev, "Invalid MAC address: %pM\n", dev->dev_addr);
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000949 eth_hw_addr_random(dev);
Joe Perches482e3fe2011-04-16 14:15:26 +0000950 netdev_info(dev, "Using random MAC address: %pM\n",
951 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 }
953
954 /* For Rhine-I/II, phy_id is loaded from EEPROM */
955 if (!phy_id)
956 phy_id = ioread8(ioaddr + 0x6C);
957
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 spin_lock_init(&rp->lock);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100959 mutex_init(&rp->task_lock);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800960 INIT_WORK(&rp->reset_task, rhine_reset_task);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100961 INIT_WORK(&rp->slow_event_task, rhine_slow_event_task);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800962
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 rp->mii_if.dev = dev;
964 rp->mii_if.mdio_read = mdio_read;
965 rp->mii_if.mdio_write = mdio_write;
966 rp->mii_if.phy_id_mask = 0x1f;
967 rp->mii_if.reg_num_mask = 0x1f;
968
969 /* The chip-specific entries in the device structure. */
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800970 dev->netdev_ops = &rhine_netdev_ops;
wangweidonge76070f2014-03-17 15:52:17 +0800971 dev->ethtool_ops = &netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800973
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700974 netif_napi_add(dev, &rp->napi, rhine_napipoll, 64);
Francois Romieu32b0f532008-07-11 00:30:14 +0200975
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 if (rp->quirks & rqRhineI)
977 dev->features |= NETIF_F_SG|NETIF_F_HW_CSUM;
978
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400979 if (rp->quirks & rqMgmt)
Patrick McHardyf6469682013-04-19 02:04:27 +0000980 dev->features |= NETIF_F_HW_VLAN_CTAG_TX |
981 NETIF_F_HW_VLAN_CTAG_RX |
982 NETIF_F_HW_VLAN_CTAG_FILTER;
Roger Luethi38f49e82010-12-06 00:59:40 +0000983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 /* dev->name not defined before register_netdev()! */
985 rc = register_netdev(dev);
986 if (rc)
Alexey Charkov2d283862014-04-22 19:28:09 +0400987 goto err_out_free_netdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Alexey Charkovca8b6e02014-04-30 22:21:09 +0400989 if (rp->quirks & rqRhineI)
990 name = "Rhine";
991 else if (rp->quirks & rqStatusWBRace)
992 name = "Rhine II";
993 else if (rp->quirks & rqMgmt)
994 name = "Rhine III (Management Adapter)";
995 else
996 name = "Rhine III";
997
Joe Perchesdf4511f2011-04-16 14:15:25 +0000998 netdev_info(dev, "VIA %s at 0x%lx, %pM, IRQ %d\n",
Alexey Charkov2d283862014-04-22 19:28:09 +0400999 name, (long)ioaddr, dev->dev_addr, rp->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Alexey Charkovf7630d12014-04-22 19:28:08 +04001001 dev_set_drvdata(hwdev, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
1003 {
1004 u16 mii_cmd;
1005 int mii_status = mdio_read(dev, phy_id, 1);
1006 mii_cmd = mdio_read(dev, phy_id, MII_BMCR) & ~BMCR_ISOLATE;
1007 mdio_write(dev, phy_id, MII_BMCR, mii_cmd);
1008 if (mii_status != 0xffff && mii_status != 0x0000) {
1009 rp->mii_if.advertising = mdio_read(dev, phy_id, 4);
Joe Perchesdf4511f2011-04-16 14:15:25 +00001010 netdev_info(dev,
1011 "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1012 phy_id,
1013 mii_status, rp->mii_if.advertising,
1014 mdio_read(dev, phy_id, 5));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
1016 /* set IFF_RUNNING */
1017 if (mii_status & BMSR_LSTATUS)
1018 netif_carrier_on(dev);
1019 else
1020 netif_carrier_off(dev);
1021
1022 }
1023 }
1024 rp->mii_if.phy_id = phy_id;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001025 if (avoid_D3)
1026 netif_info(rp, probe, dev, "No D3 power state at shutdown\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027
1028 return 0;
1029
Alexey Charkov2d283862014-04-22 19:28:09 +04001030err_out_free_netdev:
1031 free_netdev(dev);
1032err_out:
1033 return rc;
1034}
1035
1036static int rhine_init_one_pci(struct pci_dev *pdev,
1037 const struct pci_device_id *ent)
1038{
1039 struct device *hwdev = &pdev->dev;
Alexey Charkov5b579e22014-05-03 16:40:53 +04001040 int rc;
Alexey Charkov2d283862014-04-22 19:28:09 +04001041 long pioaddr, memaddr;
1042 void __iomem *ioaddr;
1043 int io_size = pdev->revision < VTunknown0 ? 128 : 256;
Alexey Charkov5b579e22014-05-03 16:40:53 +04001044
1045/* This driver was written to use PCI memory space. Some early versions
1046 * of the Rhine may only work correctly with I/O space accesses.
1047 * TODO: determine for which revisions this is true and assign the flag
1048 * in code as opposed to this Kconfig option (???)
1049 */
1050#ifdef CONFIG_VIA_RHINE_MMIO
1051 u32 quirks = rqNeedEnMMIO;
Alexey Charkov2d283862014-04-22 19:28:09 +04001052#else
Alexey Charkov5b579e22014-05-03 16:40:53 +04001053 u32 quirks = 0;
Alexey Charkov2d283862014-04-22 19:28:09 +04001054#endif
1055
1056/* when built into the kernel, we only print version if device is found */
1057#ifndef MODULE
1058 pr_info_once("%s\n", version);
1059#endif
1060
1061 rc = pci_enable_device(pdev);
1062 if (rc)
1063 goto err_out;
1064
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001065 if (pdev->revision < VTunknown0) {
Alexey Charkov5b579e22014-05-03 16:40:53 +04001066 quirks |= rqRhineI;
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001067 } else if (pdev->revision >= VT6102) {
Alexey Charkov5b579e22014-05-03 16:40:53 +04001068 quirks |= rqWOL | rqForceReset;
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001069 if (pdev->revision < VT6105) {
1070 quirks |= rqStatusWBRace;
1071 } else {
1072 quirks |= rqIntPHY;
1073 if (pdev->revision >= VT6105_B0)
1074 quirks |= rq6patterns;
1075 if (pdev->revision >= VT6105M)
1076 quirks |= rqMgmt;
1077 }
1078 }
1079
Alexey Charkov2d283862014-04-22 19:28:09 +04001080 /* sanity check */
1081 if ((pci_resource_len(pdev, 0) < io_size) ||
1082 (pci_resource_len(pdev, 1) < io_size)) {
1083 rc = -EIO;
1084 dev_err(hwdev, "Insufficient PCI resources, aborting\n");
1085 goto err_out_pci_disable;
1086 }
1087
1088 pioaddr = pci_resource_start(pdev, 0);
1089 memaddr = pci_resource_start(pdev, 1);
1090
1091 pci_set_master(pdev);
1092
1093 rc = pci_request_regions(pdev, DRV_NAME);
1094 if (rc)
1095 goto err_out_pci_disable;
1096
Alexey Charkov5b579e22014-05-03 16:40:53 +04001097 ioaddr = pci_iomap(pdev, (quirks & rqNeedEnMMIO ? 1 : 0), io_size);
Alexey Charkov2d283862014-04-22 19:28:09 +04001098 if (!ioaddr) {
1099 rc = -EIO;
1100 dev_err(hwdev,
1101 "ioremap failed for device %s, region 0x%X @ 0x%lX\n",
1102 dev_name(hwdev), io_size, memaddr);
1103 goto err_out_free_res;
1104 }
1105
Alexey Charkov2d283862014-04-22 19:28:09 +04001106 enable_mmio(pioaddr, quirks);
1107
Alexey Charkov5b579e22014-05-03 16:40:53 +04001108 rc = verify_mmio(hwdev, pioaddr, ioaddr, quirks);
1109 if (rc)
1110 goto err_out_unmap;
Alexey Charkov2d283862014-04-22 19:28:09 +04001111
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001112 rc = rhine_init_one_common(&pdev->dev, quirks,
Alexey Charkov2d283862014-04-22 19:28:09 +04001113 pioaddr, ioaddr, pdev->irq);
1114 if (!rc)
1115 return 0;
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117err_out_unmap:
1118 pci_iounmap(pdev, ioaddr);
1119err_out_free_res:
1120 pci_release_regions(pdev);
Roger Luethiae996152014-03-18 18:14:01 +01001121err_out_pci_disable:
1122 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123err_out:
1124 return rc;
1125}
1126
Alexey Charkov2d283862014-04-22 19:28:09 +04001127static int rhine_init_one_platform(struct platform_device *pdev)
1128{
1129 const struct of_device_id *match;
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001130 const u32 *quirks;
Alexey Charkov2d283862014-04-22 19:28:09 +04001131 int irq;
1132 struct resource *res;
1133 void __iomem *ioaddr;
1134
1135 match = of_match_device(rhine_of_tbl, &pdev->dev);
1136 if (!match)
1137 return -EINVAL;
1138
1139 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1140 ioaddr = devm_ioremap_resource(&pdev->dev, res);
1141 if (IS_ERR(ioaddr))
1142 return PTR_ERR(ioaddr);
1143
1144 irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1145 if (!irq)
1146 return -EINVAL;
1147
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001148 quirks = match->data;
1149 if (!quirks)
Alexey Charkov2d283862014-04-22 19:28:09 +04001150 return -EINVAL;
1151
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001152 return rhine_init_one_common(&pdev->dev, *quirks,
Alexey Charkov2d283862014-04-22 19:28:09 +04001153 (long)ioaddr, ioaddr, irq);
1154}
1155
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156static int alloc_ring(struct net_device* dev)
1157{
1158 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001159 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 void *ring;
1161 dma_addr_t ring_dma;
1162
Alexey Charkovf7630d12014-04-22 19:28:08 +04001163 ring = dma_alloc_coherent(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001164 RX_RING_SIZE * sizeof(struct rx_desc) +
1165 TX_RING_SIZE * sizeof(struct tx_desc),
1166 &ring_dma,
1167 GFP_ATOMIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 if (!ring) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001169 netdev_err(dev, "Could not allocate DMA memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 return -ENOMEM;
1171 }
1172 if (rp->quirks & rqRhineI) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001173 rp->tx_bufs = dma_alloc_coherent(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001174 PKT_BUF_SZ * TX_RING_SIZE,
1175 &rp->tx_bufs_dma,
1176 GFP_ATOMIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 if (rp->tx_bufs == NULL) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001178 dma_free_coherent(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001179 RX_RING_SIZE * sizeof(struct rx_desc) +
1180 TX_RING_SIZE * sizeof(struct tx_desc),
1181 ring, ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 return -ENOMEM;
1183 }
1184 }
1185
1186 rp->rx_ring = ring;
1187 rp->tx_ring = ring + RX_RING_SIZE * sizeof(struct rx_desc);
1188 rp->rx_ring_dma = ring_dma;
1189 rp->tx_ring_dma = ring_dma + RX_RING_SIZE * sizeof(struct rx_desc);
1190
1191 return 0;
1192}
1193
1194static void free_ring(struct net_device* dev)
1195{
1196 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001197 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Alexey Charkovf7630d12014-04-22 19:28:08 +04001199 dma_free_coherent(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001200 RX_RING_SIZE * sizeof(struct rx_desc) +
1201 TX_RING_SIZE * sizeof(struct tx_desc),
1202 rp->rx_ring, rp->rx_ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 rp->tx_ring = NULL;
1204
1205 if (rp->tx_bufs)
Alexey Charkovf7630d12014-04-22 19:28:08 +04001206 dma_free_coherent(hwdev, PKT_BUF_SZ * TX_RING_SIZE,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001207 rp->tx_bufs, rp->tx_bufs_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208
1209 rp->tx_bufs = NULL;
1210
1211}
1212
françois romieua21bb8b2015-05-01 22:14:39 +02001213struct rhine_skb_dma {
1214 struct sk_buff *skb;
1215 dma_addr_t dma;
1216};
1217
1218static inline int rhine_skb_dma_init(struct net_device *dev,
1219 struct rhine_skb_dma *sd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220{
1221 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001222 struct device *hwdev = dev->dev.parent;
françois romieua21bb8b2015-05-01 22:14:39 +02001223 const int size = rp->rx_buf_sz;
1224
1225 sd->skb = netdev_alloc_skb(dev, size);
1226 if (!sd->skb)
1227 return -ENOMEM;
1228
1229 sd->dma = dma_map_single(hwdev, sd->skb->data, size, DMA_FROM_DEVICE);
1230 if (unlikely(dma_mapping_error(hwdev, sd->dma))) {
1231 netif_err(rp, drv, dev, "Rx DMA mapping failure\n");
1232 dev_kfree_skb_any(sd->skb);
1233 return -EIO;
1234 }
1235
1236 return 0;
1237}
1238
françois romieu8709bb22015-05-01 22:14:41 +02001239static void rhine_reset_rbufs(struct rhine_private *rp)
1240{
1241 int i;
1242
1243 rp->cur_rx = 0;
françois romieu8709bb22015-05-01 22:14:41 +02001244
1245 for (i = 0; i < RX_RING_SIZE; i++)
1246 rp->rx_ring[i].rx_status = cpu_to_le32(DescOwn);
1247}
1248
françois romieua21bb8b2015-05-01 22:14:39 +02001249static inline void rhine_skb_dma_nic_store(struct rhine_private *rp,
1250 struct rhine_skb_dma *sd, int entry)
1251{
1252 rp->rx_skbuff_dma[entry] = sd->dma;
1253 rp->rx_skbuff[entry] = sd->skb;
1254
1255 rp->rx_ring[entry].addr = cpu_to_le32(sd->dma);
1256 dma_wmb();
1257}
1258
françois romieu8709bb22015-05-01 22:14:41 +02001259static void free_rbufs(struct net_device* dev);
1260
1261static int alloc_rbufs(struct net_device *dev)
françois romieua21bb8b2015-05-01 22:14:39 +02001262{
1263 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 dma_addr_t next;
françois romieua21bb8b2015-05-01 22:14:39 +02001265 int rc, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 rp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 next = rp->rx_ring_dma;
1269
1270 /* Init the ring entries */
1271 for (i = 0; i < RX_RING_SIZE; i++) {
1272 rp->rx_ring[i].rx_status = 0;
1273 rp->rx_ring[i].desc_length = cpu_to_le32(rp->rx_buf_sz);
1274 next += sizeof(struct rx_desc);
1275 rp->rx_ring[i].next_desc = cpu_to_le32(next);
1276 rp->rx_skbuff[i] = NULL;
1277 }
1278 /* Mark the last entry as wrapping the ring. */
1279 rp->rx_ring[i-1].next_desc = cpu_to_le32(rp->rx_ring_dma);
1280
1281 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1282 for (i = 0; i < RX_RING_SIZE; i++) {
françois romieua21bb8b2015-05-01 22:14:39 +02001283 struct rhine_skb_dma sd;
1284
1285 rc = rhine_skb_dma_init(dev, &sd);
françois romieu8709bb22015-05-01 22:14:41 +02001286 if (rc < 0) {
1287 free_rbufs(dev);
1288 goto out;
1289 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
françois romieua21bb8b2015-05-01 22:14:39 +02001291 rhine_skb_dma_nic_store(rp, &sd, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 }
françois romieu8709bb22015-05-01 22:14:41 +02001293
1294 rhine_reset_rbufs(rp);
1295out:
1296 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297}
1298
1299static void free_rbufs(struct net_device* dev)
1300{
1301 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001302 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 int i;
1304
1305 /* Free all the skbuffs in the Rx queue. */
1306 for (i = 0; i < RX_RING_SIZE; i++) {
1307 rp->rx_ring[i].rx_status = 0;
1308 rp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1309 if (rp->rx_skbuff[i]) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001310 dma_unmap_single(hwdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 rp->rx_skbuff_dma[i],
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001312 rp->rx_buf_sz, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 dev_kfree_skb(rp->rx_skbuff[i]);
1314 }
1315 rp->rx_skbuff[i] = NULL;
1316 }
1317}
1318
1319static void alloc_tbufs(struct net_device* dev)
1320{
1321 struct rhine_private *rp = netdev_priv(dev);
1322 dma_addr_t next;
1323 int i;
1324
1325 rp->dirty_tx = rp->cur_tx = 0;
1326 next = rp->tx_ring_dma;
1327 for (i = 0; i < TX_RING_SIZE; i++) {
1328 rp->tx_skbuff[i] = NULL;
1329 rp->tx_ring[i].tx_status = 0;
1330 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1331 next += sizeof(struct tx_desc);
1332 rp->tx_ring[i].next_desc = cpu_to_le32(next);
Roger Luethi4be5de22006-04-04 20:49:16 +02001333 if (rp->quirks & rqRhineI)
1334 rp->tx_buf[i] = &rp->tx_bufs[i * PKT_BUF_SZ];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 }
1336 rp->tx_ring[i-1].next_desc = cpu_to_le32(rp->tx_ring_dma);
1337
Tino Reichardt92bf2002015-02-24 10:28:01 -08001338 netdev_reset_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339}
1340
1341static void free_tbufs(struct net_device* dev)
1342{
1343 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001344 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 int i;
1346
1347 for (i = 0; i < TX_RING_SIZE; i++) {
1348 rp->tx_ring[i].tx_status = 0;
1349 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1350 rp->tx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1351 if (rp->tx_skbuff[i]) {
1352 if (rp->tx_skbuff_dma[i]) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001353 dma_unmap_single(hwdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 rp->tx_skbuff_dma[i],
1355 rp->tx_skbuff[i]->len,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001356 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 }
1358 dev_kfree_skb(rp->tx_skbuff[i]);
1359 }
1360 rp->tx_skbuff[i] = NULL;
1361 rp->tx_buf[i] = NULL;
1362 }
1363}
1364
1365static void rhine_check_media(struct net_device *dev, unsigned int init_media)
1366{
1367 struct rhine_private *rp = netdev_priv(dev);
1368 void __iomem *ioaddr = rp->base;
1369
Ben Hutchings5bdc7382015-01-16 17:55:35 +00001370 if (!rp->mii_if.force_media)
1371 mii_check_media(&rp->mii_if, netif_msg_link(rp), init_media);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
1373 if (rp->mii_if.full_duplex)
1374 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1FDuplex,
1375 ioaddr + ChipCmd1);
1376 else
1377 iowrite8(ioread8(ioaddr + ChipCmd1) & ~Cmd1FDuplex,
1378 ioaddr + ChipCmd1);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001379
1380 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1381 rp->mii_if.force_media, netif_carrier_ok(dev));
Roger Luethi00b428c2006-03-28 20:53:56 +02001382}
1383
1384/* Called after status of force_media possibly changed */
Adrian Bunk0761be42006-04-10 23:22:21 -07001385static void rhine_set_carrier(struct mii_if_info *mii)
Roger Luethi00b428c2006-03-28 20:53:56 +02001386{
Francois Romieufc3e0f82012-01-07 22:39:37 +01001387 struct net_device *dev = mii->dev;
1388 struct rhine_private *rp = netdev_priv(dev);
1389
Roger Luethi00b428c2006-03-28 20:53:56 +02001390 if (mii->force_media) {
1391 /* autoneg is off: Link is always assumed to be up */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001392 if (!netif_carrier_ok(dev))
1393 netif_carrier_on(dev);
François Cachereul17958432014-06-12 12:11:25 +02001394 }
1395
1396 rhine_check_media(dev, 0);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001397
1398 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1399 mii->force_media, netif_carrier_ok(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400}
1401
Roger Luethi38f49e82010-12-06 00:59:40 +00001402/**
1403 * rhine_set_cam - set CAM multicast filters
1404 * @ioaddr: register block of this Rhine
1405 * @idx: multicast CAM index [0..MCAM_SIZE-1]
1406 * @addr: multicast address (6 bytes)
1407 *
1408 * Load addresses into multicast filters.
1409 */
1410static void rhine_set_cam(void __iomem *ioaddr, int idx, u8 *addr)
1411{
1412 int i;
1413
1414 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1415 wmb();
1416
1417 /* Paranoid -- idx out of range should never happen */
1418 idx &= (MCAM_SIZE - 1);
1419
1420 iowrite8((u8) idx, ioaddr + CamAddr);
1421
1422 for (i = 0; i < 6; i++, addr++)
1423 iowrite8(*addr, ioaddr + MulticastFilter0 + i);
1424 udelay(10);
1425 wmb();
1426
1427 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1428 udelay(10);
1429
1430 iowrite8(0, ioaddr + CamCon);
1431}
1432
1433/**
1434 * rhine_set_vlan_cam - set CAM VLAN filters
1435 * @ioaddr: register block of this Rhine
1436 * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1437 * @addr: VLAN ID (2 bytes)
1438 *
1439 * Load addresses into VLAN filters.
1440 */
1441static void rhine_set_vlan_cam(void __iomem *ioaddr, int idx, u8 *addr)
1442{
1443 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1444 wmb();
1445
1446 /* Paranoid -- idx out of range should never happen */
1447 idx &= (VCAM_SIZE - 1);
1448
1449 iowrite8((u8) idx, ioaddr + CamAddr);
1450
1451 iowrite16(*((u16 *) addr), ioaddr + MulticastFilter0 + 6);
1452 udelay(10);
1453 wmb();
1454
1455 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1456 udelay(10);
1457
1458 iowrite8(0, ioaddr + CamCon);
1459}
1460
1461/**
1462 * rhine_set_cam_mask - set multicast CAM mask
1463 * @ioaddr: register block of this Rhine
1464 * @mask: multicast CAM mask
1465 *
1466 * Mask sets multicast filters active/inactive.
1467 */
1468static void rhine_set_cam_mask(void __iomem *ioaddr, u32 mask)
1469{
1470 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1471 wmb();
1472
1473 /* write mask */
1474 iowrite32(mask, ioaddr + CamMask);
1475
1476 /* disable CAMEN */
1477 iowrite8(0, ioaddr + CamCon);
1478}
1479
1480/**
1481 * rhine_set_vlan_cam_mask - set VLAN CAM mask
1482 * @ioaddr: register block of this Rhine
1483 * @mask: VLAN CAM mask
1484 *
1485 * Mask sets VLAN filters active/inactive.
1486 */
1487static void rhine_set_vlan_cam_mask(void __iomem *ioaddr, u32 mask)
1488{
1489 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1490 wmb();
1491
1492 /* write mask */
1493 iowrite32(mask, ioaddr + CamMask);
1494
1495 /* disable CAMEN */
1496 iowrite8(0, ioaddr + CamCon);
1497}
1498
1499/**
1500 * rhine_init_cam_filter - initialize CAM filters
1501 * @dev: network device
1502 *
1503 * Initialize (disable) hardware VLAN and multicast support on this
1504 * Rhine.
1505 */
1506static void rhine_init_cam_filter(struct net_device *dev)
1507{
1508 struct rhine_private *rp = netdev_priv(dev);
1509 void __iomem *ioaddr = rp->base;
1510
1511 /* Disable all CAMs */
1512 rhine_set_vlan_cam_mask(ioaddr, 0);
1513 rhine_set_cam_mask(ioaddr, 0);
1514
1515 /* disable hardware VLAN support */
1516 BYTE_REG_BITS_ON(TCR_PQEN, ioaddr + TxConfig);
1517 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
1518}
1519
1520/**
1521 * rhine_update_vcam - update VLAN CAM filters
1522 * @rp: rhine_private data of this Rhine
1523 *
1524 * Update VLAN CAM filters to match configuration change.
1525 */
1526static void rhine_update_vcam(struct net_device *dev)
1527{
1528 struct rhine_private *rp = netdev_priv(dev);
1529 void __iomem *ioaddr = rp->base;
1530 u16 vid;
1531 u32 vCAMmask = 0; /* 32 vCAMs (6105M and better) */
1532 unsigned int i = 0;
1533
1534 for_each_set_bit(vid, rp->active_vlans, VLAN_N_VID) {
1535 rhine_set_vlan_cam(ioaddr, i, (u8 *)&vid);
1536 vCAMmask |= 1 << i;
1537 if (++i >= VCAM_SIZE)
1538 break;
1539 }
1540 rhine_set_vlan_cam_mask(ioaddr, vCAMmask);
1541}
1542
Patrick McHardy80d5c362013-04-19 02:04:28 +00001543static int rhine_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001544{
1545 struct rhine_private *rp = netdev_priv(dev);
1546
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001547 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001548 set_bit(vid, rp->active_vlans);
1549 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001550 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001551 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001552}
1553
Patrick McHardy80d5c362013-04-19 02:04:28 +00001554static int rhine_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001555{
1556 struct rhine_private *rp = netdev_priv(dev);
1557
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001558 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001559 clear_bit(vid, rp->active_vlans);
1560 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001561 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001562 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001563}
1564
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565static void init_registers(struct net_device *dev)
1566{
1567 struct rhine_private *rp = netdev_priv(dev);
1568 void __iomem *ioaddr = rp->base;
1569 int i;
1570
1571 for (i = 0; i < 6; i++)
1572 iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
1573
1574 /* Initialize other registers. */
1575 iowrite16(0x0006, ioaddr + PCIBusConfig); /* Tune configuration??? */
1576 /* Configure initial FIFO thresholds. */
1577 iowrite8(0x20, ioaddr + TxConfig);
1578 rp->tx_thresh = 0x20;
1579 rp->rx_thresh = 0x60; /* Written in rhine_set_rx_mode(). */
1580
1581 iowrite32(rp->rx_ring_dma, ioaddr + RxRingPtr);
1582 iowrite32(rp->tx_ring_dma, ioaddr + TxRingPtr);
1583
1584 rhine_set_rx_mode(dev);
1585
Alexey Charkovca8b6e02014-04-30 22:21:09 +04001586 if (rp->quirks & rqMgmt)
Roger Luethi38f49e82010-12-06 00:59:40 +00001587 rhine_init_cam_filter(dev);
1588
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001589 napi_enable(&rp->napi);
Stephen Hemmingerab197662006-08-14 23:00:18 -07001590
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001591 iowrite16(RHINE_EVENT & 0xffff, ioaddr + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592
1593 iowrite16(CmdStart | CmdTxOn | CmdRxOn | (Cmd1NoTxPoll << 8),
1594 ioaddr + ChipCmd);
1595 rhine_check_media(dev, 1);
1596}
1597
1598/* Enable MII link status auto-polling (required for IntrLinkChange) */
Francois Romieua384a332012-01-07 22:19:36 +01001599static void rhine_enable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600{
Francois Romieua384a332012-01-07 22:19:36 +01001601 void __iomem *ioaddr = rp->base;
1602
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 iowrite8(0, ioaddr + MIICmd);
1604 iowrite8(MII_BMSR, ioaddr + MIIRegAddr);
1605 iowrite8(0x80, ioaddr + MIICmd);
1606
Francois Romieua384a332012-01-07 22:19:36 +01001607 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
1609 iowrite8(MII_BMSR | 0x40, ioaddr + MIIRegAddr);
1610}
1611
1612/* Disable MII link status auto-polling (required for MDIO access) */
Francois Romieua384a332012-01-07 22:19:36 +01001613static void rhine_disable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614{
Francois Romieua384a332012-01-07 22:19:36 +01001615 void __iomem *ioaddr = rp->base;
1616
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 iowrite8(0, ioaddr + MIICmd);
1618
Francois Romieua384a332012-01-07 22:19:36 +01001619 if (rp->quirks & rqRhineI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 iowrite8(0x01, ioaddr + MIIRegAddr); // MII_BMSR
1621
John W. Linville38bb6b22006-05-19 10:51:21 -04001622 /* Can be called from ISR. Evil. */
1623 mdelay(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
1625 /* 0x80 must be set immediately before turning it off */
1626 iowrite8(0x80, ioaddr + MIICmd);
1627
Francois Romieua384a332012-01-07 22:19:36 +01001628 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
1630 /* Heh. Now clear 0x80 again. */
1631 iowrite8(0, ioaddr + MIICmd);
1632 }
1633 else
Francois Romieua384a332012-01-07 22:19:36 +01001634 rhine_wait_bit_high(rp, MIIRegAddr, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635}
1636
1637/* Read and write over the MII Management Data I/O (MDIO) interface. */
1638
1639static int mdio_read(struct net_device *dev, int phy_id, int regnum)
1640{
1641 struct rhine_private *rp = netdev_priv(dev);
1642 void __iomem *ioaddr = rp->base;
1643 int result;
1644
Francois Romieua384a332012-01-07 22:19:36 +01001645 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
1647 /* rhine_disable_linkmon already cleared MIICmd */
1648 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1649 iowrite8(regnum, ioaddr + MIIRegAddr);
1650 iowrite8(0x40, ioaddr + MIICmd); /* Trigger read */
Francois Romieua384a332012-01-07 22:19:36 +01001651 rhine_wait_bit_low(rp, MIICmd, 0x40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 result = ioread16(ioaddr + MIIData);
1653
Francois Romieua384a332012-01-07 22:19:36 +01001654 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 return result;
1656}
1657
1658static void mdio_write(struct net_device *dev, int phy_id, int regnum, int value)
1659{
1660 struct rhine_private *rp = netdev_priv(dev);
1661 void __iomem *ioaddr = rp->base;
1662
Francois Romieua384a332012-01-07 22:19:36 +01001663 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
1665 /* rhine_disable_linkmon already cleared MIICmd */
1666 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1667 iowrite8(regnum, ioaddr + MIIRegAddr);
1668 iowrite16(value, ioaddr + MIIData);
1669 iowrite8(0x20, ioaddr + MIICmd); /* Trigger write */
Francois Romieua384a332012-01-07 22:19:36 +01001670 rhine_wait_bit_low(rp, MIICmd, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671
Francois Romieua384a332012-01-07 22:19:36 +01001672 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673}
1674
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001675static void rhine_task_disable(struct rhine_private *rp)
1676{
1677 mutex_lock(&rp->task_lock);
1678 rp->task_enable = false;
1679 mutex_unlock(&rp->task_lock);
1680
1681 cancel_work_sync(&rp->slow_event_task);
1682 cancel_work_sync(&rp->reset_task);
1683}
1684
1685static void rhine_task_enable(struct rhine_private *rp)
1686{
1687 mutex_lock(&rp->task_lock);
1688 rp->task_enable = true;
1689 mutex_unlock(&rp->task_lock);
1690}
1691
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692static int rhine_open(struct net_device *dev)
1693{
1694 struct rhine_private *rp = netdev_priv(dev);
1695 void __iomem *ioaddr = rp->base;
1696 int rc;
1697
Alexey Charkovf7630d12014-04-22 19:28:08 +04001698 rc = request_irq(rp->irq, rhine_interrupt, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 if (rc)
françois romieu4d1fd9c2015-05-01 22:14:40 +02001700 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
Alexey Charkovf7630d12014-04-22 19:28:08 +04001702 netif_dbg(rp, ifup, dev, "%s() irq %d\n", __func__, rp->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
1704 rc = alloc_ring(dev);
françois romieu4d1fd9c2015-05-01 22:14:40 +02001705 if (rc < 0)
1706 goto out_free_irq;
1707
françois romieu8709bb22015-05-01 22:14:41 +02001708 rc = alloc_rbufs(dev);
1709 if (rc < 0)
1710 goto out_free_ring;
1711
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 alloc_tbufs(dev);
1713 rhine_chip_reset(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001714 rhine_task_enable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 init_registers(dev);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001716
1717 netif_dbg(rp, ifup, dev, "%s() Done - status %04x MII status: %04x\n",
1718 __func__, ioread16(ioaddr + ChipCmd),
1719 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720
1721 netif_start_queue(dev);
1722
françois romieu4d1fd9c2015-05-01 22:14:40 +02001723out:
1724 return rc;
1725
françois romieu8709bb22015-05-01 22:14:41 +02001726out_free_ring:
1727 free_ring(dev);
françois romieu4d1fd9c2015-05-01 22:14:40 +02001728out_free_irq:
1729 free_irq(rp->irq, dev);
1730 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731}
1732
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001733static void rhine_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001735 struct rhine_private *rp = container_of(work, struct rhine_private,
1736 reset_task);
1737 struct net_device *dev = rp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001739 mutex_lock(&rp->task_lock);
1740
1741 if (!rp->task_enable)
1742 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001744 napi_disable(&rp->napi);
Richard Weinbergera9265922014-01-14 22:46:36 +01001745 netif_tx_disable(dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001746 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
1748 /* clear all descriptors */
1749 free_tbufs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 alloc_tbufs(dev);
françois romieu8709bb22015-05-01 22:14:41 +02001751
1752 rhine_reset_rbufs(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753
1754 /* Reinitialize the hardware. */
1755 rhine_chip_reset(dev);
1756 init_registers(dev);
1757
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001758 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Florian Westphal860e9532016-05-03 16:33:13 +02001760 netif_trans_update(dev); /* prevent tx timeout */
Eric Dumazet553e2332009-05-27 10:34:50 +00001761 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 netif_wake_queue(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001763
1764out_unlock:
1765 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766}
1767
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001768static void rhine_tx_timeout(struct net_device *dev)
1769{
1770 struct rhine_private *rp = netdev_priv(dev);
1771 void __iomem *ioaddr = rp->base;
1772
Joe Perchesdf4511f2011-04-16 14:15:25 +00001773 netdev_warn(dev, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1774 ioread16(ioaddr + IntrStatus),
1775 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001776
1777 schedule_work(&rp->reset_task);
1778}
1779
françois romieu3a5a8832015-05-01 22:14:45 +02001780static inline bool rhine_tx_queue_full(struct rhine_private *rp)
1781{
1782 return (rp->cur_tx - rp->dirty_tx) >= TX_QUEUE_LEN;
1783}
1784
Stephen Hemminger613573252009-08-31 19:50:58 +00001785static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
1786 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787{
1788 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001789 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 void __iomem *ioaddr = rp->base;
1791 unsigned entry;
1792
1793 /* Caution: the write order is important here, set the field
1794 with the "ownership" bits last. */
1795
1796 /* Calculate the next Tx descriptor entry. */
1797 entry = rp->cur_tx % TX_RING_SIZE;
1798
Herbert Xu5b057c62006-06-23 02:06:41 -07001799 if (skb_padto(skb, ETH_ZLEN))
Patrick McHardy6ed10652009-06-23 06:03:08 +00001800 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
1802 rp->tx_skbuff[entry] = skb;
1803
1804 if ((rp->quirks & rqRhineI) &&
Patrick McHardy84fa7932006-08-29 16:44:56 -07001805 (((unsigned long)skb->data & 3) || skb_shinfo(skb)->nr_frags != 0 || skb->ip_summed == CHECKSUM_PARTIAL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 /* Must use alignment buffer. */
1807 if (skb->len > PKT_BUF_SZ) {
1808 /* packet too long, drop it */
Eric W. Biederman4b3afc62014-03-15 18:22:47 -07001809 dev_kfree_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 rp->tx_skbuff[entry] = NULL;
Eric Dumazet553e2332009-05-27 10:34:50 +00001811 dev->stats.tx_dropped++;
Patrick McHardy6ed10652009-06-23 06:03:08 +00001812 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 }
Craig Brind3e0d1672006-04-27 02:30:46 -07001814
1815 /* Padding is not copied and so must be redone. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 skb_copy_and_csum_dev(skb, rp->tx_buf[entry]);
Craig Brind3e0d1672006-04-27 02:30:46 -07001817 if (skb->len < ETH_ZLEN)
1818 memset(rp->tx_buf[entry] + skb->len, 0,
1819 ETH_ZLEN - skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 rp->tx_skbuff_dma[entry] = 0;
1821 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_bufs_dma +
1822 (rp->tx_buf[entry] -
1823 rp->tx_bufs));
1824 } else {
1825 rp->tx_skbuff_dma[entry] =
Alexey Charkovf7630d12014-04-22 19:28:08 +04001826 dma_map_single(hwdev, skb->data, skb->len,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001827 DMA_TO_DEVICE);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001828 if (dma_mapping_error(hwdev, rp->tx_skbuff_dma[entry])) {
Eric W. Biederman4b3afc62014-03-15 18:22:47 -07001829 dev_kfree_skb_any(skb);
Neil Horman9b4fe5f2013-07-12 13:35:33 -04001830 rp->tx_skbuff_dma[entry] = 0;
1831 dev->stats.tx_dropped++;
1832 return NETDEV_TX_OK;
1833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_skbuff_dma[entry]);
1835 }
1836
1837 rp->tx_ring[entry].desc_length =
1838 cpu_to_le32(TXDESC | (skb->len >= ETH_ZLEN ? skb->len : ETH_ZLEN));
1839
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001840 if (unlikely(skb_vlan_tag_present(skb))) {
1841 u16 vid_pcp = skb_vlan_tag_get(skb);
Roger Luethi207070f2013-09-21 14:24:11 +02001842
1843 /* drop CFI/DEI bit, register needs VID and PCP */
1844 vid_pcp = (vid_pcp & VLAN_VID_MASK) |
1845 ((vid_pcp & VLAN_PRIO_MASK) >> 1);
1846 rp->tx_ring[entry].tx_status = cpu_to_le32((vid_pcp) << 16);
Roger Luethi38f49e82010-12-06 00:59:40 +00001847 /* request tagging */
1848 rp->tx_ring[entry].desc_length |= cpu_to_le32(0x020000);
1849 }
1850 else
1851 rp->tx_ring[entry].tx_status = 0;
1852
Tino Reichardt92bf2002015-02-24 10:28:01 -08001853 netdev_sent_queue(dev, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 /* lock eth irq */
françois romieue1efa872015-05-01 22:14:44 +02001855 dma_wmb();
Roger Luethi38f49e82010-12-06 00:59:40 +00001856 rp->tx_ring[entry].tx_status |= cpu_to_le32(DescOwn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 wmb();
1858
1859 rp->cur_tx++;
françois romieu3a5a8832015-05-01 22:14:45 +02001860 /*
1861 * Nobody wants cur_tx write to rot for ages after the NIC will have
1862 * seen the transmit request, especially as the transmit completion
1863 * handler could miss it.
1864 */
1865 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
1867 /* Non-x86 Todo: explicitly flush cache lines here. */
1868
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001869 if (skb_vlan_tag_present(skb))
Roger Luethi38f49e82010-12-06 00:59:40 +00001870 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1871 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1872
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 /* Wake the potentially-idle transmit channel */
1874 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1875 ioaddr + ChipCmd1);
1876 IOSYNC;
1877
françois romieu3a5a8832015-05-01 22:14:45 +02001878 /* dirty_tx may be pessimistically out-of-sync. See rhine_tx. */
1879 if (rhine_tx_queue_full(rp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 netif_stop_queue(dev);
françois romieu3a5a8832015-05-01 22:14:45 +02001881 smp_rmb();
1882 /* Rejuvenate. */
1883 if (!rhine_tx_queue_full(rp))
1884 netif_wake_queue(dev);
1885 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886
Francois Romieufc3e0f82012-01-07 22:39:37 +01001887 netif_dbg(rp, tx_queued, dev, "Transmit frame #%d queued in slot %d\n",
1888 rp->cur_tx - 1, entry);
1889
Patrick McHardy6ed10652009-06-23 06:03:08 +00001890 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891}
1892
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001893static void rhine_irq_disable(struct rhine_private *rp)
1894{
1895 iowrite16(0x0000, rp->base + IntrEnable);
1896 mmiowb();
1897}
1898
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899/* The interrupt handler does all of the Rx thread work and cleans up
1900 after the Tx thread. */
David Howells7d12e782006-10-05 14:55:46 +01001901static irqreturn_t rhine_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902{
1903 struct net_device *dev = dev_instance;
1904 struct rhine_private *rp = netdev_priv(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001905 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 int handled = 0;
1907
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001908 status = rhine_get_events(rp);
1909
Francois Romieufc3e0f82012-01-07 22:39:37 +01001910 netif_dbg(rp, intr, dev, "Interrupt, status %08x\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001911
1912 if (status & RHINE_EVENT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 handled = 1;
1914
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001915 rhine_irq_disable(rp);
1916 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 }
1918
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001919 if (status & ~(IntrLinkChange | IntrStatsMax | RHINE_EVENT_NAPI)) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001920 netif_err(rp, intr, dev, "Something Wicked happened! %08x\n",
1921 status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001922 }
1923
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 return IRQ_RETVAL(handled);
1925}
1926
1927/* This routine is logically part of the interrupt handler, but isolated
1928 for clarity. */
1929static void rhine_tx(struct net_device *dev)
1930{
1931 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04001932 struct device *hwdev = dev->dev.parent;
Tino Reichardt92bf2002015-02-24 10:28:01 -08001933 unsigned int pkts_compl = 0, bytes_compl = 0;
françois romieu3a5a8832015-05-01 22:14:45 +02001934 unsigned int dirty_tx = rp->dirty_tx;
1935 unsigned int cur_tx;
Tino Reichardt92bf2002015-02-24 10:28:01 -08001936 struct sk_buff *skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
françois romieu3a5a8832015-05-01 22:14:45 +02001938 /*
1939 * The race with rhine_start_tx does not matter here as long as the
1940 * driver enforces a value of cur_tx that was relevant when the
1941 * packet was scheduled to the network chipset.
1942 * Executive summary: smp_rmb() balances smp_wmb() in rhine_start_tx.
1943 */
1944 smp_rmb();
1945 cur_tx = rp->cur_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 /* find and cleanup dirty tx descriptors */
françois romieu3a5a8832015-05-01 22:14:45 +02001947 while (dirty_tx != cur_tx) {
1948 unsigned int entry = dirty_tx % TX_RING_SIZE;
1949 u32 txstatus = le32_to_cpu(rp->tx_ring[entry].tx_status);
1950
Francois Romieufc3e0f82012-01-07 22:39:37 +01001951 netif_dbg(rp, tx_done, dev, "Tx scavenge %d status %08x\n",
1952 entry, txstatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 if (txstatus & DescOwn)
1954 break;
Tino Reichardt92bf2002015-02-24 10:28:01 -08001955 skb = rp->tx_skbuff[entry];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 if (txstatus & 0x8000) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001957 netif_dbg(rp, tx_done, dev,
1958 "Transmit error, Tx status %08x\n", txstatus);
Eric Dumazet553e2332009-05-27 10:34:50 +00001959 dev->stats.tx_errors++;
1960 if (txstatus & 0x0400)
1961 dev->stats.tx_carrier_errors++;
1962 if (txstatus & 0x0200)
1963 dev->stats.tx_window_errors++;
1964 if (txstatus & 0x0100)
1965 dev->stats.tx_aborted_errors++;
1966 if (txstatus & 0x0080)
1967 dev->stats.tx_heartbeat_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968 if (((rp->quirks & rqRhineI) && txstatus & 0x0002) ||
1969 (txstatus & 0x0800) || (txstatus & 0x1000)) {
Eric Dumazet553e2332009-05-27 10:34:50 +00001970 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971 rp->tx_ring[entry].tx_status = cpu_to_le32(DescOwn);
1972 break; /* Keep the skb - we try again */
1973 }
1974 /* Transmitter restarted in 'abnormal' handler. */
1975 } else {
1976 if (rp->quirks & rqRhineI)
Eric Dumazet553e2332009-05-27 10:34:50 +00001977 dev->stats.collisions += (txstatus >> 3) & 0x0F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 else
Eric Dumazet553e2332009-05-27 10:34:50 +00001979 dev->stats.collisions += txstatus & 0x0F;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001980 netif_dbg(rp, tx_done, dev, "collisions: %1.1x:%1.1x\n",
1981 (txstatus >> 3) & 0xF, txstatus & 0xF);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00001982
1983 u64_stats_update_begin(&rp->tx_stats.syncp);
Tino Reichardt92bf2002015-02-24 10:28:01 -08001984 rp->tx_stats.bytes += skb->len;
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00001985 rp->tx_stats.packets++;
1986 u64_stats_update_end(&rp->tx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 }
1988 /* Free the original skb. */
1989 if (rp->tx_skbuff_dma[entry]) {
Alexey Charkovf7630d12014-04-22 19:28:08 +04001990 dma_unmap_single(hwdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991 rp->tx_skbuff_dma[entry],
Tino Reichardt92bf2002015-02-24 10:28:01 -08001992 skb->len,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04001993 DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 }
Tino Reichardt92bf2002015-02-24 10:28:01 -08001995 bytes_compl += skb->len;
1996 pkts_compl++;
1997 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 rp->tx_skbuff[entry] = NULL;
françois romieu3a5a8832015-05-01 22:14:45 +02001999 dirty_tx++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000 }
Tino Reichardt92bf2002015-02-24 10:28:01 -08002001
françois romieu3a5a8832015-05-01 22:14:45 +02002002 rp->dirty_tx = dirty_tx;
2003 /* Pity we can't rely on the nearby BQL completion implicit barrier. */
2004 smp_wmb();
2005
Tino Reichardt92bf2002015-02-24 10:28:01 -08002006 netdev_completed_queue(dev, pkts_compl, bytes_compl);
françois romieu3a5a8832015-05-01 22:14:45 +02002007
2008 /* cur_tx may be optimistically out-of-sync. See rhine_start_tx. */
2009 if (!rhine_tx_queue_full(rp) && netif_queue_stopped(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 netif_wake_queue(dev);
françois romieu3a5a8832015-05-01 22:14:45 +02002011 smp_rmb();
2012 /* Rejuvenate. */
2013 if (rhine_tx_queue_full(rp))
2014 netif_stop_queue(dev);
2015 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016}
2017
Roger Luethi38f49e82010-12-06 00:59:40 +00002018/**
2019 * rhine_get_vlan_tci - extract TCI from Rx data buffer
2020 * @skb: pointer to sk_buff
2021 * @data_size: used data area of the buffer including CRC
2022 *
2023 * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
2024 * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
2025 * aligned following the CRC.
2026 */
2027static inline u16 rhine_get_vlan_tci(struct sk_buff *skb, int data_size)
2028{
2029 u8 *trailer = (u8 *)skb->data + ((data_size + 3) & ~3) + 2;
Harvey Harrison4562b2f2011-03-28 17:08:59 +00002030 return be16_to_cpup((__be16 *)trailer);
Roger Luethi38f49e82010-12-06 00:59:40 +00002031}
2032
françois romieu810f19b2015-05-01 22:14:43 +02002033static inline void rhine_rx_vlan_tag(struct sk_buff *skb, struct rx_desc *desc,
2034 int data_size)
2035{
2036 dma_rmb();
2037 if (unlikely(desc->desc_length & cpu_to_le32(DescTag))) {
2038 u16 vlan_tci;
2039
2040 vlan_tci = rhine_get_vlan_tci(skb, data_size);
2041 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tci);
2042 }
2043}
2044
Roger Luethi633949a2006-08-14 23:00:17 -07002045/* Process up to limit frames from receive ring */
2046static int rhine_rx(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047{
2048 struct rhine_private *rp = netdev_priv(dev);
Alexey Charkovf7630d12014-04-22 19:28:08 +04002049 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 int entry = rp->cur_rx % RX_RING_SIZE;
françois romieu62ca1ba2015-05-01 22:14:42 +02002051 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
Francois Romieufc3e0f82012-01-07 22:39:37 +01002053 netif_dbg(rp, rx_status, dev, "%s(), entry %d status %08x\n", __func__,
françois romieu62ca1ba2015-05-01 22:14:42 +02002054 entry, le32_to_cpu(rp->rx_ring[entry].rx_status));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055
2056 /* If EOP is set on the next entry, it's a new packet. Send it up. */
Roger Luethi633949a2006-08-14 23:00:17 -07002057 for (count = 0; count < limit; ++count) {
françois romieu62ca1ba2015-05-01 22:14:42 +02002058 struct rx_desc *desc = rp->rx_ring + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 u32 desc_status = le32_to_cpu(desc->rx_status);
2060 int data_size = desc_status >> 16;
2061
Roger Luethi633949a2006-08-14 23:00:17 -07002062 if (desc_status & DescOwn)
2063 break;
2064
Francois Romieufc3e0f82012-01-07 22:39:37 +01002065 netif_dbg(rp, rx_status, dev, "%s() status %08x\n", __func__,
2066 desc_status);
Roger Luethi633949a2006-08-14 23:00:17 -07002067
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 if ((desc_status & (RxWholePkt | RxErr)) != RxWholePkt) {
2069 if ((desc_status & RxWholePkt) != RxWholePkt) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00002070 netdev_warn(dev,
2071 "Oversized Ethernet frame spanned multiple buffers, "
2072 "entry %#x length %d status %08x!\n",
2073 entry, data_size,
2074 desc_status);
Eric Dumazet553e2332009-05-27 10:34:50 +00002075 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 } else if (desc_status & RxErr) {
2077 /* There was a error. */
Francois Romieufc3e0f82012-01-07 22:39:37 +01002078 netif_dbg(rp, rx_err, dev,
2079 "%s() Rx error %08x\n", __func__,
2080 desc_status);
Eric Dumazet553e2332009-05-27 10:34:50 +00002081 dev->stats.rx_errors++;
2082 if (desc_status & 0x0030)
2083 dev->stats.rx_length_errors++;
2084 if (desc_status & 0x0048)
2085 dev->stats.rx_fifo_errors++;
2086 if (desc_status & 0x0004)
2087 dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 if (desc_status & 0x0002) {
2089 /* this can also be updated outside the interrupt handler */
2090 spin_lock(&rp->lock);
Eric Dumazet553e2332009-05-27 10:34:50 +00002091 dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 spin_unlock(&rp->lock);
2093 }
2094 }
2095 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 /* Length should omit the CRC */
2097 int pkt_len = data_size - 4;
françois romieu8709bb22015-05-01 22:14:41 +02002098 struct sk_buff *skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099
2100 /* Check if the packet is long enough to accept without
2101 copying to a minimally-sized skbuff. */
françois romieu8709bb22015-05-01 22:14:41 +02002102 if (pkt_len < rx_copybreak) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00002103 skb = netdev_alloc_skb_ip_align(dev, pkt_len);
françois romieu8709bb22015-05-01 22:14:41 +02002104 if (unlikely(!skb))
2105 goto drop;
2106
Alexey Charkovf7630d12014-04-22 19:28:08 +04002107 dma_sync_single_for_cpu(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04002108 rp->rx_skbuff_dma[entry],
2109 rp->rx_buf_sz,
2110 DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111
David S. Miller8c7b7fa2007-07-10 22:08:12 -07002112 skb_copy_to_linear_data(skb,
David S. Miller689be432005-06-28 15:25:31 -07002113 rp->rx_skbuff[entry]->data,
David S. Miller8c7b7fa2007-07-10 22:08:12 -07002114 pkt_len);
françois romieu8709bb22015-05-01 22:14:41 +02002115
Alexey Charkovf7630d12014-04-22 19:28:08 +04002116 dma_sync_single_for_device(hwdev,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04002117 rp->rx_skbuff_dma[entry],
2118 rp->rx_buf_sz,
2119 DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 } else {
françois romieu8709bb22015-05-01 22:14:41 +02002121 struct rhine_skb_dma sd;
2122
2123 if (unlikely(rhine_skb_dma_init(dev, &sd) < 0))
2124 goto drop;
2125
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 skb = rp->rx_skbuff[entry];
françois romieu8709bb22015-05-01 22:14:41 +02002127
Alexey Charkovf7630d12014-04-22 19:28:08 +04002128 dma_unmap_single(hwdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 rp->rx_skbuff_dma[entry],
2130 rp->rx_buf_sz,
Alexey Charkov4087c4d2014-04-22 19:28:07 +04002131 DMA_FROM_DEVICE);
françois romieu8709bb22015-05-01 22:14:41 +02002132 rhine_skb_dma_nic_store(rp, &sd, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002134
françois romieu8709bb22015-05-01 22:14:41 +02002135 skb_put(skb, pkt_len);
Roger Luethi38f49e82010-12-06 00:59:40 +00002136
françois romieu810f19b2015-05-01 22:14:43 +02002137 rhine_rx_vlan_tag(skb, desc, data_size);
2138
Andrej Ota5f715c02015-10-15 00:14:37 +02002139 skb->protocol = eth_type_trans(skb, dev);
2140
Roger Luethi633949a2006-08-14 23:00:17 -07002141 netif_receive_skb(skb);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002142
2143 u64_stats_update_begin(&rp->rx_stats.syncp);
2144 rp->rx_stats.bytes += pkt_len;
2145 rp->rx_stats.packets++;
2146 u64_stats_update_end(&rp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 }
françois romieu8709bb22015-05-01 22:14:41 +02002148give_descriptor_to_nic:
2149 desc->rx_status = cpu_to_le32(DescOwn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 entry = (++rp->cur_rx) % RX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 }
2152
Roger Luethi633949a2006-08-14 23:00:17 -07002153 return count;
françois romieu8709bb22015-05-01 22:14:41 +02002154
2155drop:
2156 dev->stats.rx_dropped++;
2157 goto give_descriptor_to_nic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158}
2159
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160static void rhine_restart_tx(struct net_device *dev) {
2161 struct rhine_private *rp = netdev_priv(dev);
2162 void __iomem *ioaddr = rp->base;
2163 int entry = rp->dirty_tx % TX_RING_SIZE;
2164 u32 intr_status;
2165
2166 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002167 * If new errors occurred, we need to sort them out before doing Tx.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 * In that case the ISR will be back here RSN anyway.
2169 */
Francois Romieua20a28b2011-12-30 14:53:58 +01002170 intr_status = rhine_get_events(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171
2172 if ((intr_status & IntrTxErrSummary) == 0) {
2173
2174 /* We know better than the chip where it should continue. */
2175 iowrite32(rp->tx_ring_dma + entry * sizeof(struct tx_desc),
2176 ioaddr + TxRingPtr);
2177
2178 iowrite8(ioread8(ioaddr + ChipCmd) | CmdTxOn,
2179 ioaddr + ChipCmd);
Roger Luethi38f49e82010-12-06 00:59:40 +00002180
2181 if (rp->tx_ring[entry].desc_length & cpu_to_le32(0x020000))
2182 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
2183 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
2184
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
2186 ioaddr + ChipCmd1);
2187 IOSYNC;
2188 }
2189 else {
2190 /* This should never happen */
Francois Romieufc3e0f82012-01-07 22:39:37 +01002191 netif_warn(rp, tx_err, dev, "another error occurred %08x\n",
2192 intr_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193 }
2194
2195}
2196
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002197static void rhine_slow_event_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198{
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002199 struct rhine_private *rp =
2200 container_of(work, struct rhine_private, slow_event_task);
2201 struct net_device *dev = rp->dev;
2202 u32 intr_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002204 mutex_lock(&rp->task_lock);
2205
2206 if (!rp->task_enable)
2207 goto out_unlock;
2208
2209 intr_status = rhine_get_events(rp);
2210 rhine_ack_events(rp, intr_status & RHINE_EVENT_SLOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211
2212 if (intr_status & IntrLinkChange)
John W. Linville38bb6b22006-05-19 10:51:21 -04002213 rhine_check_media(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
Francois Romieufc3e0f82012-01-07 22:39:37 +01002215 if (intr_status & IntrPCIErr)
2216 netif_warn(rp, hw, dev, "PCI error\n");
2217
David S. Miller559bcac2013-01-29 22:58:04 -05002218 iowrite16(RHINE_EVENT & 0xffff, rp->base + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002220out_unlock:
2221 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222}
2223
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002224static struct rtnl_link_stats64 *
2225rhine_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226{
2227 struct rhine_private *rp = netdev_priv(dev);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002228 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002230 spin_lock_bh(&rp->lock);
2231 rhine_update_rx_crc_and_missed_errord(rp);
2232 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002234 netdev_stats_to_stats64(stats, &dev->stats);
2235
2236 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07002237 start = u64_stats_fetch_begin_irq(&rp->rx_stats.syncp);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002238 stats->rx_packets = rp->rx_stats.packets;
2239 stats->rx_bytes = rp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07002240 } while (u64_stats_fetch_retry_irq(&rp->rx_stats.syncp, start));
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002241
2242 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07002243 start = u64_stats_fetch_begin_irq(&rp->tx_stats.syncp);
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002244 stats->tx_packets = rp->tx_stats.packets;
2245 stats->tx_bytes = rp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07002246 } while (u64_stats_fetch_retry_irq(&rp->tx_stats.syncp, start));
Jamie Gloudonf7b5d1b2013-01-23 18:05:04 +00002247
2248 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249}
2250
2251static void rhine_set_rx_mode(struct net_device *dev)
2252{
2253 struct rhine_private *rp = netdev_priv(dev);
2254 void __iomem *ioaddr = rp->base;
2255 u32 mc_filter[2]; /* Multicast hash filter */
Roger Luethi38f49e82010-12-06 00:59:40 +00002256 u8 rx_mode = 0x0C; /* Note: 0x02=accept runt, 0x01=accept errs */
2257 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258
2259 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 rx_mode = 0x1C;
2261 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2262 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002263 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00002264 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 /* Too many to match, or accept all multicasts. */
2266 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2267 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Alexey Charkovca8b6e02014-04-30 22:21:09 +04002268 } else if (rp->quirks & rqMgmt) {
Roger Luethi38f49e82010-12-06 00:59:40 +00002269 int i = 0;
2270 u32 mCAMmask = 0; /* 32 mCAMs (6105M and better) */
2271 netdev_for_each_mc_addr(ha, dev) {
2272 if (i == MCAM_SIZE)
2273 break;
2274 rhine_set_cam(ioaddr, i, ha->addr);
2275 mCAMmask |= 1 << i;
2276 i++;
2277 }
2278 rhine_set_cam_mask(ioaddr, mCAMmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 memset(mc_filter, 0, sizeof(mc_filter));
Jiri Pirko22bedad32010-04-01 21:22:57 +00002281 netdev_for_each_mc_addr(ha, dev) {
2282 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283
2284 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2285 }
2286 iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
2287 iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002289 /* enable/disable VLAN receive filtering */
Alexey Charkovca8b6e02014-04-30 22:21:09 +04002290 if (rp->quirks & rqMgmt) {
Roger Luethi38f49e82010-12-06 00:59:40 +00002291 if (dev->flags & IFF_PROMISC)
2292 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2293 else
2294 BYTE_REG_BITS_ON(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2295 }
2296 BYTE_REG_BITS_ON(rx_mode, ioaddr + RxConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297}
2298
2299static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2300{
Alexey Charkovf7630d12014-04-22 19:28:08 +04002301 struct device *hwdev = dev->dev.parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302
Rick Jones23020ab2011-11-09 09:58:07 +00002303 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2304 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Alexey Charkovf7630d12014-04-22 19:28:08 +04002305 strlcpy(info->bus_info, dev_name(hwdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306}
2307
2308static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2309{
2310 struct rhine_private *rp = netdev_priv(dev);
2311 int rc;
2312
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002313 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 rc = mii_ethtool_gset(&rp->mii_if, cmd);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002315 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316
2317 return rc;
2318}
2319
2320static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2321{
2322 struct rhine_private *rp = netdev_priv(dev);
2323 int rc;
2324
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002325 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 rc = mii_ethtool_sset(&rp->mii_if, cmd);
Roger Luethi00b428c2006-03-28 20:53:56 +02002327 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002328 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329
2330 return rc;
2331}
2332
2333static int netdev_nway_reset(struct net_device *dev)
2334{
2335 struct rhine_private *rp = netdev_priv(dev);
2336
2337 return mii_nway_restart(&rp->mii_if);
2338}
2339
2340static u32 netdev_get_link(struct net_device *dev)
2341{
2342 struct rhine_private *rp = netdev_priv(dev);
2343
2344 return mii_link_ok(&rp->mii_if);
2345}
2346
2347static u32 netdev_get_msglevel(struct net_device *dev)
2348{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002349 struct rhine_private *rp = netdev_priv(dev);
2350
2351 return rp->msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352}
2353
2354static void netdev_set_msglevel(struct net_device *dev, u32 value)
2355{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002356 struct rhine_private *rp = netdev_priv(dev);
2357
2358 rp->msg_enable = value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359}
2360
2361static void rhine_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2362{
2363 struct rhine_private *rp = netdev_priv(dev);
2364
2365 if (!(rp->quirks & rqWOL))
2366 return;
2367
2368 spin_lock_irq(&rp->lock);
2369 wol->supported = WAKE_PHY | WAKE_MAGIC |
2370 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2371 wol->wolopts = rp->wolopts;
2372 spin_unlock_irq(&rp->lock);
2373}
2374
2375static int rhine_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2376{
2377 struct rhine_private *rp = netdev_priv(dev);
2378 u32 support = WAKE_PHY | WAKE_MAGIC |
2379 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2380
2381 if (!(rp->quirks & rqWOL))
2382 return -EINVAL;
2383
2384 if (wol->wolopts & ~support)
2385 return -EINVAL;
2386
2387 spin_lock_irq(&rp->lock);
2388 rp->wolopts = wol->wolopts;
2389 spin_unlock_irq(&rp->lock);
2390
2391 return 0;
2392}
2393
Jeff Garzik7282d492006-09-13 14:30:00 -04002394static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 .get_drvinfo = netdev_get_drvinfo,
2396 .get_settings = netdev_get_settings,
2397 .set_settings = netdev_set_settings,
2398 .nway_reset = netdev_nway_reset,
2399 .get_link = netdev_get_link,
2400 .get_msglevel = netdev_get_msglevel,
2401 .set_msglevel = netdev_set_msglevel,
2402 .get_wol = rhine_get_wol,
2403 .set_wol = rhine_set_wol,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404};
2405
2406static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2407{
2408 struct rhine_private *rp = netdev_priv(dev);
2409 int rc;
2410
2411 if (!netif_running(dev))
2412 return -EINVAL;
2413
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002414 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415 rc = generic_mii_ioctl(&rp->mii_if, if_mii(rq), cmd, NULL);
Roger Luethi00b428c2006-03-28 20:53:56 +02002416 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002417 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418
2419 return rc;
2420}
2421
2422static int rhine_close(struct net_device *dev)
2423{
2424 struct rhine_private *rp = netdev_priv(dev);
2425 void __iomem *ioaddr = rp->base;
2426
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002427 rhine_task_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002428 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08002429 netif_stop_queue(dev);
2430
Francois Romieufc3e0f82012-01-07 22:39:37 +01002431 netif_dbg(rp, ifdown, dev, "Shutting down ethercard, status was %04x\n",
2432 ioread16(ioaddr + ChipCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
2434 /* Switch to loopback mode to avoid hardware races. */
2435 iowrite8(rp->tx_thresh | 0x02, ioaddr + TxConfig);
2436
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002437 rhine_irq_disable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438
2439 /* Stop the chip's Tx and Rx processes. */
2440 iowrite16(CmdStop, ioaddr + ChipCmd);
2441
Alexey Charkovf7630d12014-04-22 19:28:08 +04002442 free_irq(rp->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443 free_rbufs(dev);
2444 free_tbufs(dev);
2445 free_ring(dev);
2446
2447 return 0;
2448}
2449
2450
Alexey Charkov2d283862014-04-22 19:28:09 +04002451static void rhine_remove_one_pci(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452{
2453 struct net_device *dev = pci_get_drvdata(pdev);
2454 struct rhine_private *rp = netdev_priv(dev);
2455
2456 unregister_netdev(dev);
2457
2458 pci_iounmap(pdev, rp->base);
2459 pci_release_regions(pdev);
2460
2461 free_netdev(dev);
2462 pci_disable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463}
2464
Alexey Charkov2d283862014-04-22 19:28:09 +04002465static int rhine_remove_one_platform(struct platform_device *pdev)
2466{
2467 struct net_device *dev = platform_get_drvdata(pdev);
2468 struct rhine_private *rp = netdev_priv(dev);
2469
2470 unregister_netdev(dev);
2471
2472 iounmap(rp->base);
2473
2474 free_netdev(dev);
2475
2476 return 0;
2477}
2478
2479static void rhine_shutdown_pci(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481 struct net_device *dev = pci_get_drvdata(pdev);
2482 struct rhine_private *rp = netdev_priv(dev);
2483 void __iomem *ioaddr = rp->base;
2484
2485 if (!(rp->quirks & rqWOL))
2486 return; /* Nothing to do for non-WOL adapters */
2487
2488 rhine_power_init(dev);
2489
2490 /* Make sure we use pattern 0, 1 and not 4, 5 */
2491 if (rp->quirks & rq6patterns)
Laura Garciaf11cf252008-02-23 18:56:35 +01002492 iowrite8(0x04, ioaddr + WOLcgClr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002494 spin_lock(&rp->lock);
2495
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496 if (rp->wolopts & WAKE_MAGIC) {
2497 iowrite8(WOLmagic, ioaddr + WOLcrSet);
2498 /*
2499 * Turn EEPROM-controlled wake-up back on -- some hardware may
2500 * not cooperate otherwise.
2501 */
2502 iowrite8(ioread8(ioaddr + ConfigA) | 0x03, ioaddr + ConfigA);
2503 }
2504
2505 if (rp->wolopts & (WAKE_BCAST|WAKE_MCAST))
2506 iowrite8(WOLbmcast, ioaddr + WOLcgSet);
2507
2508 if (rp->wolopts & WAKE_PHY)
2509 iowrite8(WOLlnkon | WOLlnkoff, ioaddr + WOLcrSet);
2510
2511 if (rp->wolopts & WAKE_UCAST)
2512 iowrite8(WOLucast, ioaddr + WOLcrSet);
2513
2514 if (rp->wolopts) {
2515 /* Enable legacy WOL (for old motherboards) */
2516 iowrite8(0x01, ioaddr + PwcfgSet);
2517 iowrite8(ioread8(ioaddr + StickyHW) | 0x04, ioaddr + StickyHW);
2518 }
2519
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002520 spin_unlock(&rp->lock);
2521
Francois Romieue92b9b32012-01-07 22:58:27 +01002522 if (system_state == SYSTEM_POWER_OFF && !avoid_D3) {
Roger Luethib933b4d2006-08-14 23:00:21 -07002523 iowrite8(ioread8(ioaddr + StickyHW) | 0x03, ioaddr + StickyHW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
Francois Romieue92b9b32012-01-07 22:58:27 +01002525 pci_wake_from_d3(pdev, true);
2526 pci_set_power_state(pdev, PCI_D3hot);
2527 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528}
2529
Francois Romieue92b9b32012-01-07 22:58:27 +01002530#ifdef CONFIG_PM_SLEEP
2531static int rhine_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532{
Alexey Charkovf7630d12014-04-22 19:28:08 +04002533 struct net_device *dev = dev_get_drvdata(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535
2536 if (!netif_running(dev))
2537 return 0;
2538
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002539 rhine_task_disable(rp);
2540 rhine_irq_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002541 napi_disable(&rp->napi);
Francois Romieu32b0f532008-07-11 00:30:14 +02002542
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543 netif_device_detach(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544
Alexey Charkovf7630d12014-04-22 19:28:08 +04002545 if (dev_is_pci(device))
Alexey Charkov2d283862014-04-22 19:28:09 +04002546 rhine_shutdown_pci(to_pci_dev(device));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548 return 0;
2549}
2550
Francois Romieue92b9b32012-01-07 22:58:27 +01002551static int rhine_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552{
Alexey Charkovf7630d12014-04-22 19:28:08 +04002553 struct net_device *dev = dev_get_drvdata(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555
2556 if (!netif_running(dev))
2557 return 0;
2558
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 enable_mmio(rp->pioaddr, rp->quirks);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 rhine_power_init(dev);
2561 free_tbufs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562 alloc_tbufs(dev);
françois romieu8709bb22015-05-01 22:14:41 +02002563 rhine_reset_rbufs(rp);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002564 rhine_task_enable(rp);
2565 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566 init_registers(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002567 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568
2569 netif_device_attach(dev);
2570
2571 return 0;
2572}
Francois Romieue92b9b32012-01-07 22:58:27 +01002573
2574static SIMPLE_DEV_PM_OPS(rhine_pm_ops, rhine_suspend, rhine_resume);
2575#define RHINE_PM_OPS (&rhine_pm_ops)
2576
2577#else
2578
2579#define RHINE_PM_OPS NULL
2580
2581#endif /* !CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002582
Alexey Charkov2d283862014-04-22 19:28:09 +04002583static struct pci_driver rhine_driver_pci = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584 .name = DRV_NAME,
2585 .id_table = rhine_pci_tbl,
Alexey Charkov2d283862014-04-22 19:28:09 +04002586 .probe = rhine_init_one_pci,
2587 .remove = rhine_remove_one_pci,
2588 .shutdown = rhine_shutdown_pci,
Francois Romieue92b9b32012-01-07 22:58:27 +01002589 .driver.pm = RHINE_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002590};
2591
Alexey Charkov2d283862014-04-22 19:28:09 +04002592static struct platform_driver rhine_driver_platform = {
2593 .probe = rhine_init_one_platform,
2594 .remove = rhine_remove_one_platform,
2595 .driver = {
2596 .name = DRV_NAME,
Alexey Charkov2d283862014-04-22 19:28:09 +04002597 .of_match_table = rhine_of_tbl,
2598 .pm = RHINE_PM_OPS,
2599 }
2600};
2601
Sachin Kamat77273ea2013-08-07 16:08:16 +05302602static struct dmi_system_id rhine_dmi_table[] __initdata = {
Roger Luethie84df482007-03-06 19:57:37 +01002603 {
2604 .ident = "EPIA-M",
2605 .matches = {
2606 DMI_MATCH(DMI_BIOS_VENDOR, "Award Software International, Inc."),
2607 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2608 },
2609 },
2610 {
2611 .ident = "KV7",
2612 .matches = {
2613 DMI_MATCH(DMI_BIOS_VENDOR, "Phoenix Technologies, LTD"),
2614 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2615 },
2616 },
2617 { NULL }
2618};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619
2620static int __init rhine_init(void)
2621{
Alexey Charkov2d283862014-04-22 19:28:09 +04002622 int ret_pci, ret_platform;
2623
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624/* when a module, this is printed whether or not devices are found in probe */
2625#ifdef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +00002626 pr_info("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627#endif
Roger Luethie84df482007-03-06 19:57:37 +01002628 if (dmi_check_system(rhine_dmi_table)) {
2629 /* these BIOSes fail at PXE boot if chip is in D3 */
Rusty Russelleb939922011-12-19 14:08:01 +00002630 avoid_D3 = true;
Joe Perchesdf4511f2011-04-16 14:15:25 +00002631 pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
Roger Luethie84df482007-03-06 19:57:37 +01002632 }
2633 else if (avoid_D3)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002634 pr_info("avoid_D3 set\n");
Roger Luethie84df482007-03-06 19:57:37 +01002635
Alexey Charkov2d283862014-04-22 19:28:09 +04002636 ret_pci = pci_register_driver(&rhine_driver_pci);
2637 ret_platform = platform_driver_register(&rhine_driver_platform);
2638 if ((ret_pci < 0) && (ret_platform < 0))
2639 return ret_pci;
2640
2641 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642}
2643
2644
2645static void __exit rhine_cleanup(void)
2646{
Alexey Charkov2d283862014-04-22 19:28:09 +04002647 platform_driver_unregister(&rhine_driver_platform);
2648 pci_unregister_driver(&rhine_driver_pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649}
2650
2651
2652module_init(rhine_init);
2653module_exit(rhine_cleanup);