blob: de0e22322c76ed649c2f36266e65247ed9d02c28 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020053 i915_reg_t adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010070 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
72 u32 tmp;
Imre Deak1c8fdda2016-02-12 18:55:15 +020073 bool ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +080074
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +020075 if (!intel_display_power_get_if_enabled(dev_priv,
76 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020077 return false;
78
Imre Deak1c8fdda2016-02-12 18:55:15 +020079 ret = false;
80
Daniel Vettere403fc92012-07-02 13:41:21 +020081 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080082
Daniel Vettere403fc92012-07-02 13:41:21 +020083 if (!(tmp & ADPA_DAC_ENABLE))
Imre Deak1c8fdda2016-02-12 18:55:15 +020084 goto out;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070085
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010086 if (HAS_PCH_CPT(dev_priv))
Daniel Vettere403fc92012-07-02 13:41:21 +020087 *pipe = PORT_TO_PIPE_CPT(tmp);
88 else
89 *pipe = PORT_TO_PIPE(tmp);
90
Imre Deak1c8fdda2016-02-12 18:55:15 +020091 ret = true;
92out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +020093 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak1c8fdda2016-02-12 18:55:15 +020094
95 return ret;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070096}
97
Ville Syrjälä6801c182013-09-24 14:24:05 +030098static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070099{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100100 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700101 struct intel_crt *crt = intel_encoder_to_crt(encoder);
102 u32 tmp, flags = 0;
103
104 tmp = I915_READ(crt->adpa_reg);
105
106 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
107 flags |= DRM_MODE_FLAG_PHSYNC;
108 else
109 flags |= DRM_MODE_FLAG_NHSYNC;
110
111 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
112 flags |= DRM_MODE_FLAG_PVSYNC;
113 else
114 flags |= DRM_MODE_FLAG_NVSYNC;
115
Ville Syrjälä6801c182013-09-24 14:24:05 +0300116 return flags;
117}
118
119static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300121{
Ville Syrjäläe1214b92017-10-27 22:31:23 +0300122 pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
123
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200124 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300125
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200126 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700127}
128
Ville Syrjälä6801c182013-09-24 14:24:05 +0300129static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200130 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300131{
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200132 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
133
Ville Syrjälä6801c182013-09-24 14:24:05 +0300134 intel_ddi_get_config(encoder, pipe_config);
135
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200136 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300137 DRM_MODE_FLAG_NHSYNC |
138 DRM_MODE_FLAG_PVSYNC |
139 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200140 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200141
142 pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300143}
144
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200145/* Note: The caller is required to filter out dpms modes not supported by the
146 * platform. */
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200147static void intel_crt_set_dpms(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300148 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200149 int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800150{
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000151 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200152 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200153 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
154 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200155 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800156
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000157 if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200158 adpa = ADPA_HOTPLUG_BITS;
159 else
160 adpa = 0;
161
162 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
163 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
164 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
165 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
166
167 /* For CPT allow 3 pipe config, for others just use A or B */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100168 if (HAS_PCH_LPT(dev_priv))
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200169 ; /* Those bits don't exist here */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100170 else if (HAS_PCH_CPT(dev_priv))
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200171 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
172 else if (crtc->pipe == 0)
173 adpa |= ADPA_PIPE_A_SELECT;
174 else
175 adpa |= ADPA_PIPE_B_SELECT;
176
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100177 if (!HAS_PCH_SPLIT(dev_priv))
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200178 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700179
Akshay Joshi0206e352011-08-16 15:34:10 -0400180 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800181 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200182 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800183 break;
184 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200185 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800186 break;
187 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200188 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800189 break;
190 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200191 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800192 break;
193 }
194
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200195 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200196}
197
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200198static void intel_disable_crt(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300199 const struct intel_crtc_state *old_crtc_state,
200 const struct drm_connector_state *old_conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400201{
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200202 intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF);
Adam Jackson637f44d2013-03-25 15:40:05 -0400203}
204
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200205static void pch_disable_crt(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300206 const struct intel_crtc_state *old_crtc_state,
207 const struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300208{
209}
210
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200211static void pch_post_disable_crt(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300212 const struct intel_crtc_state *old_crtc_state,
213 const struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300214{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200215 intel_disable_crt(encoder, old_crtc_state, old_conn_state);
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300216}
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300217
Jani Nikula3daa3ce2017-10-05 13:52:11 +0300218static void hsw_disable_crt(struct intel_encoder *encoder,
219 const struct intel_crtc_state *old_crtc_state,
220 const struct drm_connector_state *old_conn_state)
221{
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200222 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula3daa3ce2017-10-05 13:52:11 +0300223
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200224 WARN_ON(!old_crtc_state->has_pch_encoder);
Jani Nikula3daa3ce2017-10-05 13:52:11 +0300225
226 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
227}
228
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200229static void hsw_post_disable_crt(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300230 const struct intel_crtc_state *old_crtc_state,
231 const struct drm_connector_state *old_conn_state)
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200232{
233 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
234
235 pch_post_disable_crt(encoder, old_crtc_state, old_conn_state);
236
237 lpt_disable_pch_transcoder(dev_priv);
238 lpt_disable_iclkip(dev_priv);
239
240 intel_ddi_fdi_post_disable(encoder, old_crtc_state, old_conn_state);
Jani Nikula3daa3ce2017-10-05 13:52:11 +0300241
242 WARN_ON(!old_crtc_state->has_pch_encoder);
243
244 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200245}
246
Jani Nikula51c4fa62017-10-05 13:52:10 +0300247static void hsw_pre_pll_enable_crt(struct intel_encoder *encoder,
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200248 const struct intel_crtc_state *crtc_state,
Jani Nikula51c4fa62017-10-05 13:52:10 +0300249 const struct drm_connector_state *conn_state)
250{
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200251 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula51c4fa62017-10-05 13:52:10 +0300252
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200253 WARN_ON(!crtc_state->has_pch_encoder);
Jani Nikula51c4fa62017-10-05 13:52:10 +0300254
255 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
256}
257
258static void hsw_pre_enable_crt(struct intel_encoder *encoder,
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200259 const struct intel_crtc_state *crtc_state,
Jani Nikula51c4fa62017-10-05 13:52:10 +0300260 const struct drm_connector_state *conn_state)
261{
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200262 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
263 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
264 enum pipe pipe = crtc->pipe;
Jani Nikula51c4fa62017-10-05 13:52:10 +0300265
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200266 WARN_ON(!crtc_state->has_pch_encoder);
Jani Nikula51c4fa62017-10-05 13:52:10 +0300267
268 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jani Nikula27d81c22017-10-05 13:52:13 +0300269
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200270 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jani Nikula51c4fa62017-10-05 13:52:10 +0300271}
272
273static void hsw_enable_crt(struct intel_encoder *encoder,
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200274 const struct intel_crtc_state *crtc_state,
Jani Nikula51c4fa62017-10-05 13:52:10 +0300275 const struct drm_connector_state *conn_state)
276{
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200277 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
278 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
279 enum pipe pipe = crtc->pipe;
Jani Nikula51c4fa62017-10-05 13:52:10 +0300280
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200281 WARN_ON(!crtc_state->has_pch_encoder);
Jani Nikula51c4fa62017-10-05 13:52:10 +0300282
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200283 intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
Jani Nikula51c4fa62017-10-05 13:52:10 +0300284
285 intel_wait_for_vblank(dev_priv, pipe);
286 intel_wait_for_vblank(dev_priv, pipe);
287 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
288 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
289}
290
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200291static void intel_enable_crt(struct intel_encoder *encoder,
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200292 const struct intel_crtc_state *crtc_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300293 const struct drm_connector_state *conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400294{
Ville Syrjäläc249f1f2017-10-31 22:51:19 +0200295 intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
Adam Jackson637f44d2013-03-25 15:40:05 -0400296}
297
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000298static enum drm_mode_status
299intel_crt_mode_valid(struct drm_connector *connector,
300 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800301{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800302 struct drm_device *dev = connector->dev;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100303 struct drm_i915_private *dev_priv = to_i915(dev);
304 int max_dotclk = dev_priv->max_dotclk_freq;
Ville Syrjälädebded82016-02-17 21:41:13 +0200305 int max_clock;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800306
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800307 if (mode->clock < 25000)
308 return MODE_CLOCK_LOW;
309
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100310 if (HAS_PCH_LPT(dev_priv))
Ville Syrjälädebded82016-02-17 21:41:13 +0200311 max_clock = 180000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +0100312 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälädebded82016-02-17 21:41:13 +0200313 /*
314 * 270 MHz due to current DPLL limits,
315 * DAC limit supposedly 355 MHz.
316 */
317 max_clock = 270000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100318 else if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800319 max_clock = 400000;
Ville Syrjälädebded82016-02-17 21:41:13 +0200320 else
321 max_clock = 350000;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800322 if (mode->clock > max_clock)
323 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800324
Mika Kaholaf8700b32016-02-02 15:16:42 +0200325 if (mode->clock > max_dotclk)
326 return MODE_CLOCK_HIGH;
327
Paulo Zanonid4b19312012-11-29 11:29:32 -0200328 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100329 if (HAS_PCH_LPT(dev_priv) &&
Paulo Zanonid4b19312012-11-29 11:29:32 -0200330 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
331 return MODE_CLOCK_HIGH;
332
Jesse Barnes79e53942008-11-07 14:24:08 -0800333 return MODE_OK;
334}
335
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100336static bool intel_crt_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200337 struct intel_crtc_state *pipe_config,
338 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800339{
Jani Nikula2f26cdc2017-10-17 17:03:13 +0300340 return true;
341}
342
343static bool pch_crt_compute_config(struct intel_encoder *encoder,
344 struct intel_crtc_state *pipe_config,
345 struct drm_connector_state *conn_state)
346{
347 pipe_config->has_pch_encoder = true;
348
349 return true;
350}
351
352static bool hsw_crt_compute_config(struct intel_encoder *encoder,
353 struct intel_crtc_state *pipe_config,
354 struct drm_connector_state *conn_state)
355{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100356 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100357
Jani Nikula2f26cdc2017-10-17 17:03:13 +0300358 pipe_config->has_pch_encoder = true;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100359
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200360 /* LPT FDI RX only supports 8bpc. */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100361 if (HAS_PCH_LPT(dev_priv)) {
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200362 if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
363 DRM_DEBUG_KMS("LPT only supports 24bpp\n");
364 return false;
365 }
366
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200367 pipe_config->pipe_bpp = 24;
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200368 }
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200369
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200370 /* FDI must always be 2.7 GHz */
Jani Nikula2f26cdc2017-10-17 17:03:13 +0300371 pipe_config->port_clock = 135000 * 2;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100372
Jesse Barnes79e53942008-11-07 14:24:08 -0800373 return true;
374}
375
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500376static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800377{
378 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800379 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100380 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800381 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800382 bool ret;
383
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800384 /* The first time through, trigger an explicit detection cycle */
385 if (crt->force_hotplug_required) {
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100386 bool turn_off_dac = HAS_PCH_SPLIT(dev_priv);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800387 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800388
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800389 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000390
Ville Syrjäläca54b812013-01-25 21:44:42 +0200391 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800392 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000393
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800394 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
395 if (turn_off_dac)
396 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800397
Ville Syrjäläca54b812013-01-25 21:44:42 +0200398 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800399
Chris Wilsone1672d12016-06-30 15:32:49 +0100400 if (intel_wait_for_register(dev_priv,
401 crt->adpa_reg,
402 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
403 1000))
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800404 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800406 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200407 I915_WRITE(crt->adpa_reg, save_adpa);
408 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800409 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800410 }
411
Zhenyu Wang2c072452009-06-05 15:38:42 +0800412 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200413 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800414 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800415 ret = true;
416 else
417 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800418 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419
Zhenyu Wang2c072452009-06-05 15:38:42 +0800420 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800421}
422
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700423static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
424{
425 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200426 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100427 struct drm_i915_private *dev_priv = to_i915(dev);
Lyudeb236d7c82016-06-21 17:03:43 -0400428 bool reenable_hpd;
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700429 u32 adpa;
430 bool ret;
431 u32 save_adpa;
432
Lyudeb236d7c82016-06-21 17:03:43 -0400433 /*
434 * Doing a force trigger causes a hpd interrupt to get sent, which can
435 * get us stuck in a loop if we're polling:
436 * - We enable power wells and reset the ADPA
437 * - output_poll_exec does force probe on VGA, triggering a hpd
438 * - HPD handler waits for poll to unlock dev->mode_config.mutex
439 * - output_poll_exec shuts off the ADPA, unlocks
440 * dev->mode_config.mutex
441 * - HPD handler runs, resets ADPA and brings us back to the start
442 *
443 * Just disable HPD interrupts here to prevent this
444 */
445 reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);
446
Ville Syrjäläca54b812013-01-25 21:44:42 +0200447 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700448 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
449
450 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
451
Ville Syrjäläca54b812013-01-25 21:44:42 +0200452 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700453
Chris Wilsona522ae42016-06-30 15:32:50 +0100454 if (intel_wait_for_register(dev_priv,
455 crt->adpa_reg,
456 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
457 1000)) {
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700458 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200459 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700460 }
461
462 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200463 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700464 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
465 ret = true;
466 else
467 ret = false;
468
469 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
470
Lyudeb236d7c82016-06-21 17:03:43 -0400471 if (reenable_hpd)
472 intel_hpd_enable(dev_priv, crt->base.hpd_pin);
473
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700474 return ret;
475}
476
Jesse Barnes79e53942008-11-07 14:24:08 -0800477static bool intel_crt_detect_hotplug(struct drm_connector *connector)
478{
479 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100480 struct drm_i915_private *dev_priv = to_i915(dev);
Egbert Eich0706f172015-09-23 16:15:27 +0200481 u32 stat;
Adam Jackson7a772c42010-05-24 16:46:29 -0400482 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800483 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800484
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100485 if (HAS_PCH_SPLIT(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500486 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800487
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +0100488 if (IS_VALLEYVIEW(dev_priv))
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700489 return valleyview_crt_detect_hotplug(connector);
490
Zhao Yakui771cb082009-03-03 18:07:52 +0800491 /*
492 * On 4 series desktop, CRT detect sequence need to be done twice
493 * to get a reliable result.
494 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800495
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100496 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv))
Zhao Yakui771cb082009-03-03 18:07:52 +0800497 tries = 2;
498 else
499 tries = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800500
Zhao Yakui771cb082009-03-03 18:07:52 +0800501 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800502 /* turn on the FORCE_DETECT */
Egbert Eich0706f172015-09-23 16:15:27 +0200503 i915_hotplug_interrupt_update(dev_priv,
504 CRT_HOTPLUG_FORCE_DETECT,
505 CRT_HOTPLUG_FORCE_DETECT);
Zhao Yakui771cb082009-03-03 18:07:52 +0800506 /* wait for FORCE_DETECT to go off */
Chris Wilsonfd3790d2016-06-30 15:32:51 +0100507 if (intel_wait_for_register(dev_priv, PORT_HOTPLUG_EN,
508 CRT_HOTPLUG_FORCE_DETECT, 0,
509 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100510 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800511 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800512
Adam Jackson7a772c42010-05-24 16:46:29 -0400513 stat = I915_READ(PORT_HOTPLUG_STAT);
514 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
515 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516
Adam Jackson7a772c42010-05-24 16:46:29 -0400517 /* clear the interrupt we just generated, if any */
518 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
519
Egbert Eich0706f172015-09-23 16:15:27 +0200520 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
Adam Jackson7a772c42010-05-24 16:46:29 -0400521
522 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523}
524
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300525static struct edid *intel_crt_get_edid(struct drm_connector *connector,
526 struct i2c_adapter *i2c)
527{
528 struct edid *edid;
529
530 edid = drm_get_edid(connector, i2c);
531
532 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
533 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
534 intel_gmbus_force_bit(i2c, true);
535 edid = drm_get_edid(connector, i2c);
536 intel_gmbus_force_bit(i2c, false);
537 }
538
539 return edid;
540}
541
542/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
543static int intel_crt_ddc_get_modes(struct drm_connector *connector,
544 struct i2c_adapter *adapter)
545{
546 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300547 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300548
549 edid = intel_crt_get_edid(connector, adapter);
550 if (!edid)
551 return 0;
552
Jani Nikulaebda95a2012-10-19 14:51:51 +0300553 ret = intel_connector_update_modes(connector, edid);
554 kfree(edid);
555
556 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300557}
558
David Müllerf5afcd32011-01-06 12:29:32 +0000559static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800560{
David Müllerf5afcd32011-01-06 12:29:32 +0000561 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100562 struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200563 struct edid *edid;
564 struct i2c_adapter *i2c;
Ander Conselvan de Oliveirac96b63a2017-01-20 16:28:42 +0200565 bool ret = false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800566
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200567 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800568
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300569 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300570 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000571
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200572 if (edid) {
573 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
574
David Müllerf5afcd32011-01-06 12:29:32 +0000575 /*
576 * This may be a DVI-I connector with a shared DDC
577 * link between analog and digital outputs, so we
578 * have to check the EDID input spec of the attached device.
579 */
David Müllerf5afcd32011-01-06 12:29:32 +0000580 if (!is_digital) {
581 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
Ander Conselvan de Oliveirac96b63a2017-01-20 16:28:42 +0200582 ret = true;
583 } else {
584 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
David Müllerf5afcd32011-01-06 12:29:32 +0000585 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200586 } else {
587 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100588 }
589
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200590 kfree(edid);
591
Ander Conselvan de Oliveirac96b63a2017-01-20 16:28:42 +0200592 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800593}
594
Ma Linge4a5d54f2009-05-26 11:31:00 +0800595static enum drm_connector_status
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100596intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
Ma Linge4a5d54f2009-05-26 11:31:00 +0800597{
Chris Wilson71731882011-04-19 23:10:58 +0100598 struct drm_device *dev = crt->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100599 struct drm_i915_private *dev_priv = to_i915(dev);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800600 uint32_t save_bclrpat;
601 uint32_t save_vtotal;
602 uint32_t vtotal, vactive;
603 uint32_t vsample;
604 uint32_t vblank, vblank_start, vblank_end;
605 uint32_t dsl;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200606 i915_reg_t bclrpat_reg, vtotal_reg,
607 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
Ma Linge4a5d54f2009-05-26 11:31:00 +0800608 uint8_t st00;
609 enum drm_connector_status status;
610
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100611 DRM_DEBUG_KMS("starting load-detect on CRT\n");
612
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800613 bclrpat_reg = BCLRPAT(pipe);
614 vtotal_reg = VTOTAL(pipe);
615 vblank_reg = VBLANK(pipe);
616 vsync_reg = VSYNC(pipe);
617 pipeconf_reg = PIPECONF(pipe);
618 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800619
620 save_bclrpat = I915_READ(bclrpat_reg);
621 save_vtotal = I915_READ(vtotal_reg);
622 vblank = I915_READ(vblank_reg);
623
624 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
625 vactive = (save_vtotal & 0x7ff) + 1;
626
627 vblank_start = (vblank & 0xfff) + 1;
628 vblank_end = ((vblank >> 16) & 0xfff) + 1;
629
630 /* Set the border color to purple. */
631 I915_WRITE(bclrpat_reg, 0x500050);
632
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100633 if (!IS_GEN2(dev_priv)) {
Ma Linge4a5d54f2009-05-26 11:31:00 +0800634 uint32_t pipeconf = I915_READ(pipeconf_reg);
635 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100636 POSTING_READ(pipeconf_reg);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800637 /* Wait for next Vblank to substitue
638 * border color for Color info */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +0200639 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200640 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800641 status = ((st00 & (1 << 4)) != 0) ?
642 connector_status_connected :
643 connector_status_disconnected;
644
645 I915_WRITE(pipeconf_reg, pipeconf);
646 } else {
647 bool restore_vblank = false;
648 int count, detect;
649
650 /*
651 * If there isn't any border, add some.
652 * Yes, this will flicker
653 */
654 if (vblank_start <= vactive && vblank_end >= vtotal) {
655 uint32_t vsync = I915_READ(vsync_reg);
656 uint32_t vsync_start = (vsync & 0xffff) + 1;
657
658 vblank_start = vsync_start;
659 I915_WRITE(vblank_reg,
660 (vblank_start - 1) |
661 ((vblank_end - 1) << 16));
662 restore_vblank = true;
663 }
664 /* sample in the vertical border, selecting the larger one */
665 if (vblank_start - vactive >= vtotal - vblank_end)
666 vsample = (vblank_start + vactive) >> 1;
667 else
668 vsample = (vtotal + vblank_end) >> 1;
669
670 /*
671 * Wait for the border to be displayed
672 */
673 while (I915_READ(pipe_dsl_reg) >= vactive)
674 ;
675 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
676 ;
677 /*
678 * Watch ST00 for an entire scanline
679 */
680 detect = 0;
681 count = 0;
682 do {
683 count++;
684 /* Read the ST00 VGA status register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200685 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800686 if (st00 & (1 << 4))
687 detect++;
688 } while ((I915_READ(pipe_dsl_reg) == dsl));
689
690 /* restore vblank if necessary */
691 if (restore_vblank)
692 I915_WRITE(vblank_reg, vblank);
693 /*
694 * If more than 3/4 of the scanline detected a monitor,
695 * then it is assumed to be present. This works even on i830,
696 * where there isn't any way to force the border color across
697 * the screen
698 */
699 status = detect * 4 > count * 3 ?
700 connector_status_connected :
701 connector_status_disconnected;
702 }
703
704 /* Restore previous settings */
705 I915_WRITE(bclrpat_reg, save_bclrpat);
706
707 return status;
708}
709
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300710static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id)
711{
712 DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident);
713 return 1;
714}
715
716static const struct dmi_system_id intel_spurious_crt_detect[] = {
717 {
718 .callback = intel_spurious_crt_detect_dmi_callback,
719 .ident = "ACER ZGB",
720 .matches = {
721 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
722 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
723 },
724 },
Ville Syrjälä69a44b12016-09-26 12:20:46 +0300725 {
726 .callback = intel_spurious_crt_detect_dmi_callback,
727 .ident = "Intel DZ77BH-55K",
728 .matches = {
729 DMI_MATCH(DMI_BOARD_VENDOR, "Intel Corporation"),
730 DMI_MATCH(DMI_BOARD_NAME, "DZ77BH-55K"),
731 },
732 },
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300733 { }
734};
735
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200736static int
737intel_crt_detect(struct drm_connector *connector,
738 struct drm_modeset_acquire_ctx *ctx,
739 bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800740{
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000741 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000742 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200743 struct intel_encoder *intel_encoder = &crt->base;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200744 int status, ret;
Daniel Vettere95c8432012-04-20 21:03:36 +0200745 struct intel_load_detect_pipe tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800746
Chris Wilson164c8592013-07-20 20:27:08 +0100747 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300748 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100749 force);
750
Ville Syrjälä41657912018-03-22 19:41:35 +0200751 if (i915_modparams.load_detect_test) {
752 intel_display_power_get(dev_priv, intel_encoder->power_domain);
753 goto load_detect;
754 }
755
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300756 /* Skip machines without VGA that falsely report hotplug events */
757 if (dmi_check_system(intel_spurious_crt_detect))
758 return connector_status_disconnected;
759
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200760 intel_display_power_get(dev_priv, intel_encoder->power_domain);
Imre Deak671dedd2014-03-05 16:20:53 +0200761
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +0000762 if (I915_HAS_HOTPLUG(dev_priv)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200763 /* We can not rely on the HPD pin always being correctly wired
764 * up, for example many KVM do not pass it through, and so
765 * only trust an assertion that the monitor is connected.
766 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100767 if (intel_crt_detect_hotplug(connector)) {
768 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300769 status = connector_status_connected;
770 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200771 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800772 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800773 }
774
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300775 if (intel_crt_detect_ddc(connector)) {
776 status = connector_status_connected;
777 goto out;
778 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800779
Daniel Vetteraaa37732012-06-16 15:30:32 +0200780 /* Load detection is broken on HPD capable machines. Whoever wants a
781 * broken monitor (without edid) to work behind a broken kvm (that fails
782 * to have the right resistors for HP detection) needs to fix this up.
783 * For now just bail out. */
Ville Syrjälä41657912018-03-22 19:41:35 +0200784 if (I915_HAS_HOTPLUG(dev_priv)) {
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300785 status = connector_status_disconnected;
786 goto out;
787 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200788
Ville Syrjälä41657912018-03-22 19:41:35 +0200789load_detect:
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300790 if (!force) {
791 status = connector->status;
792 goto out;
793 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100794
Ma Linge4a5d54f2009-05-26 11:31:00 +0800795 /* for pre-945g platforms use load detect */
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200796 ret = intel_get_load_detect_pipe(connector, NULL, &tmp, ctx);
797 if (ret > 0) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200798 if (intel_crt_detect_ddc(connector))
799 status = connector_status_connected;
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000800 else if (INTEL_GEN(dev_priv) < 4)
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100801 status = intel_crt_load_detect(crt,
802 to_intel_crtc(connector->state->crtc)->pipe);
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000803 else if (i915_modparams.load_detect_test)
Maarten Lankhorst32fff612016-03-01 17:04:01 +0100804 status = connector_status_disconnected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100805 else
806 status = connector_status_unknown;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200807 intel_release_load_detect_pipe(connector, &tmp, ctx);
Chris Wilson2927e422018-02-08 16:39:39 +0000808 } else if (ret == 0) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200809 status = connector_status_unknown;
Chris Wilson2927e422018-02-08 16:39:39 +0000810 } else {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200811 status = ret;
Chris Wilson2927e422018-02-08 16:39:39 +0000812 }
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300813
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300814out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200815 intel_display_power_put(dev_priv, intel_encoder->power_domain);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800816 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800817}
818
819static void intel_crt_destroy(struct drm_connector *connector)
820{
Jesse Barnes79e53942008-11-07 14:24:08 -0800821 drm_connector_cleanup(connector);
822 kfree(connector);
823}
824
825static int intel_crt_get_modes(struct drm_connector *connector)
826{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800827 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100828 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak671dedd2014-03-05 16:20:53 +0200829 struct intel_crt *crt = intel_attached_crt(connector);
830 struct intel_encoder *intel_encoder = &crt->base;
Chris Wilson890f3352010-09-14 16:46:59 +0100831 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800832 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800833
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200834 intel_display_power_get(dev_priv, intel_encoder->power_domain);
Imre Deak671dedd2014-03-05 16:20:53 +0200835
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300836 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300837 ret = intel_crt_ddc_get_modes(connector, i2c);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100838 if (ret || !IS_G4X(dev_priv))
Imre Deak671dedd2014-03-05 16:20:53 +0200839 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800840
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800841 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Jani Nikula988c7012015-03-27 00:20:19 +0200842 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200843 ret = intel_crt_ddc_get_modes(connector, i2c);
844
845out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200846 intel_display_power_put(dev_priv, intel_encoder->power_domain);
Imre Deak671dedd2014-03-05 16:20:53 +0200847
848 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800849}
850
Lyude9504a892016-06-21 17:03:42 -0400851void intel_crt_reset(struct drm_encoder *encoder)
Chris Wilsonf3269052011-01-24 15:17:08 +0000852{
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000853 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Lyude28cf71c2016-06-21 17:03:41 -0400854 struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
Chris Wilsonf3269052011-01-24 15:17:08 +0000855
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000856 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200857 u32 adpa;
858
Ville Syrjäläca54b812013-01-25 21:44:42 +0200859 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200860 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
861 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200862 I915_WRITE(crt->adpa_reg, adpa);
863 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200864
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300865 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000866 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200867 }
868
Chris Wilsonf3269052011-01-24 15:17:08 +0000869}
870
Jesse Barnes79e53942008-11-07 14:24:08 -0800871/*
872 * Routines for controlling stuff on the analog port
873 */
874
Jesse Barnes79e53942008-11-07 14:24:08 -0800875static const struct drm_connector_funcs intel_crt_connector_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800876 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +0100877 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +0100878 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -0800879 .destroy = intel_crt_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -0800880 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200881 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -0800882};
883
884static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200885 .detect_ctx = intel_crt_detect,
Jesse Barnes79e53942008-11-07 14:24:08 -0800886 .mode_valid = intel_crt_mode_valid,
887 .get_modes = intel_crt_get_modes,
Jesse Barnes79e53942008-11-07 14:24:08 -0800888};
889
Jesse Barnes79e53942008-11-07 14:24:08 -0800890static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Lyude28cf71c2016-06-21 17:03:41 -0400891 .reset = intel_crt_reset,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100892 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800893};
894
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +0200895void intel_crt_init(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -0800896{
897 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000898 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800899 struct intel_connector *intel_connector;
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200900 i915_reg_t adpa_reg;
901 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800902
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100903 if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200904 adpa_reg = PCH_ADPA;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +0100905 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200906 adpa_reg = VLV_ADPA;
907 else
908 adpa_reg = ADPA;
909
910 adpa = I915_READ(adpa_reg);
911 if ((adpa & ADPA_DAC_ENABLE) == 0) {
912 /*
913 * On some machines (some IVB at least) CRT can be
914 * fused off, but there's no known fuse bit to
915 * indicate that. On these machine the ADPA register
916 * works normally, except the DAC enable bit won't
917 * take. So the only way to tell is attempt to enable
918 * it and see what happens.
919 */
920 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
921 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
922 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
923 return;
924 I915_WRITE(adpa_reg, adpa);
925 }
926
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000927 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
928 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800929 return;
930
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300931 intel_connector = intel_connector_alloc();
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800932 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000933 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800934 return;
935 }
936
937 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400938 crt->connector = intel_connector;
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +0200939 drm_connector_init(&dev_priv->drm, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800940 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
941
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +0200942 drm_encoder_init(&dev_priv->drm, &crt->base.base, &intel_crt_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +0300943 DRM_MODE_ENCODER_DAC, "CRT");
Jesse Barnes79e53942008-11-07 14:24:08 -0800944
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000945 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800946
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000947 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200948 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100949 if (IS_I830(dev_priv))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300950 crt->base.crtc_mask = (1 << 0);
951 else
Keith Packard08268742012-08-13 21:34:45 -0700952 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300953
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100954 if (IS_GEN2(dev_priv))
Daniel Vetterdbb02572012-01-28 14:49:23 +0100955 connector->interlace_allowed = 0;
956 else
957 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800958 connector->doublescan_allowed = 0;
959
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200960 crt->adpa_reg = adpa_reg;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700961
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200962 crt->base.power_domain = POWER_DOMAIN_PORT_CRT;
963
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +0000964 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälädba14b22018-01-17 21:21:46 +0200965 !dmi_check_system(intel_spurious_crt_detect)) {
Egbert Eich1d843f92013-02-25 12:06:49 -0500966 crt->base.hpd_pin = HPD_CRT;
Ville Syrjälädba14b22018-01-17 21:21:46 +0200967 crt->base.hotplug = intel_encoder_hotplug;
968 }
Jani Nikulac5ce4ef2017-10-05 13:52:14 +0300969
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100970 if (HAS_DDI(dev_priv)) {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700971 crt->base.port = PORT_E;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200972 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200973 crt->base.get_hw_state = intel_ddi_get_hw_state;
Jani Nikula2f26cdc2017-10-17 17:03:13 +0300974 crt->base.compute_config = hsw_crt_compute_config;
Jani Nikula51c4fa62017-10-05 13:52:10 +0300975 crt->base.pre_pll_enable = hsw_pre_pll_enable_crt;
976 crt->base.pre_enable = hsw_pre_enable_crt;
977 crt->base.enable = hsw_enable_crt;
Jani Nikula3daa3ce2017-10-05 13:52:11 +0300978 crt->base.disable = hsw_disable_crt;
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200979 crt->base.post_disable = hsw_post_disable_crt;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200980 } else {
Jani Nikulac5ce4ef2017-10-05 13:52:14 +0300981 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikula2f26cdc2017-10-17 17:03:13 +0300982 crt->base.compute_config = pch_crt_compute_config;
Jani Nikulac5ce4ef2017-10-05 13:52:14 +0300983 crt->base.disable = pch_disable_crt;
984 crt->base.post_disable = pch_post_disable_crt;
985 } else {
Jani Nikula2f26cdc2017-10-17 17:03:13 +0300986 crt->base.compute_config = intel_crt_compute_config;
Jani Nikulac5ce4ef2017-10-05 13:52:14 +0300987 crt->base.disable = intel_disable_crt;
988 }
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700989 crt->base.port = PORT_NONE;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200990 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200991 crt->base.get_hw_state = intel_crt_get_hw_state;
Jani Nikula51c4fa62017-10-05 13:52:10 +0300992 crt->base.enable = intel_enable_crt;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200993 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200994 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200995
Jesse Barnes79e53942008-11-07 14:24:08 -0800996 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
997
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +0000998 if (!I915_HAS_HOTPLUG(dev_priv))
Egbert Eich821450c2013-04-16 13:36:55 +0200999 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001000
Keith Packarde7dbb2f2010-11-16 16:03:53 +08001001 /*
1002 * Configure the automatic hotplug detection stuff
1003 */
1004 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +08001005
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001006 /*
Damien Lespiau3e683202012-12-11 18:48:29 +00001007 * TODO: find a proper way to discover whether we need to set the the
1008 * polarity and link reversal bits or not, instead of relying on the
1009 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001010 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001011 if (HAS_PCH_LPT(dev_priv)) {
Damien Lespiau3e683202012-12-11 18:48:29 +00001012 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
1013 FDI_RX_LINK_REVERSAL_OVERRIDE;
1014
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001015 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
Damien Lespiau3e683202012-12-11 18:48:29 +00001016 }
Daniel Vetter754970e2014-01-16 22:28:44 +01001017
Lyude28cf71c2016-06-21 17:03:41 -04001018 intel_crt_reset(&crt->base.base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001019}