blob: 0d06177252c7304a1754a99c5d49497a000367fb [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Joerg Roedeldb3c33c2011-09-27 15:57:13 +02002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI Express I/O Virtualization (IOV) support
Joerg Roedeldb3c33c2011-09-27 15:57:13 +02004 * Address Translation Service 1.0
Joerg Roedelc320b972011-09-27 15:57:15 +02005 * Page Request Interface added by Joerg Roedel <joerg.roedel@amd.com>
Joerg Roedel086ac112011-09-27 15:57:16 +02006 * PASID support added by Joerg Roedel <joerg.roedel@amd.com>
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06007 *
8 * Copyright (C) 2009 Intel Corporation, Yu Zhao <yu.zhao@intel.com>
9 * Copyright (C) 2011 Advanced Micro Devices,
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020010 */
11
Paul Gortmaker363c75d2011-05-27 09:37:25 -040012#include <linux/export.h>
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020013#include <linux/pci-ats.h>
14#include <linux/pci.h>
James Bottomley8c451942011-11-29 19:20:23 +000015#include <linux/slab.h>
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020016
17#include "pci.h"
18
Bjorn Helgaasafdd5962015-07-17 15:35:18 -050019void pci_ats_init(struct pci_dev *dev)
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020020{
21 int pos;
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020022
Gil Kupfercef74402018-05-10 17:56:02 -050023 if (pci_ats_disabled())
24 return;
25
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020026 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ATS);
27 if (!pos)
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -050028 return;
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020029
Bjorn Helgaasd544d752015-07-17 15:15:19 -050030 dev->ats_cap = pos;
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020031}
32
33/**
34 * pci_enable_ats - enable the ATS capability
35 * @dev: the PCI device
36 * @ps: the IOMMU page shift
37 *
38 * Returns 0 on success, or negative on failure.
39 */
40int pci_enable_ats(struct pci_dev *dev, int ps)
41{
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020042 u16 ctrl;
Bjorn Helgaasc39127d2015-07-17 15:38:13 -050043 struct pci_dev *pdev;
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020044
Bjorn Helgaasd544d752015-07-17 15:15:19 -050045 if (!dev->ats_cap)
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -050046 return -EINVAL;
47
Bjorn Helgaasf7ef1342015-07-20 09:23:37 -050048 if (WARN_ON(dev->ats_enabled))
Bjorn Helgaasa021f302015-07-17 15:43:27 -050049 return -EBUSY;
50
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020051 if (ps < PCI_ATS_MIN_STU)
52 return -EINVAL;
53
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -050054 /*
55 * Note that enabling ATS on a VF fails unless it's already enabled
56 * with the same STU on the PF.
57 */
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020058 ctrl = PCI_ATS_CTRL_ENABLE;
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -050059 if (dev->is_virtfn) {
Bjorn Helgaasc39127d2015-07-17 15:38:13 -050060 pdev = pci_physfn(dev);
Bjorn Helgaasd544d752015-07-17 15:15:19 -050061 if (pdev->ats_stu != ps)
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -050062 return -EINVAL;
63
Bjorn Helgaasd544d752015-07-17 15:15:19 -050064 atomic_inc(&pdev->ats_ref_cnt); /* count enabled VFs */
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -050065 } else {
Bjorn Helgaasd544d752015-07-17 15:15:19 -050066 dev->ats_stu = ps;
67 ctrl |= PCI_ATS_CTRL_STU(dev->ats_stu - PCI_ATS_MIN_STU);
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -050068 }
Bjorn Helgaasd544d752015-07-17 15:15:19 -050069 pci_write_config_word(dev, dev->ats_cap + PCI_ATS_CTRL, ctrl);
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020070
Bjorn Helgaasd544d752015-07-17 15:15:19 -050071 dev->ats_enabled = 1;
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020072 return 0;
73}
Joerg Roedeld4c06362011-09-27 15:57:14 +020074EXPORT_SYMBOL_GPL(pci_enable_ats);
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020075
76/**
77 * pci_disable_ats - disable the ATS capability
78 * @dev: the PCI device
79 */
80void pci_disable_ats(struct pci_dev *dev)
81{
Bjorn Helgaasc39127d2015-07-17 15:38:13 -050082 struct pci_dev *pdev;
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020083 u16 ctrl;
84
Bjorn Helgaasf7ef1342015-07-20 09:23:37 -050085 if (WARN_ON(!dev->ats_enabled))
Bjorn Helgaasa021f302015-07-17 15:43:27 -050086 return;
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020087
Bjorn Helgaasd544d752015-07-17 15:15:19 -050088 if (atomic_read(&dev->ats_ref_cnt))
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -050089 return; /* VFs still enabled */
90
91 if (dev->is_virtfn) {
Bjorn Helgaasc39127d2015-07-17 15:38:13 -050092 pdev = pci_physfn(dev);
Bjorn Helgaasd544d752015-07-17 15:15:19 -050093 atomic_dec(&pdev->ats_ref_cnt);
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -050094 }
95
Bjorn Helgaasd544d752015-07-17 15:15:19 -050096 pci_read_config_word(dev, dev->ats_cap + PCI_ATS_CTRL, &ctrl);
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020097 ctrl &= ~PCI_ATS_CTRL_ENABLE;
Bjorn Helgaasd544d752015-07-17 15:15:19 -050098 pci_write_config_word(dev, dev->ats_cap + PCI_ATS_CTRL, ctrl);
Joerg Roedeldb3c33c2011-09-27 15:57:13 +020099
Bjorn Helgaasd544d752015-07-17 15:15:19 -0500100 dev->ats_enabled = 0;
Joerg Roedeldb3c33c2011-09-27 15:57:13 +0200101}
Joerg Roedeld4c06362011-09-27 15:57:14 +0200102EXPORT_SYMBOL_GPL(pci_disable_ats);
Joerg Roedeldb3c33c2011-09-27 15:57:13 +0200103
Hao, Xudong1900ca12011-12-17 21:24:40 +0800104void pci_restore_ats_state(struct pci_dev *dev)
105{
106 u16 ctrl;
107
Bjorn Helgaasf7ef1342015-07-20 09:23:37 -0500108 if (!dev->ats_enabled)
Hao, Xudong1900ca12011-12-17 21:24:40 +0800109 return;
Hao, Xudong1900ca12011-12-17 21:24:40 +0800110
111 ctrl = PCI_ATS_CTRL_ENABLE;
112 if (!dev->is_virtfn)
Bjorn Helgaasd544d752015-07-17 15:15:19 -0500113 ctrl |= PCI_ATS_CTRL_STU(dev->ats_stu - PCI_ATS_MIN_STU);
114 pci_write_config_word(dev, dev->ats_cap + PCI_ATS_CTRL, ctrl);
Hao, Xudong1900ca12011-12-17 21:24:40 +0800115}
116EXPORT_SYMBOL_GPL(pci_restore_ats_state);
117
Joerg Roedeldb3c33c2011-09-27 15:57:13 +0200118/**
119 * pci_ats_queue_depth - query the ATS Invalidate Queue Depth
120 * @dev: the PCI device
121 *
122 * Returns the queue depth on success, or negative on failure.
123 *
124 * The ATS spec uses 0 in the Invalidate Queue Depth field to
125 * indicate that the function can accept 32 Invalidate Request.
126 * But here we use the `real' values (i.e. 1~32) for the Queue
127 * Depth; and 0 indicates the function shares the Queue with
128 * other functions (doesn't exclusively own a Queue).
129 */
130int pci_ats_queue_depth(struct pci_dev *dev)
131{
Bjorn Helgaasa71f9382015-07-20 09:24:32 -0500132 u16 cap;
133
Bjorn Helgaas3c765392015-07-17 15:30:26 -0500134 if (!dev->ats_cap)
135 return -EINVAL;
136
Joerg Roedeldb3c33c2011-09-27 15:57:13 +0200137 if (dev->is_virtfn)
138 return 0;
139
Bjorn Helgaasa71f9382015-07-20 09:24:32 -0500140 pci_read_config_word(dev, dev->ats_cap + PCI_ATS_CAP, &cap);
141 return PCI_ATS_CAP_QDEP(cap) ? PCI_ATS_CAP_QDEP(cap) : PCI_ATS_MAX_QDEP;
Joerg Roedeldb3c33c2011-09-27 15:57:13 +0200142}
Joerg Roedeld4c06362011-09-27 15:57:14 +0200143EXPORT_SYMBOL_GPL(pci_ats_queue_depth);
Joerg Roedelc320b972011-09-27 15:57:15 +0200144
Kuppuswamy Sathyanarayanan8c938dd2019-02-19 11:06:09 -0800145/**
146 * pci_ats_page_aligned - Return Page Aligned Request bit status.
147 * @pdev: the PCI device
148 *
149 * Returns 1, if the Untranslated Addresses generated by the device
150 * are always aligned or 0 otherwise.
151 *
152 * Per PCIe spec r4.0, sec 10.5.1.2, if the Page Aligned Request bit
153 * is set, it indicates the Untranslated Addresses generated by the
154 * device are always aligned to a 4096 byte boundary.
155 */
156int pci_ats_page_aligned(struct pci_dev *pdev)
157{
158 u16 cap;
159
160 if (!pdev->ats_cap)
161 return 0;
162
163 pci_read_config_word(pdev, pdev->ats_cap + PCI_ATS_CAP, &cap);
164
165 if (cap & PCI_ATS_CAP_PAGE_ALIGNED)
166 return 1;
167
168 return 0;
169}
170EXPORT_SYMBOL_GPL(pci_ats_page_aligned);
171
Joerg Roedelc320b972011-09-27 15:57:15 +0200172#ifdef CONFIG_PCI_PRI
173/**
174 * pci_enable_pri - Enable PRI capability
175 * @ pdev: PCI device structure
176 *
177 * Returns 0 on success, negative value on error
178 */
179int pci_enable_pri(struct pci_dev *pdev, u32 reqs)
180{
181 u16 control, status;
182 u32 max_requests;
183 int pos;
184
Jean-Philippe Bruckera4f4fa62017-05-30 09:25:48 -0700185 if (WARN_ON(pdev->pri_enabled))
186 return -EBUSY;
187
Alex Williamson69166fb2011-11-02 14:07:15 -0600188 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc320b972011-09-27 15:57:15 +0200189 if (!pos)
190 return -EINVAL;
191
Alex Williamson91f57d52011-11-11 10:07:36 -0700192 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
CQ Tang4ebeb1e2017-05-30 09:25:49 -0700193 if (!(status & PCI_PRI_STATUS_STOPPED))
Joerg Roedelc320b972011-09-27 15:57:15 +0200194 return -EBUSY;
195
Alex Williamson91f57d52011-11-11 10:07:36 -0700196 pci_read_config_dword(pdev, pos + PCI_PRI_MAX_REQ, &max_requests);
Joerg Roedelc320b972011-09-27 15:57:15 +0200197 reqs = min(max_requests, reqs);
CQ Tang4ebeb1e2017-05-30 09:25:49 -0700198 pdev->pri_reqs_alloc = reqs;
Alex Williamson91f57d52011-11-11 10:07:36 -0700199 pci_write_config_dword(pdev, pos + PCI_PRI_ALLOC_REQ, reqs);
Joerg Roedelc320b972011-09-27 15:57:15 +0200200
CQ Tang4ebeb1e2017-05-30 09:25:49 -0700201 control = PCI_PRI_CTRL_ENABLE;
Alex Williamson91f57d52011-11-11 10:07:36 -0700202 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedelc320b972011-09-27 15:57:15 +0200203
Jean-Philippe Bruckera4f4fa62017-05-30 09:25:48 -0700204 pdev->pri_enabled = 1;
205
Joerg Roedelc320b972011-09-27 15:57:15 +0200206 return 0;
207}
208EXPORT_SYMBOL_GPL(pci_enable_pri);
209
210/**
211 * pci_disable_pri - Disable PRI capability
212 * @pdev: PCI device structure
213 *
214 * Only clears the enabled-bit, regardless of its former value
215 */
216void pci_disable_pri(struct pci_dev *pdev)
217{
218 u16 control;
219 int pos;
220
Jean-Philippe Bruckera4f4fa62017-05-30 09:25:48 -0700221 if (WARN_ON(!pdev->pri_enabled))
222 return;
223
Alex Williamson69166fb2011-11-02 14:07:15 -0600224 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc320b972011-09-27 15:57:15 +0200225 if (!pos)
226 return;
227
Alex Williamson91f57d52011-11-11 10:07:36 -0700228 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
229 control &= ~PCI_PRI_CTRL_ENABLE;
230 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Jean-Philippe Bruckera4f4fa62017-05-30 09:25:48 -0700231
232 pdev->pri_enabled = 0;
Joerg Roedelc320b972011-09-27 15:57:15 +0200233}
234EXPORT_SYMBOL_GPL(pci_disable_pri);
235
236/**
CQ Tang4ebeb1e2017-05-30 09:25:49 -0700237 * pci_restore_pri_state - Restore PRI
238 * @pdev: PCI device structure
239 */
240void pci_restore_pri_state(struct pci_dev *pdev)
241{
242 u16 control = PCI_PRI_CTRL_ENABLE;
243 u32 reqs = pdev->pri_reqs_alloc;
244 int pos;
245
246 if (!pdev->pri_enabled)
247 return;
248
249 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
250 if (!pos)
251 return;
252
253 pci_write_config_dword(pdev, pos + PCI_PRI_ALLOC_REQ, reqs);
254 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
255}
256EXPORT_SYMBOL_GPL(pci_restore_pri_state);
257
258/**
Joerg Roedelc320b972011-09-27 15:57:15 +0200259 * pci_reset_pri - Resets device's PRI state
260 * @pdev: PCI device structure
261 *
262 * The PRI capability must be disabled before this function is called.
263 * Returns 0 on success, negative value on error.
264 */
265int pci_reset_pri(struct pci_dev *pdev)
266{
267 u16 control;
268 int pos;
269
Jean-Philippe Bruckera4f4fa62017-05-30 09:25:48 -0700270 if (WARN_ON(pdev->pri_enabled))
271 return -EBUSY;
272
Alex Williamson69166fb2011-11-02 14:07:15 -0600273 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc320b972011-09-27 15:57:15 +0200274 if (!pos)
275 return -EINVAL;
276
CQ Tang4ebeb1e2017-05-30 09:25:49 -0700277 control = PCI_PRI_CTRL_RESET;
Alex Williamson91f57d52011-11-11 10:07:36 -0700278 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedelc320b972011-09-27 15:57:15 +0200279
280 return 0;
281}
282EXPORT_SYMBOL_GPL(pci_reset_pri);
Bjorn Helgaas8cbb8a92019-10-09 14:54:01 -0500283
284/**
285 * pci_prg_resp_pasid_required - Return PRG Response PASID Required bit
286 * status.
287 * @pdev: PCI device structure
288 *
289 * Returns 1 if PASID is required in PRG Response Message, 0 otherwise.
290 */
291int pci_prg_resp_pasid_required(struct pci_dev *pdev)
292{
293 u16 status;
294 int pos;
295
296 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
297 if (!pos)
298 return 0;
299
300 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
301
302 if (status & PCI_PRI_STATUS_PASID)
303 return 1;
304
305 return 0;
306}
307EXPORT_SYMBOL_GPL(pci_prg_resp_pasid_required);
Joerg Roedelc320b972011-09-27 15:57:15 +0200308#endif /* CONFIG_PCI_PRI */
Joerg Roedel086ac112011-09-27 15:57:16 +0200309
310#ifdef CONFIG_PCI_PASID
311/**
312 * pci_enable_pasid - Enable the PASID capability
313 * @pdev: PCI device structure
314 * @features: Features to enable
315 *
316 * Returns 0 on success, negative value on error. This function checks
317 * whether the features are actually supported by the device and returns
318 * an error if not.
319 */
320int pci_enable_pasid(struct pci_dev *pdev, int features)
321{
322 u16 control, supported;
323 int pos;
324
Jean-Philippe Bruckera4f4fa62017-05-30 09:25:48 -0700325 if (WARN_ON(pdev->pasid_enabled))
326 return -EBUSY;
327
Sinan Kaya7ce3f912018-06-30 11:24:24 -0400328 if (!pdev->eetlp_prefix_path)
329 return -EINVAL;
330
Alex Williamson69166fb2011-11-02 14:07:15 -0600331 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
Joerg Roedel086ac112011-09-27 15:57:16 +0200332 if (!pos)
333 return -EINVAL;
334
Alex Williamson91f57d52011-11-11 10:07:36 -0700335 pci_read_config_word(pdev, pos + PCI_PASID_CAP, &supported);
Alex Williamson91f57d52011-11-11 10:07:36 -0700336 supported &= PCI_PASID_CAP_EXEC | PCI_PASID_CAP_PRIV;
Joerg Roedel086ac112011-09-27 15:57:16 +0200337
338 /* User wants to enable anything unsupported? */
339 if ((supported & features) != features)
340 return -EINVAL;
341
Alex Williamson91f57d52011-11-11 10:07:36 -0700342 control = PCI_PASID_CTRL_ENABLE | features;
CQ Tang4ebeb1e2017-05-30 09:25:49 -0700343 pdev->pasid_features = features;
Joerg Roedel086ac112011-09-27 15:57:16 +0200344
Alex Williamson91f57d52011-11-11 10:07:36 -0700345 pci_write_config_word(pdev, pos + PCI_PASID_CTRL, control);
Joerg Roedel086ac112011-09-27 15:57:16 +0200346
Jean-Philippe Bruckera4f4fa62017-05-30 09:25:48 -0700347 pdev->pasid_enabled = 1;
348
Joerg Roedel086ac112011-09-27 15:57:16 +0200349 return 0;
350}
351EXPORT_SYMBOL_GPL(pci_enable_pasid);
352
353/**
354 * pci_disable_pasid - Disable the PASID capability
355 * @pdev: PCI device structure
Joerg Roedel086ac112011-09-27 15:57:16 +0200356 */
357void pci_disable_pasid(struct pci_dev *pdev)
358{
359 u16 control = 0;
360 int pos;
361
Jean-Philippe Bruckera4f4fa62017-05-30 09:25:48 -0700362 if (WARN_ON(!pdev->pasid_enabled))
363 return;
364
Alex Williamson69166fb2011-11-02 14:07:15 -0600365 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
Joerg Roedel086ac112011-09-27 15:57:16 +0200366 if (!pos)
367 return;
368
Alex Williamson91f57d52011-11-11 10:07:36 -0700369 pci_write_config_word(pdev, pos + PCI_PASID_CTRL, control);
Jean-Philippe Bruckera4f4fa62017-05-30 09:25:48 -0700370
371 pdev->pasid_enabled = 0;
Joerg Roedel086ac112011-09-27 15:57:16 +0200372}
373EXPORT_SYMBOL_GPL(pci_disable_pasid);
374
375/**
CQ Tang4ebeb1e2017-05-30 09:25:49 -0700376 * pci_restore_pasid_state - Restore PASID capabilities
377 * @pdev: PCI device structure
378 */
379void pci_restore_pasid_state(struct pci_dev *pdev)
380{
381 u16 control;
382 int pos;
383
384 if (!pdev->pasid_enabled)
385 return;
386
387 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
388 if (!pos)
389 return;
390
391 control = PCI_PASID_CTRL_ENABLE | pdev->pasid_features;
392 pci_write_config_word(pdev, pos + PCI_PASID_CTRL, control);
393}
394EXPORT_SYMBOL_GPL(pci_restore_pasid_state);
395
396/**
Joerg Roedel086ac112011-09-27 15:57:16 +0200397 * pci_pasid_features - Check which PASID features are supported
398 * @pdev: PCI device structure
399 *
400 * Returns a negative value when no PASI capability is present.
401 * Otherwise is returns a bitmask with supported features. Current
402 * features reported are:
Alex Williamson91f57d52011-11-11 10:07:36 -0700403 * PCI_PASID_CAP_EXEC - Execute permission supported
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700404 * PCI_PASID_CAP_PRIV - Privileged mode supported
Joerg Roedel086ac112011-09-27 15:57:16 +0200405 */
406int pci_pasid_features(struct pci_dev *pdev)
407{
408 u16 supported;
409 int pos;
410
Alex Williamson69166fb2011-11-02 14:07:15 -0600411 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
Joerg Roedel086ac112011-09-27 15:57:16 +0200412 if (!pos)
413 return -EINVAL;
414
Alex Williamson91f57d52011-11-11 10:07:36 -0700415 pci_read_config_word(pdev, pos + PCI_PASID_CAP, &supported);
Joerg Roedel086ac112011-09-27 15:57:16 +0200416
Alex Williamson91f57d52011-11-11 10:07:36 -0700417 supported &= PCI_PASID_CAP_EXEC | PCI_PASID_CAP_PRIV;
Joerg Roedel086ac112011-09-27 15:57:16 +0200418
419 return supported;
420}
421EXPORT_SYMBOL_GPL(pci_pasid_features);
422
423#define PASID_NUMBER_SHIFT 8
424#define PASID_NUMBER_MASK (0x1f << PASID_NUMBER_SHIFT)
425/**
426 * pci_max_pasid - Get maximum number of PASIDs supported by device
427 * @pdev: PCI device structure
428 *
429 * Returns negative value when PASID capability is not present.
Bjorn Helgaasf6b6aef2019-05-30 08:05:58 -0500430 * Otherwise it returns the number of supported PASIDs.
Joerg Roedel086ac112011-09-27 15:57:16 +0200431 */
432int pci_max_pasids(struct pci_dev *pdev)
433{
434 u16 supported;
435 int pos;
436
Alex Williamson69166fb2011-11-02 14:07:15 -0600437 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
Joerg Roedel086ac112011-09-27 15:57:16 +0200438 if (!pos)
439 return -EINVAL;
440
Alex Williamson91f57d52011-11-11 10:07:36 -0700441 pci_read_config_word(pdev, pos + PCI_PASID_CAP, &supported);
Joerg Roedel086ac112011-09-27 15:57:16 +0200442
443 supported = (supported & PASID_NUMBER_MASK) >> PASID_NUMBER_SHIFT;
444
445 return (1 << supported);
446}
447EXPORT_SYMBOL_GPL(pci_max_pasids);
448#endif /* CONFIG_PCI_PASID */