blob: 7d3eef8a010f96a992f8ab05818ccb48d9513ce0 [file] [log] [blame]
Tomi Valkeinenb2886272009-08-05 16:18:06 +03001/*
2 * linux/drivers/video/omap2/dss/venc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * VENC settings from TI's DSS driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "VENC"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/completion.h>
31#include <linux/delay.h>
32#include <linux/string.h>
33#include <linux/seq_file.h>
34#include <linux/platform_device.h>
35#include <linux/regulator/consumer.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030036#include <linux/pm_runtime.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030037
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030038#include <video/omapdss.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030039#include <plat/cpu.h>
40
41#include "dss.h"
Tomi Valkeinen525dae62011-05-18 11:59:21 +030042#include "dss_features.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030043
Tomi Valkeinenb2886272009-08-05 16:18:06 +030044/* Venc registers */
45#define VENC_REV_ID 0x00
46#define VENC_STATUS 0x04
47#define VENC_F_CONTROL 0x08
48#define VENC_VIDOUT_CTRL 0x10
49#define VENC_SYNC_CTRL 0x14
50#define VENC_LLEN 0x1C
51#define VENC_FLENS 0x20
52#define VENC_HFLTR_CTRL 0x24
53#define VENC_CC_CARR_WSS_CARR 0x28
54#define VENC_C_PHASE 0x2C
55#define VENC_GAIN_U 0x30
56#define VENC_GAIN_V 0x34
57#define VENC_GAIN_Y 0x38
58#define VENC_BLACK_LEVEL 0x3C
59#define VENC_BLANK_LEVEL 0x40
60#define VENC_X_COLOR 0x44
61#define VENC_M_CONTROL 0x48
62#define VENC_BSTAMP_WSS_DATA 0x4C
63#define VENC_S_CARR 0x50
64#define VENC_LINE21 0x54
65#define VENC_LN_SEL 0x58
66#define VENC_L21__WC_CTL 0x5C
67#define VENC_HTRIGGER_VTRIGGER 0x60
68#define VENC_SAVID__EAVID 0x64
69#define VENC_FLEN__FAL 0x68
70#define VENC_LAL__PHASE_RESET 0x6C
71#define VENC_HS_INT_START_STOP_X 0x70
72#define VENC_HS_EXT_START_STOP_X 0x74
73#define VENC_VS_INT_START_X 0x78
74#define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
75#define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
76#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
77#define VENC_VS_EXT_STOP_Y 0x88
78#define VENC_AVID_START_STOP_X 0x90
79#define VENC_AVID_START_STOP_Y 0x94
80#define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
81#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
82#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
83#define VENC_TVDETGP_INT_START_STOP_X 0xB0
84#define VENC_TVDETGP_INT_START_STOP_Y 0xB4
85#define VENC_GEN_CTRL 0xB8
86#define VENC_OUTPUT_CONTROL 0xC4
87#define VENC_OUTPUT_TEST 0xC8
88#define VENC_DAC_B__DAC_C 0xC8
89
90struct venc_config {
91 u32 f_control;
92 u32 vidout_ctrl;
93 u32 sync_ctrl;
94 u32 llen;
95 u32 flens;
96 u32 hfltr_ctrl;
97 u32 cc_carr_wss_carr;
98 u32 c_phase;
99 u32 gain_u;
100 u32 gain_v;
101 u32 gain_y;
102 u32 black_level;
103 u32 blank_level;
104 u32 x_color;
105 u32 m_control;
106 u32 bstamp_wss_data;
107 u32 s_carr;
108 u32 line21;
109 u32 ln_sel;
110 u32 l21__wc_ctl;
111 u32 htrigger_vtrigger;
112 u32 savid__eavid;
113 u32 flen__fal;
114 u32 lal__phase_reset;
115 u32 hs_int_start_stop_x;
116 u32 hs_ext_start_stop_x;
117 u32 vs_int_start_x;
118 u32 vs_int_stop_x__vs_int_start_y;
119 u32 vs_int_stop_y__vs_ext_start_x;
120 u32 vs_ext_stop_x__vs_ext_start_y;
121 u32 vs_ext_stop_y;
122 u32 avid_start_stop_x;
123 u32 avid_start_stop_y;
124 u32 fid_int_start_x__fid_int_start_y;
125 u32 fid_int_offset_y__fid_ext_start_x;
126 u32 fid_ext_start_y__fid_ext_offset_y;
127 u32 tvdetgp_int_start_stop_x;
128 u32 tvdetgp_int_start_stop_y;
129 u32 gen_ctrl;
130};
131
132/* from TRM */
133static const struct venc_config venc_config_pal_trm = {
134 .f_control = 0,
135 .vidout_ctrl = 1,
136 .sync_ctrl = 0x40,
137 .llen = 0x35F, /* 863 */
138 .flens = 0x270, /* 624 */
139 .hfltr_ctrl = 0,
140 .cc_carr_wss_carr = 0x2F7225ED,
141 .c_phase = 0,
142 .gain_u = 0x111,
143 .gain_v = 0x181,
144 .gain_y = 0x140,
145 .black_level = 0x3B,
146 .blank_level = 0x3B,
147 .x_color = 0x7,
148 .m_control = 0x2,
149 .bstamp_wss_data = 0x3F,
150 .s_carr = 0x2A098ACB,
151 .line21 = 0,
152 .ln_sel = 0x01290015,
153 .l21__wc_ctl = 0x0000F603,
154 .htrigger_vtrigger = 0,
155
156 .savid__eavid = 0x06A70108,
157 .flen__fal = 0x00180270,
158 .lal__phase_reset = 0x00040135,
159 .hs_int_start_stop_x = 0x00880358,
160 .hs_ext_start_stop_x = 0x000F035F,
161 .vs_int_start_x = 0x01A70000,
162 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
163 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
164 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
165 .vs_ext_stop_y = 0x00000025,
166 .avid_start_stop_x = 0x03530083,
167 .avid_start_stop_y = 0x026C002E,
168 .fid_int_start_x__fid_int_start_y = 0x0001008A,
169 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
170 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
171
172 .tvdetgp_int_start_stop_x = 0x00140001,
173 .tvdetgp_int_start_stop_y = 0x00010001,
174 .gen_ctrl = 0x00FF0000,
175};
176
177/* from TRM */
178static const struct venc_config venc_config_ntsc_trm = {
179 .f_control = 0,
180 .vidout_ctrl = 1,
181 .sync_ctrl = 0x8040,
182 .llen = 0x359,
183 .flens = 0x20C,
184 .hfltr_ctrl = 0,
185 .cc_carr_wss_carr = 0x043F2631,
186 .c_phase = 0,
187 .gain_u = 0x102,
188 .gain_v = 0x16C,
189 .gain_y = 0x12F,
190 .black_level = 0x43,
191 .blank_level = 0x38,
192 .x_color = 0x7,
193 .m_control = 0x1,
194 .bstamp_wss_data = 0x38,
195 .s_carr = 0x21F07C1F,
196 .line21 = 0,
197 .ln_sel = 0x01310011,
198 .l21__wc_ctl = 0x0000F003,
199 .htrigger_vtrigger = 0,
200
201 .savid__eavid = 0x069300F4,
202 .flen__fal = 0x0016020C,
203 .lal__phase_reset = 0x00060107,
204 .hs_int_start_stop_x = 0x008E0350,
205 .hs_ext_start_stop_x = 0x000F0359,
206 .vs_int_start_x = 0x01A00000,
207 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
208 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
209 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
210 .vs_ext_stop_y = 0x00000006,
211 .avid_start_stop_x = 0x03480078,
212 .avid_start_stop_y = 0x02060024,
213 .fid_int_start_x__fid_int_start_y = 0x0001008A,
214 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
215 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
216
217 .tvdetgp_int_start_stop_x = 0x00140001,
218 .tvdetgp_int_start_stop_y = 0x00010001,
219 .gen_ctrl = 0x00F90000,
220};
221
222static const struct venc_config venc_config_pal_bdghi = {
223 .f_control = 0,
224 .vidout_ctrl = 0,
225 .sync_ctrl = 0,
226 .hfltr_ctrl = 0,
227 .x_color = 0,
228 .line21 = 0,
229 .ln_sel = 21,
230 .htrigger_vtrigger = 0,
231 .tvdetgp_int_start_stop_x = 0x00140001,
232 .tvdetgp_int_start_stop_y = 0x00010001,
233 .gen_ctrl = 0x00FB0000,
234
235 .llen = 864-1,
236 .flens = 625-1,
237 .cc_carr_wss_carr = 0x2F7625ED,
238 .c_phase = 0xDF,
239 .gain_u = 0x111,
240 .gain_v = 0x181,
241 .gain_y = 0x140,
242 .black_level = 0x3e,
243 .blank_level = 0x3e,
244 .m_control = 0<<2 | 1<<1,
245 .bstamp_wss_data = 0x42,
246 .s_carr = 0x2a098acb,
247 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
248 .savid__eavid = 0x06A70108,
249 .flen__fal = 23<<16 | 624<<0,
250 .lal__phase_reset = 2<<17 | 310<<0,
251 .hs_int_start_stop_x = 0x00920358,
252 .hs_ext_start_stop_x = 0x000F035F,
253 .vs_int_start_x = 0x1a7<<16,
254 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
255 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
256 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
257 .vs_ext_stop_y = 0x05,
258 .avid_start_stop_x = 0x03530082,
259 .avid_start_stop_y = 0x0270002E,
260 .fid_int_start_x__fid_int_start_y = 0x0005008A,
261 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
262 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
263};
264
265const struct omap_video_timings omap_dss_pal_timings = {
266 .x_res = 720,
267 .y_res = 574,
268 .pixel_clock = 13500,
269 .hsw = 64,
270 .hfp = 12,
271 .hbp = 68,
272 .vsw = 5,
273 .vfp = 5,
274 .vbp = 41,
Archit Taneja23c8f882012-06-28 11:15:51 +0530275
276 .interlace = true,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300277};
278EXPORT_SYMBOL(omap_dss_pal_timings);
279
280const struct omap_video_timings omap_dss_ntsc_timings = {
281 .x_res = 720,
282 .y_res = 482,
283 .pixel_clock = 13500,
284 .hsw = 64,
285 .hfp = 16,
286 .hbp = 58,
287 .vsw = 6,
288 .vfp = 6,
289 .vbp = 31,
Archit Taneja23c8f882012-06-28 11:15:51 +0530290
291 .interlace = true,
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300292};
293EXPORT_SYMBOL(omap_dss_ntsc_timings);
294
295static struct {
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000296 struct platform_device *pdev;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300297 void __iomem *base;
298 struct mutex venc_lock;
299 u32 wss_data;
300 struct regulator *vdda_dac_reg;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300301
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300302 struct clk *tv_dac_clk;
Archit Tanejaa5abf472012-07-20 16:15:44 +0530303
304 struct omap_video_timings timings;
Archit Tanejafebe2902012-08-16 11:55:15 +0530305 enum omap_dss_venc_type type;
Archit Taneja89e71952012-08-16 11:56:31 +0530306 bool invert_polarity;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300307} venc;
308
309static inline void venc_write_reg(int idx, u32 val)
310{
311 __raw_writel(val, venc.base + idx);
312}
313
314static inline u32 venc_read_reg(int idx)
315{
316 u32 l = __raw_readl(venc.base + idx);
317 return l;
318}
319
320static void venc_write_config(const struct venc_config *config)
321{
322 DSSDBG("write venc conf\n");
323
324 venc_write_reg(VENC_LLEN, config->llen);
325 venc_write_reg(VENC_FLENS, config->flens);
326 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
327 venc_write_reg(VENC_C_PHASE, config->c_phase);
328 venc_write_reg(VENC_GAIN_U, config->gain_u);
329 venc_write_reg(VENC_GAIN_V, config->gain_v);
330 venc_write_reg(VENC_GAIN_Y, config->gain_y);
331 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
332 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
333 venc_write_reg(VENC_M_CONTROL, config->m_control);
334 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
335 venc.wss_data);
336 venc_write_reg(VENC_S_CARR, config->s_carr);
337 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
338 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
339 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
340 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
341 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
342 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
343 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
344 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
345 config->vs_int_stop_x__vs_int_start_y);
346 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
347 config->vs_int_stop_y__vs_ext_start_x);
348 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
349 config->vs_ext_stop_x__vs_ext_start_y);
350 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
351 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
352 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
353 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
354 config->fid_int_start_x__fid_int_start_y);
355 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
356 config->fid_int_offset_y__fid_ext_start_x);
357 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
358 config->fid_ext_start_y__fid_ext_offset_y);
359
360 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
361 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
362 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
363 venc_write_reg(VENC_X_COLOR, config->x_color);
364 venc_write_reg(VENC_LINE21, config->line21);
365 venc_write_reg(VENC_LN_SEL, config->ln_sel);
366 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
367 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
368 config->tvdetgp_int_start_stop_x);
369 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
370 config->tvdetgp_int_start_stop_y);
371 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
372 venc_write_reg(VENC_F_CONTROL, config->f_control);
373 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
374}
375
376static void venc_reset(void)
377{
378 int t = 1000;
379
380 venc_write_reg(VENC_F_CONTROL, 1<<8);
381 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
382 if (--t == 0) {
383 DSSERR("Failed to reset venc\n");
384 return;
385 }
386 }
387
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300388#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300389 /* the magical sleep that makes things work */
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300390 /* XXX more info? What bug this circumvents? */
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300391 msleep(20);
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300392#endif
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300393}
394
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300395static int venc_runtime_get(void)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300396{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300397 int r;
398
399 DSSDBG("venc_runtime_get\n");
400
401 r = pm_runtime_get_sync(&venc.pdev->dev);
402 WARN_ON(r < 0);
403 return r < 0 ? r : 0;
404}
405
406static void venc_runtime_put(void)
407{
408 int r;
409
410 DSSDBG("venc_runtime_put\n");
411
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200412 r = pm_runtime_put_sync(&venc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300413 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300414}
415
416static const struct venc_config *venc_timings_to_config(
417 struct omap_video_timings *timings)
418{
419 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
420 return &venc_config_pal_trm;
421
422 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
423 return &venc_config_ntsc_trm;
424
425 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300426 return NULL;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300427}
428
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200429static int venc_power_on(struct omap_dss_device *dssdev)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200430{
431 u32 l;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200432 int r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200433
Archit Taneja156fd992012-07-06 20:52:37 +0530434 r = venc_runtime_get();
435 if (r)
436 goto err0;
437
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200438 venc_reset();
Archit Tanejaa5abf472012-07-20 16:15:44 +0530439 venc_write_config(venc_timings_to_config(&venc.timings));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200440
Archit Tanejafebe2902012-08-16 11:55:15 +0530441 dss_set_venc_output(venc.type);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200442 dss_set_dac_pwrdn_bgz(1);
443
444 l = 0;
445
Archit Tanejafebe2902012-08-16 11:55:15 +0530446 if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200447 l |= 1 << 1;
448 else /* S-Video */
449 l |= (1 << 0) | (1 << 2);
450
Archit Taneja89e71952012-08-16 11:56:31 +0530451 if (venc.invert_polarity == false)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200452 l |= 1 << 3;
453
454 venc_write_reg(VENC_OUTPUT_CONTROL, l);
455
Archit Tanejaa5abf472012-07-20 16:15:44 +0530456 dss_mgr_set_timings(dssdev->manager, &venc.timings);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200457
Mark Brownec874102012-03-19 14:56:39 +0000458 r = regulator_enable(venc.vdda_dac_reg);
459 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530460 goto err1;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200461
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200462 r = dss_mgr_enable(dssdev->manager);
463 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530464 goto err2;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200465
466 return 0;
467
Archit Taneja156fd992012-07-06 20:52:37 +0530468err2:
469 regulator_disable(venc.vdda_dac_reg);
470err1:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200471 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
472 dss_set_dac_pwrdn_bgz(0);
473
Archit Taneja156fd992012-07-06 20:52:37 +0530474 venc_runtime_put();
475err0:
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200476 return r;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200477}
478
479static void venc_power_off(struct omap_dss_device *dssdev)
480{
481 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
482 dss_set_dac_pwrdn_bgz(0);
483
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200484 dss_mgr_disable(dssdev->manager);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200485
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200486 regulator_disable(venc.vdda_dac_reg);
Archit Taneja156fd992012-07-06 20:52:37 +0530487
488 venc_runtime_put();
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200489}
490
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530491unsigned long venc_get_pixel_clock(void)
492{
493 /* VENC Pixel Clock in Mhz */
494 return 13500000;
495}
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300496
Archit Taneja156fd992012-07-06 20:52:37 +0530497int omapdss_venc_display_enable(struct omap_dss_device *dssdev)
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300498{
Archit Taneja156fd992012-07-06 20:52:37 +0530499 int r;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300500
Archit Taneja156fd992012-07-06 20:52:37 +0530501 DSSDBG("venc_display_enable\n");
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300502
503 mutex_lock(&venc.venc_lock);
504
Archit Taneja156fd992012-07-06 20:52:37 +0530505 if (dssdev->manager == NULL) {
506 DSSERR("Failed to enable display: no manager\n");
507 r = -ENODEV;
508 goto err0;
Grazvydas Ignotas0aca3c62012-04-24 00:08:54 +0300509 }
510
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300511 r = omap_dss_start_device(dssdev);
512 if (r) {
513 DSSERR("failed to start device\n");
514 goto err0;
515 }
516
Archit Taneja156fd992012-07-06 20:52:37 +0530517 if (dssdev->platform_enable)
518 dssdev->platform_enable(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200519
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300520
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200521 r = venc_power_on(dssdev);
522 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530523 goto err1;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200524
525 venc.wss_data = 0;
526
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300527 mutex_unlock(&venc.venc_lock);
Archit Taneja156fd992012-07-06 20:52:37 +0530528
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300529 return 0;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200530err1:
Archit Taneja156fd992012-07-06 20:52:37 +0530531 if (dssdev->platform_disable)
532 dssdev->platform_disable(dssdev);
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300533 omap_dss_stop_device(dssdev);
534err0:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200535 mutex_unlock(&venc.venc_lock);
536 return r;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300537}
538
Archit Taneja156fd992012-07-06 20:52:37 +0530539void omapdss_venc_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300540{
Archit Taneja156fd992012-07-06 20:52:37 +0530541 DSSDBG("venc_display_disable\n");
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200542
543 mutex_lock(&venc.venc_lock);
544
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200545 venc_power_off(dssdev);
546
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300547 omap_dss_stop_device(dssdev);
Archit Taneja156fd992012-07-06 20:52:37 +0530548
549 if (dssdev->platform_disable)
550 dssdev->platform_disable(dssdev);
551
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200552 mutex_unlock(&venc.venc_lock);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300553}
554
Archit Taneja156fd992012-07-06 20:52:37 +0530555void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
556 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200557{
558 DSSDBG("venc_set_timings\n");
559
Archit Taneja156fd992012-07-06 20:52:37 +0530560 mutex_lock(&venc.venc_lock);
561
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200562 /* Reset WSS data when the TV standard changes. */
Archit Tanejaa5abf472012-07-20 16:15:44 +0530563 if (memcmp(&venc.timings, timings, sizeof(*timings)))
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200564 venc.wss_data = 0;
565
Archit Tanejaa5abf472012-07-20 16:15:44 +0530566 venc.timings = *timings;
Archit Taneja156fd992012-07-06 20:52:37 +0530567
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200568 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
Archit Taneja156fd992012-07-06 20:52:37 +0530569 int r;
570
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200571 /* turn the venc off and on to get new timings to use */
Archit Taneja156fd992012-07-06 20:52:37 +0530572 venc_power_off(dssdev);
573
574 r = venc_power_on(dssdev);
575 if (r)
576 DSSERR("failed to power on VENC\n");
Archit Tanejac808ab92012-05-21 09:47:12 +0530577 } else {
578 dss_mgr_set_timings(dssdev->manager, timings);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200579 }
Archit Taneja156fd992012-07-06 20:52:37 +0530580
581 mutex_unlock(&venc.venc_lock);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200582}
583
Archit Taneja156fd992012-07-06 20:52:37 +0530584int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
585 struct omap_video_timings *timings)
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200586{
587 DSSDBG("venc_check_timings\n");
588
589 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
590 return 0;
591
592 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
593 return 0;
594
595 return -EINVAL;
596}
597
Archit Taneja156fd992012-07-06 20:52:37 +0530598u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200599{
600 /* Invert due to VENC_L21_WC_CTL:INV=1 */
601 return (venc.wss_data >> 8) ^ 0xfffff;
602}
603
Archit Taneja156fd992012-07-06 20:52:37 +0530604int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
Tomi Valkeinen36511312010-01-19 15:53:16 +0200605{
606 const struct venc_config *config;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300607 int r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200608
609 DSSDBG("venc_set_wss\n");
610
611 mutex_lock(&venc.venc_lock);
612
Archit Tanejaa5abf472012-07-20 16:15:44 +0530613 config = venc_timings_to_config(&venc.timings);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200614
615 /* Invert due to VENC_L21_WC_CTL:INV=1 */
616 venc.wss_data = (wss ^ 0xfffff) << 8;
617
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300618 r = venc_runtime_get();
619 if (r)
620 goto err;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200621
622 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
623 venc.wss_data);
624
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300625 venc_runtime_put();
Tomi Valkeinen36511312010-01-19 15:53:16 +0200626
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300627err:
Tomi Valkeinen36511312010-01-19 15:53:16 +0200628 mutex_unlock(&venc.venc_lock);
629
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300630 return r;
Tomi Valkeinen36511312010-01-19 15:53:16 +0200631}
632
Archit Tanejafebe2902012-08-16 11:55:15 +0530633void omapdss_venc_set_type(struct omap_dss_device *dssdev,
634 enum omap_dss_venc_type type)
635{
636 mutex_lock(&venc.venc_lock);
637
638 venc.type = type;
639
640 mutex_unlock(&venc.venc_lock);
641}
642
Archit Taneja89e71952012-08-16 11:56:31 +0530643void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
644 bool invert_polarity)
645{
646 mutex_lock(&venc.venc_lock);
647
648 venc.invert_polarity = invert_polarity;
649
650 mutex_unlock(&venc.venc_lock);
651}
652
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +0200653static int __init venc_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300654{
655 DSSDBG("init_display\n");
656
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +0200657 if (venc.vdda_dac_reg == NULL) {
658 struct regulator *vdda_dac;
659
660 vdda_dac = regulator_get(&venc.pdev->dev, "vdda_dac");
661
662 if (IS_ERR(vdda_dac)) {
663 DSSERR("can't get VDDA_DAC regulator\n");
664 return PTR_ERR(vdda_dac);
665 }
666
667 venc.vdda_dac_reg = vdda_dac;
668 }
669
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300670 return 0;
671}
672
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200673static void venc_dump_regs(struct seq_file *s)
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300674{
675#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
676
Danny Kukawkacc1d3e02012-01-24 16:44:42 +0100677 if (cpu_is_omap44xx()) {
678 seq_printf(s, "VENC currently disabled on OMAP44xx\n");
679 return;
680 }
681
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300682 if (venc_runtime_get())
683 return;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300684
685 DUMPREG(VENC_F_CONTROL);
686 DUMPREG(VENC_VIDOUT_CTRL);
687 DUMPREG(VENC_SYNC_CTRL);
688 DUMPREG(VENC_LLEN);
689 DUMPREG(VENC_FLENS);
690 DUMPREG(VENC_HFLTR_CTRL);
691 DUMPREG(VENC_CC_CARR_WSS_CARR);
692 DUMPREG(VENC_C_PHASE);
693 DUMPREG(VENC_GAIN_U);
694 DUMPREG(VENC_GAIN_V);
695 DUMPREG(VENC_GAIN_Y);
696 DUMPREG(VENC_BLACK_LEVEL);
697 DUMPREG(VENC_BLANK_LEVEL);
698 DUMPREG(VENC_X_COLOR);
699 DUMPREG(VENC_M_CONTROL);
700 DUMPREG(VENC_BSTAMP_WSS_DATA);
701 DUMPREG(VENC_S_CARR);
702 DUMPREG(VENC_LINE21);
703 DUMPREG(VENC_LN_SEL);
704 DUMPREG(VENC_L21__WC_CTL);
705 DUMPREG(VENC_HTRIGGER_VTRIGGER);
706 DUMPREG(VENC_SAVID__EAVID);
707 DUMPREG(VENC_FLEN__FAL);
708 DUMPREG(VENC_LAL__PHASE_RESET);
709 DUMPREG(VENC_HS_INT_START_STOP_X);
710 DUMPREG(VENC_HS_EXT_START_STOP_X);
711 DUMPREG(VENC_VS_INT_START_X);
712 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
713 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
714 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
715 DUMPREG(VENC_VS_EXT_STOP_Y);
716 DUMPREG(VENC_AVID_START_STOP_X);
717 DUMPREG(VENC_AVID_START_STOP_Y);
718 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
719 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
720 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
721 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
722 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
723 DUMPREG(VENC_GEN_CTRL);
724 DUMPREG(VENC_OUTPUT_CONTROL);
725 DUMPREG(VENC_OUTPUT_TEST);
726
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300727 venc_runtime_put();
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300728
729#undef DUMPREG
730}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000731
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300732static int venc_get_clocks(struct platform_device *pdev)
733{
734 struct clk *clk;
735
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300736 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +0300737 clk = clk_get(&pdev->dev, "tv_dac_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300738 if (IS_ERR(clk)) {
739 DSSERR("can't get tv_dac_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300740 return PTR_ERR(clk);
741 }
742 } else {
743 clk = NULL;
744 }
745
746 venc.tv_dac_clk = clk;
747
748 return 0;
749}
750
751static void venc_put_clocks(void)
752{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300753 if (venc.tv_dac_clk)
754 clk_put(venc.tv_dac_clk);
755}
756
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300757static void __init venc_probe_pdata(struct platform_device *pdev)
758{
759 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
760 int r, i;
761
762 for (i = 0; i < pdata->num_devices; ++i) {
763 struct omap_dss_device *dssdev = pdata->devices[i];
764
765 if (dssdev->type != OMAP_DISPLAY_TYPE_VENC)
766 continue;
767
768 r = venc_init_display(dssdev);
769 if (r) {
770 DSSERR("device %s init failed: %d\n", dssdev->name, r);
771 continue;
772 }
773
774 r = omap_dss_register_device(dssdev, &pdev->dev, i);
775 if (r)
776 DSSERR("device %s register failed: %d\n",
777 dssdev->name, r);
778 }
779}
780
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000781/* VENC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200782static int __init omap_venchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000783{
784 u8 rev_id;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000785 struct resource *venc_mem;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300786 int r;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000787
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000788 venc.pdev = pdev;
789
790 mutex_init(&venc.venc_lock);
791
792 venc.wss_data = 0;
793
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000794 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
795 if (!venc_mem) {
796 DSSERR("can't get IORESOURCE_MEM VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200797 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000798 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200799
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100800 venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
801 resource_size(venc_mem));
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000802 if (!venc.base) {
803 DSSERR("can't ioremap VENC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200804 return -ENOMEM;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000805 }
806
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300807 r = venc_get_clocks(pdev);
808 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200809 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300810
811 pm_runtime_enable(&pdev->dev);
812
813 r = venc_runtime_get();
814 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200815 goto err_runtime_get;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000816
817 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
Sumit Semwala06b62f2011-01-24 06:22:03 +0000818 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000819
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300820 venc_runtime_put();
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000821
Archit Taneja156fd992012-07-06 20:52:37 +0530822 r = venc_panel_init();
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200823 if (r)
Archit Taneja156fd992012-07-06 20:52:37 +0530824 goto err_panel_init;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300825
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200826 dss_debugfs_create_file("venc", venc_dump_regs);
827
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300828 venc_probe_pdata(pdev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200829
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200830 return 0;
831
Archit Taneja156fd992012-07-06 20:52:37 +0530832err_panel_init:
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200833err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300834 pm_runtime_disable(&pdev->dev);
835 venc_put_clocks();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300836 return r;
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000837}
838
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200839static int __exit omap_venchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000840{
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200841 omap_dss_unregister_child_devices(&pdev->dev);
842
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000843 if (venc.vdda_dac_reg != NULL) {
844 regulator_put(venc.vdda_dac_reg);
845 venc.vdda_dac_reg = NULL;
846 }
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200847
Archit Taneja156fd992012-07-06 20:52:37 +0530848 venc_panel_exit();
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000849
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300850 pm_runtime_disable(&pdev->dev);
851 venc_put_clocks();
852
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000853 return 0;
854}
855
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300856static int venc_runtime_suspend(struct device *dev)
857{
858 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530859 clk_disable_unprepare(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300860
861 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300862
863 return 0;
864}
865
866static int venc_runtime_resume(struct device *dev)
867{
868 int r;
869
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300870 r = dispc_runtime_get();
871 if (r < 0)
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200872 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300873
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300874 if (venc.tv_dac_clk)
Rajendra Nayakf11766d2012-06-27 14:21:26 +0530875 clk_prepare_enable(venc.tv_dac_clk);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300876
877 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300878}
879
880static const struct dev_pm_ops venc_pm_ops = {
881 .runtime_suspend = venc_runtime_suspend,
882 .runtime_resume = venc_runtime_resume,
883};
884
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000885static struct platform_driver omap_venchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200886 .remove = __exit_p(omap_venchw_remove),
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000887 .driver = {
888 .name = "omapdss_venc",
889 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300890 .pm = &venc_pm_ops,
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000891 },
892};
893
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200894int __init venc_init_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000895{
Tomi Valkeinenba02fa32011-03-11 09:28:06 +0200896 if (cpu_is_omap44xx())
897 return 0;
898
Tomi Valkeinen61055d42012-03-07 12:53:38 +0200899 return platform_driver_probe(&omap_venchw_driver, omap_venchw_probe);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000900}
901
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200902void __exit venc_uninit_platform_driver(void)
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000903{
Tomi Valkeinenba02fa32011-03-11 09:28:06 +0200904 if (cpu_is_omap44xx())
905 return;
906
Tomi Valkeinen04c742c2012-02-23 15:32:37 +0200907 platform_driver_unregister(&omap_venchw_driver);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000908}