blob: 2a9998ae3998919d7ca4325921c01ed84820f15b [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
50 return intel_dp->base.type == INTEL_OUTPUT_EDP;
51}
52
53/**
54 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
55 * @intel_dp: DP struct
56 *
57 * Returns true if the given DP struct corresponds to a PCH DP port attached
58 * to an eDP panel, false otherwise. Helpful for determining whether we
59 * may need FDI resources for a given DP output or not.
60 */
61static bool is_pch_edp(struct intel_dp *intel_dp)
62{
63 return intel_dp->is_pch_edp;
64}
65
Adam Jackson1c958222011-10-14 17:22:25 -040066/**
67 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
68 * @intel_dp: DP struct
69 *
70 * Returns true if the given DP struct corresponds to a CPU eDP port.
71 */
72static bool is_cpu_edp(struct intel_dp *intel_dp)
73{
74 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
75}
76
Chris Wilsondf0e9242010-09-09 16:20:55 +010077static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
78{
79 return container_of(intel_attached_encoder(connector),
80 struct intel_dp, base);
81}
82
Jesse Barnes814948a2010-10-07 16:01:09 -070083/**
84 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
85 * @encoder: DRM encoder
86 *
87 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
88 * by intel_display.c.
89 */
90bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
91{
92 struct intel_dp *intel_dp;
93
94 if (!encoder)
95 return false;
96
97 intel_dp = enc_to_intel_dp(encoder);
98
99 return is_pch_edp(intel_dp);
100}
101
Chris Wilsonea5b2132010-08-04 13:50:23 +0100102static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700103
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800104void
Akshay Joshi0206e352011-08-16 15:34:10 -0400105intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100106 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800107{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100108 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200111 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112}
113
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200114int
115intel_edp_target_clock(struct intel_encoder *intel_encoder,
116 struct drm_display_mode *mode)
117{
118 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300119 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200120
Jani Nikuladd06f902012-10-19 14:51:50 +0300121 if (intel_connector->panel.fixed_mode)
122 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200123 else
124 return mode->clock;
125}
126
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700127static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100128intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700129{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700130 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700131
132 switch (max_link_bw) {
133 case DP_LINK_BW_1_62:
134 case DP_LINK_BW_2_7:
135 break;
136 default:
137 max_link_bw = DP_LINK_BW_1_62;
138 break;
139 }
140 return max_link_bw;
141}
142
143static int
144intel_dp_link_clock(uint8_t link_bw)
145{
146 if (link_bw == DP_LINK_BW_2_7)
147 return 270000;
148 else
149 return 162000;
150}
151
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400152/*
153 * The units on the numbers in the next two are... bizarre. Examples will
154 * make it clearer; this one parallels an example in the eDP spec.
155 *
156 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
157 *
158 * 270000 * 1 * 8 / 10 == 216000
159 *
160 * The actual data capacity of that configuration is 2.16Gbit/s, so the
161 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
162 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
163 * 119000. At 18bpp that's 2142000 kilobits per second.
164 *
165 * Thus the strange-looking division by 10 in intel_dp_link_required, to
166 * get the result in decakilobits instead of kilobits.
167 */
168
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700169static int
Keith Packardc8982612012-01-25 08:16:25 -0800170intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700171{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400172 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173}
174
175static int
Dave Airliefe27d532010-06-30 11:46:17 +1000176intel_dp_max_data_rate(int max_link_clock, int max_lanes)
177{
178 return (max_link_clock * max_lanes * 8) / 10;
179}
180
Daniel Vetterc4867932012-04-10 10:42:36 +0200181static bool
182intel_dp_adjust_dithering(struct intel_dp *intel_dp,
183 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200184 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200185{
186 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
295 struct drm_device *dev = intel_dp->base.base.dev;
296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
303 struct drm_device *dev = intel_dp->base.base.dev;
304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
312 struct drm_device *dev = intel_dp->base.base.dev;
313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700325static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100326intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700327 uint8_t *send, int send_bytes,
328 uint8_t *recv, int recv_size)
329{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100330 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100331 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700332 struct drm_i915_private *dev_priv = dev->dev_private;
333 uint32_t ch_ctl = output_reg + 0x10;
334 uint32_t ch_data = ch_ctl + 4;
335 int i;
336 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700337 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700338 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200339 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340
Paulo Zanoni750eb992012-10-18 16:25:08 +0200341 if (IS_HASWELL(dev)) {
342 switch (intel_dp->port) {
343 case PORT_A:
344 ch_ctl = DPA_AUX_CH_CTL;
345 ch_data = DPA_AUX_CH_DATA1;
346 break;
347 case PORT_B:
348 ch_ctl = PCH_DPB_AUX_CH_CTL;
349 ch_data = PCH_DPB_AUX_CH_DATA1;
350 break;
351 case PORT_C:
352 ch_ctl = PCH_DPC_AUX_CH_CTL;
353 ch_data = PCH_DPC_AUX_CH_DATA1;
354 break;
355 case PORT_D:
356 ch_ctl = PCH_DPD_AUX_CH_CTL;
357 ch_data = PCH_DPD_AUX_CH_DATA1;
358 break;
359 default:
360 BUG();
361 }
362 }
363
Keith Packard9b984da2011-09-19 13:54:47 -0700364 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700365 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700366 * and would like to run at 2MHz. So, take the
367 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700368 *
369 * Note that PCH attached eDP panels should use a 125MHz input
370 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700371 */
Adam Jackson1c958222011-10-14 17:22:25 -0400372 if (is_cpu_edp(intel_dp)) {
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200373 if (IS_HASWELL(dev))
374 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
375 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530376 aux_clock_divider = 100;
377 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800378 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800379 else
380 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
381 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200382 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800383 else
384 aux_clock_divider = intel_hrawclk(dev) / 2;
385
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200386 if (IS_GEN6(dev))
387 precharge = 3;
388 else
389 precharge = 5;
390
Jesse Barnes11bee432011-08-01 15:02:20 -0700391 /* Try to wait for any previous AUX channel activity */
392 for (try = 0; try < 3; try++) {
393 status = I915_READ(ch_ctl);
394 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
395 break;
396 msleep(1);
397 }
398
399 if (try == 3) {
400 WARN(1, "dp_aux_ch not started status 0x%08x\n",
401 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100402 return -EBUSY;
403 }
404
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700405 /* Must try at least 3 times according to DP spec */
406 for (try = 0; try < 5; try++) {
407 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100408 for (i = 0; i < send_bytes; i += 4)
409 I915_WRITE(ch_data + i,
410 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400411
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700412 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100413 I915_WRITE(ch_ctl,
414 DP_AUX_CH_CTL_SEND_BUSY |
415 DP_AUX_CH_CTL_TIME_OUT_400us |
416 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
417 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
418 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
419 DP_AUX_CH_CTL_DONE |
420 DP_AUX_CH_CTL_TIME_OUT_ERROR |
421 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700422 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700423 status = I915_READ(ch_ctl);
424 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
425 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100426 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700427 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400428
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700429 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100430 I915_WRITE(ch_ctl,
431 status |
432 DP_AUX_CH_CTL_DONE |
433 DP_AUX_CH_CTL_TIME_OUT_ERROR |
434 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400435
436 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
437 DP_AUX_CH_CTL_RECEIVE_ERROR))
438 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100439 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700440 break;
441 }
442
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700443 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700444 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700445 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 }
447
448 /* Check for timeout or receive error.
449 * Timeouts occur when the sink is not connected
450 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700451 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700452 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700453 return -EIO;
454 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700455
456 /* Timeouts occur when the device isn't connected, so they're
457 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700458 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800459 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700460 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700461 }
462
463 /* Unload any bytes sent back from the other side */
464 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
465 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700466 if (recv_bytes > recv_size)
467 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400468
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100469 for (i = 0; i < recv_bytes; i += 4)
470 unpack_aux(I915_READ(ch_data + i),
471 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700472
473 return recv_bytes;
474}
475
476/* Write data to the aux channel in native mode */
477static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100478intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700479 uint16_t address, uint8_t *send, int send_bytes)
480{
481 int ret;
482 uint8_t msg[20];
483 int msg_bytes;
484 uint8_t ack;
485
Keith Packard9b984da2011-09-19 13:54:47 -0700486 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 if (send_bytes > 16)
488 return -1;
489 msg[0] = AUX_NATIVE_WRITE << 4;
490 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800491 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700492 msg[3] = send_bytes - 1;
493 memcpy(&msg[4], send, send_bytes);
494 msg_bytes = send_bytes + 4;
495 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100496 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700497 if (ret < 0)
498 return ret;
499 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
500 break;
501 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
502 udelay(100);
503 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700504 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700505 }
506 return send_bytes;
507}
508
509/* Write a single byte to the aux channel in native mode */
510static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100511intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512 uint16_t address, uint8_t byte)
513{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100514 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700515}
516
517/* read bytes from a native aux channel */
518static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100519intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700520 uint16_t address, uint8_t *recv, int recv_bytes)
521{
522 uint8_t msg[4];
523 int msg_bytes;
524 uint8_t reply[20];
525 int reply_bytes;
526 uint8_t ack;
527 int ret;
528
Keith Packard9b984da2011-09-19 13:54:47 -0700529 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 msg[0] = AUX_NATIVE_READ << 4;
531 msg[1] = address >> 8;
532 msg[2] = address & 0xff;
533 msg[3] = recv_bytes - 1;
534
535 msg_bytes = 4;
536 reply_bytes = recv_bytes + 1;
537
538 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100539 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700540 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700541 if (ret == 0)
542 return -EPROTO;
543 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544 return ret;
545 ack = reply[0];
546 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
547 memcpy(recv, reply + 1, ret - 1);
548 return ret - 1;
549 }
550 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
551 udelay(100);
552 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700553 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700554 }
555}
556
557static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000558intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
559 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700560{
Dave Airlieab2c0672009-12-04 10:55:24 +1000561 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100562 struct intel_dp *intel_dp = container_of(adapter,
563 struct intel_dp,
564 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000565 uint16_t address = algo_data->address;
566 uint8_t msg[5];
567 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000568 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000569 int msg_bytes;
570 int reply_bytes;
571 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700572
Keith Packard9b984da2011-09-19 13:54:47 -0700573 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000574 /* Set up the command byte */
575 if (mode & MODE_I2C_READ)
576 msg[0] = AUX_I2C_READ << 4;
577 else
578 msg[0] = AUX_I2C_WRITE << 4;
579
580 if (!(mode & MODE_I2C_STOP))
581 msg[0] |= AUX_I2C_MOT << 4;
582
583 msg[1] = address >> 8;
584 msg[2] = address;
585
586 switch (mode) {
587 case MODE_I2C_WRITE:
588 msg[3] = 0;
589 msg[4] = write_byte;
590 msg_bytes = 5;
591 reply_bytes = 1;
592 break;
593 case MODE_I2C_READ:
594 msg[3] = 0;
595 msg_bytes = 4;
596 reply_bytes = 2;
597 break;
598 default:
599 msg_bytes = 3;
600 reply_bytes = 1;
601 break;
602 }
603
David Flynn8316f332010-12-08 16:10:21 +0000604 for (retry = 0; retry < 5; retry++) {
605 ret = intel_dp_aux_ch(intel_dp,
606 msg, msg_bytes,
607 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000608 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000609 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000610 return ret;
611 }
David Flynn8316f332010-12-08 16:10:21 +0000612
613 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
614 case AUX_NATIVE_REPLY_ACK:
615 /* I2C-over-AUX Reply field is only valid
616 * when paired with AUX ACK.
617 */
618 break;
619 case AUX_NATIVE_REPLY_NACK:
620 DRM_DEBUG_KMS("aux_ch native nack\n");
621 return -EREMOTEIO;
622 case AUX_NATIVE_REPLY_DEFER:
623 udelay(100);
624 continue;
625 default:
626 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
627 reply[0]);
628 return -EREMOTEIO;
629 }
630
Dave Airlieab2c0672009-12-04 10:55:24 +1000631 switch (reply[0] & AUX_I2C_REPLY_MASK) {
632 case AUX_I2C_REPLY_ACK:
633 if (mode == MODE_I2C_READ) {
634 *read_byte = reply[1];
635 }
636 return reply_bytes - 1;
637 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000638 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000639 return -EREMOTEIO;
640 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000641 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000642 udelay(100);
643 break;
644 default:
David Flynn8316f332010-12-08 16:10:21 +0000645 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000646 return -EREMOTEIO;
647 }
648 }
David Flynn8316f332010-12-08 16:10:21 +0000649
650 DRM_ERROR("too many retries, giving up\n");
651 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652}
653
654static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100655intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800656 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700657{
Keith Packard0b5c5412011-09-28 16:41:05 -0700658 int ret;
659
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800660 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100661 intel_dp->algo.running = false;
662 intel_dp->algo.address = 0;
663 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700664
Akshay Joshi0206e352011-08-16 15:34:10 -0400665 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100666 intel_dp->adapter.owner = THIS_MODULE;
667 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100669 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
670 intel_dp->adapter.algo_data = &intel_dp->algo;
671 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
672
Keith Packard0b5c5412011-09-28 16:41:05 -0700673 ironlake_edp_panel_vdd_on(intel_dp);
674 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700675 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700676 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677}
678
679static bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200680intel_dp_mode_fixup(struct drm_encoder *encoder,
681 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700682 struct drm_display_mode *adjusted_mode)
683{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100684 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100685 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300686 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700687 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200688 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100689 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200690 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700691 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
692
Jani Nikuladd06f902012-10-19 14:51:50 +0300693 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
694 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
695 adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100696 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
697 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100698 }
699
Daniel Vettercb1793c2012-06-04 18:39:21 +0200700 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200701 return false;
702
Daniel Vetter083f9562012-04-20 20:23:49 +0200703 DRM_DEBUG_KMS("DP link computation with max lane count %i "
704 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200705 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200706
Daniel Vettercb1793c2012-06-04 18:39:21 +0200707 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200708 return false;
709
710 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200711 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200712
Jesse Barnes2514bc52012-06-21 15:13:50 -0700713 for (clock = 0; clock <= max_clock; clock++) {
714 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Dave Airliefe27d532010-06-30 11:46:17 +1000715 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700716
Daniel Vetter083f9562012-04-20 20:23:49 +0200717 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100718 intel_dp->link_bw = bws[clock];
719 intel_dp->lane_count = lane_count;
720 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Daniel Vetter083f9562012-04-20 20:23:49 +0200721 DRM_DEBUG_KMS("DP link bw %02x lane "
722 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200724 adjusted_mode->clock, bpp);
725 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
726 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700727 return true;
728 }
729 }
730 }
Dave Airliefe27d532010-06-30 11:46:17 +1000731
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700732 return false;
733}
734
735struct intel_dp_m_n {
736 uint32_t tu;
737 uint32_t gmch_m;
738 uint32_t gmch_n;
739 uint32_t link_m;
740 uint32_t link_n;
741};
742
743static void
744intel_reduce_ratio(uint32_t *num, uint32_t *den)
745{
746 while (*num > 0xffffff || *den > 0xffffff) {
747 *num >>= 1;
748 *den >>= 1;
749 }
750}
751
752static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800753intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700754 int nlanes,
755 int pixel_clock,
756 int link_clock,
757 struct intel_dp_m_n *m_n)
758{
759 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800760 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700761 m_n->gmch_n = link_clock * nlanes;
762 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
763 m_n->link_m = pixel_clock;
764 m_n->link_n = link_clock;
765 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
766}
767
768void
769intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
770 struct drm_display_mode *adjusted_mode)
771{
772 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200773 struct intel_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774 struct drm_i915_private *dev_priv = dev->dev_private;
775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700776 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700777 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800778 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200779 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780
781 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700782 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200784 for_each_encoder_on_crtc(dev, crtc, encoder) {
785 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786
Keith Packard9a10f402011-11-02 13:03:47 -0700787 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
788 intel_dp->base.type == INTEL_OUTPUT_EDP)
789 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100790 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700791 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 }
793 }
794
795 /*
796 * Compute the GMCH and Link ratios. The '3' here is
797 * the number of bytes_per_pixel post-LUT, which we always
798 * set up for 8-bits of R/G/B, or 3 bytes total.
799 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700800 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801 mode->clock, adjusted_mode->clock, &m_n);
802
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300803 if (IS_HASWELL(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200804 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
805 TU_SIZE(m_n.tu) | m_n.gmch_m);
806 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
807 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
808 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300809 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300810 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800811 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
812 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
813 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530814 } else if (IS_VALLEYVIEW(dev)) {
815 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
816 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
817 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
818 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800820 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300821 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800822 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
823 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
824 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700825 }
826}
827
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300828void intel_dp_init_link_config(struct intel_dp *intel_dp)
829{
830 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
831 intel_dp->link_configuration[0] = intel_dp->link_bw;
832 intel_dp->link_configuration[1] = intel_dp->lane_count;
833 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
834 /*
835 * Check for DPCD version > 1.1 and enhanced framing support
836 */
837 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
838 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
839 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
840 }
841}
842
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700843static void
844intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
845 struct drm_display_mode *adjusted_mode)
846{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800847 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100849 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100850 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
852
Keith Packard417e8222011-11-01 19:54:11 -0700853 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800854 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700855 *
856 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800857 * SNB CPU
858 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700859 * CPT PCH
860 *
861 * IBX PCH and CPU are the same for almost everything,
862 * except that the CPU DP PLL is configured in this
863 * register
864 *
865 * CPT PCH is quite different, having many bits moved
866 * to the TRANS_DP_CTL register instead. That
867 * configuration happens (oddly) in ironlake_pch_enable
868 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400869
Keith Packard417e8222011-11-01 19:54:11 -0700870 /* Preserve the BIOS-computed detected bit. This is
871 * supposed to be read-only.
872 */
873 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700874
Keith Packard417e8222011-11-01 19:54:11 -0700875 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700876 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Chris Wilsonea5b2132010-08-04 13:50:23 +0100878 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700879 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100880 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881 break;
882 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100883 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700884 break;
885 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100886 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 break;
888 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800889 if (intel_dp->has_audio) {
890 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
891 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100892 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800893 intel_write_eld(encoder, adjusted_mode);
894 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300895
896 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897
Keith Packard417e8222011-11-01 19:54:11 -0700898 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800899
Gajanan Bhat19c03922012-09-27 19:13:07 +0530900 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800901 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
902 intel_dp->DP |= DP_SYNC_HS_HIGH;
903 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
904 intel_dp->DP |= DP_SYNC_VS_HIGH;
905 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
906
907 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
908 intel_dp->DP |= DP_ENHANCED_FRAMING;
909
910 intel_dp->DP |= intel_crtc->pipe << 29;
911
912 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800913 if (adjusted_mode->clock < 200000)
914 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
915 else
916 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
917 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700918 intel_dp->DP |= intel_dp->color_range;
919
920 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
921 intel_dp->DP |= DP_SYNC_HS_HIGH;
922 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
923 intel_dp->DP |= DP_SYNC_VS_HIGH;
924 intel_dp->DP |= DP_LINK_TRAIN_OFF;
925
926 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
927 intel_dp->DP |= DP_ENHANCED_FRAMING;
928
929 if (intel_crtc->pipe == 1)
930 intel_dp->DP |= DP_PIPEB_SELECT;
931
932 if (is_cpu_edp(intel_dp)) {
933 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700934 if (adjusted_mode->clock < 200000)
935 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
936 else
937 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
938 }
939 } else {
940 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800941 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942}
943
Keith Packard99ea7122011-11-01 19:57:50 -0700944#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
945#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
946
947#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
948#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
949
950#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
951#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
952
953static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
954 u32 mask,
955 u32 value)
956{
957 struct drm_device *dev = intel_dp->base.base.dev;
958 struct drm_i915_private *dev_priv = dev->dev_private;
959
960 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
961 mask, value,
962 I915_READ(PCH_PP_STATUS),
963 I915_READ(PCH_PP_CONTROL));
964
965 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
966 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
967 I915_READ(PCH_PP_STATUS),
968 I915_READ(PCH_PP_CONTROL));
969 }
970}
971
972static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
973{
974 DRM_DEBUG_KMS("Wait for panel power on\n");
975 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
976}
977
Keith Packardbd943152011-09-18 23:09:52 -0700978static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
979{
Keith Packardbd943152011-09-18 23:09:52 -0700980 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700981 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700982}
Keith Packardbd943152011-09-18 23:09:52 -0700983
Keith Packard99ea7122011-11-01 19:57:50 -0700984static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
985{
986 DRM_DEBUG_KMS("Wait for panel power cycle\n");
987 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
988}
Keith Packardbd943152011-09-18 23:09:52 -0700989
Keith Packard99ea7122011-11-01 19:57:50 -0700990
Keith Packard832dd3c2011-11-01 19:34:06 -0700991/* Read the current pp_control value, unlocking the register if it
992 * is locked
993 */
994
995static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
996{
997 u32 control = I915_READ(PCH_PP_CONTROL);
998
999 control &= ~PANEL_UNLOCK_MASK;
1000 control |= PANEL_UNLOCK_REGS;
1001 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001002}
1003
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001004void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001005{
1006 struct drm_device *dev = intel_dp->base.base.dev;
1007 struct drm_i915_private *dev_priv = dev->dev_private;
1008 u32 pp;
1009
Keith Packard97af61f572011-09-28 16:23:51 -07001010 if (!is_edp(intel_dp))
1011 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001012 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001013
Keith Packardbd943152011-09-18 23:09:52 -07001014 WARN(intel_dp->want_panel_vdd,
1015 "eDP VDD already requested on\n");
1016
1017 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001018
Keith Packardbd943152011-09-18 23:09:52 -07001019 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1020 DRM_DEBUG_KMS("eDP VDD already on\n");
1021 return;
1022 }
1023
Keith Packard99ea7122011-11-01 19:57:50 -07001024 if (!ironlake_edp_have_panel_power(intel_dp))
1025 ironlake_wait_panel_power_cycle(intel_dp);
1026
Keith Packard832dd3c2011-11-01 19:34:06 -07001027 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001028 pp |= EDP_FORCE_VDD;
1029 I915_WRITE(PCH_PP_CONTROL, pp);
1030 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001031 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1032 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001033
1034 /*
1035 * If the panel wasn't on, delay before accessing aux channel
1036 */
1037 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001038 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001039 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001040 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001041}
1042
Keith Packardbd943152011-09-18 23:09:52 -07001043static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001044{
1045 struct drm_device *dev = intel_dp->base.base.dev;
1046 struct drm_i915_private *dev_priv = dev->dev_private;
1047 u32 pp;
1048
Keith Packardbd943152011-09-18 23:09:52 -07001049 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001050 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001051 pp &= ~EDP_FORCE_VDD;
1052 I915_WRITE(PCH_PP_CONTROL, pp);
1053 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001054
Keith Packardbd943152011-09-18 23:09:52 -07001055 /* Make sure sequencer is idle before allowing subsequent activity */
1056 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1057 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001058
1059 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001060 }
1061}
1062
1063static void ironlake_panel_vdd_work(struct work_struct *__work)
1064{
1065 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1066 struct intel_dp, panel_vdd_work);
1067 struct drm_device *dev = intel_dp->base.base.dev;
1068
Keith Packard627f7672011-10-31 11:30:10 -07001069 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001070 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001071 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001072}
1073
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001074void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001075{
Keith Packard97af61f572011-09-28 16:23:51 -07001076 if (!is_edp(intel_dp))
1077 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001078
Keith Packardbd943152011-09-18 23:09:52 -07001079 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1080 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001081
Keith Packardbd943152011-09-18 23:09:52 -07001082 intel_dp->want_panel_vdd = false;
1083
1084 if (sync) {
1085 ironlake_panel_vdd_off_sync(intel_dp);
1086 } else {
1087 /*
1088 * Queue the timer to fire a long
1089 * time from now (relative to the power down delay)
1090 * to keep the panel power up across a sequence of operations
1091 */
1092 schedule_delayed_work(&intel_dp->panel_vdd_work,
1093 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1094 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001095}
1096
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001097void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001098{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001099 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001100 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001101 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001102
Keith Packard97af61f572011-09-28 16:23:51 -07001103 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001104 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001105
1106 DRM_DEBUG_KMS("Turn eDP power on\n");
1107
1108 if (ironlake_edp_have_panel_power(intel_dp)) {
1109 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001110 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001111 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001112
Keith Packard99ea7122011-11-01 19:57:50 -07001113 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001114
Keith Packard832dd3c2011-11-01 19:34:06 -07001115 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001116 if (IS_GEN5(dev)) {
1117 /* ILK workaround: disable reset around power sequence */
1118 pp &= ~PANEL_POWER_RESET;
1119 I915_WRITE(PCH_PP_CONTROL, pp);
1120 POSTING_READ(PCH_PP_CONTROL);
1121 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001122
Keith Packard1c0ae802011-09-19 13:59:29 -07001123 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001124 if (!IS_GEN5(dev))
1125 pp |= PANEL_POWER_RESET;
1126
Jesse Barnes9934c132010-07-22 13:18:19 -07001127 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001128 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001129
Keith Packard99ea7122011-11-01 19:57:50 -07001130 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001131
Keith Packard05ce1a42011-09-29 16:33:01 -07001132 if (IS_GEN5(dev)) {
1133 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1134 I915_WRITE(PCH_PP_CONTROL, pp);
1135 POSTING_READ(PCH_PP_CONTROL);
1136 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001137}
1138
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001139void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001140{
Keith Packard99ea7122011-11-01 19:57:50 -07001141 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001142 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001143 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001144
Keith Packard97af61f572011-09-28 16:23:51 -07001145 if (!is_edp(intel_dp))
1146 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001147
Keith Packard99ea7122011-11-01 19:57:50 -07001148 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001149
Daniel Vetter6cb49832012-05-20 17:14:50 +02001150 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001151
Keith Packard832dd3c2011-11-01 19:34:06 -07001152 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001153 /* We need to switch off panel power _and_ force vdd, for otherwise some
1154 * panels get very unhappy and cease to work. */
1155 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001156 I915_WRITE(PCH_PP_CONTROL, pp);
1157 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001158
Daniel Vetter35a38552012-08-12 22:17:14 +02001159 intel_dp->want_panel_vdd = false;
1160
Keith Packard99ea7122011-11-01 19:57:50 -07001161 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001162}
1163
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001164void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001165{
Keith Packardf01eca22011-09-28 16:48:10 -07001166 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001167 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001168 int pipe = to_intel_crtc(intel_dp->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001169 u32 pp;
1170
Keith Packardf01eca22011-09-28 16:48:10 -07001171 if (!is_edp(intel_dp))
1172 return;
1173
Zhao Yakui28c97732009-10-09 11:39:41 +08001174 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001175 /*
1176 * If we enable the backlight right away following a panel power
1177 * on, we may see slight flicker as the panel syncs with the eDP
1178 * link. So delay a bit to make sure the image is solid before
1179 * allowing it to appear.
1180 */
Keith Packardf01eca22011-09-28 16:48:10 -07001181 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001182 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001183 pp |= EDP_BLC_ENABLE;
1184 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001185 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001186
1187 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001188}
1189
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001190void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001191{
Keith Packardf01eca22011-09-28 16:48:10 -07001192 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001193 struct drm_i915_private *dev_priv = dev->dev_private;
1194 u32 pp;
1195
Keith Packardf01eca22011-09-28 16:48:10 -07001196 if (!is_edp(intel_dp))
1197 return;
1198
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001199 intel_panel_disable_backlight(dev);
1200
Zhao Yakui28c97732009-10-09 11:39:41 +08001201 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001202 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001203 pp &= ~EDP_BLC_ENABLE;
1204 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001205 POSTING_READ(PCH_PP_CONTROL);
1206 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001207}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001208
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001209static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001210{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001211 struct drm_device *dev = intel_dp->base.base.dev;
1212 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001213 struct drm_i915_private *dev_priv = dev->dev_private;
1214 u32 dpa_ctl;
1215
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001216 assert_pipe_disabled(dev_priv,
1217 to_intel_crtc(crtc)->pipe);
1218
Jesse Barnesd240f202010-08-13 15:43:26 -07001219 DRM_DEBUG_KMS("\n");
1220 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001221 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1222 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1223
1224 /* We don't adjust intel_dp->DP while tearing down the link, to
1225 * facilitate link retraining (e.g. after hotplug). Hence clear all
1226 * enable bits here to ensure that we don't enable too much. */
1227 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1228 intel_dp->DP |= DP_PLL_ENABLE;
1229 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001230 POSTING_READ(DP_A);
1231 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001232}
1233
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001234static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001235{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001236 struct drm_device *dev = intel_dp->base.base.dev;
1237 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001238 struct drm_i915_private *dev_priv = dev->dev_private;
1239 u32 dpa_ctl;
1240
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001241 assert_pipe_disabled(dev_priv,
1242 to_intel_crtc(crtc)->pipe);
1243
Jesse Barnesd240f202010-08-13 15:43:26 -07001244 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001245 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1246 "dp pll off, should be on\n");
1247 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1248
1249 /* We can't rely on the value tracked for the DP register in
1250 * intel_dp->DP because link_down must not change that (otherwise link
1251 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001252 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001253 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001254 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001255 udelay(200);
1256}
1257
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001258/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001259void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001260{
1261 int ret, i;
1262
1263 /* Should have a valid DPCD by this point */
1264 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1265 return;
1266
1267 if (mode != DRM_MODE_DPMS_ON) {
1268 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1269 DP_SET_POWER_D3);
1270 if (ret != 1)
1271 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1272 } else {
1273 /*
1274 * When turning on, we need to retry for 1ms to give the sink
1275 * time to wake up.
1276 */
1277 for (i = 0; i < 3; i++) {
1278 ret = intel_dp_aux_native_write_1(intel_dp,
1279 DP_SET_POWER,
1280 DP_SET_POWER_D0);
1281 if (ret == 1)
1282 break;
1283 msleep(1);
1284 }
1285 }
1286}
1287
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001288static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1289 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001290{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001291 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1292 struct drm_device *dev = encoder->base.dev;
1293 struct drm_i915_private *dev_priv = dev->dev_private;
1294 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001295
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001296 if (!(tmp & DP_PORT_EN))
1297 return false;
1298
1299 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1300 *pipe = PORT_TO_PIPE_CPT(tmp);
1301 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1302 *pipe = PORT_TO_PIPE(tmp);
1303 } else {
1304 u32 trans_sel;
1305 u32 trans_dp;
1306 int i;
1307
1308 switch (intel_dp->output_reg) {
1309 case PCH_DP_B:
1310 trans_sel = TRANS_DP_PORT_SEL_B;
1311 break;
1312 case PCH_DP_C:
1313 trans_sel = TRANS_DP_PORT_SEL_C;
1314 break;
1315 case PCH_DP_D:
1316 trans_sel = TRANS_DP_PORT_SEL_D;
1317 break;
1318 default:
1319 return true;
1320 }
1321
1322 for_each_pipe(i) {
1323 trans_dp = I915_READ(TRANS_DP_CTL(i));
1324 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1325 *pipe = i;
1326 return true;
1327 }
1328 }
1329 }
1330
1331 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg);
1332
1333 return true;
1334}
1335
Daniel Vettere8cb4552012-07-01 13:05:48 +02001336static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001337{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001338 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001339
1340 /* Make sure the panel is off before trying to change the mode. But also
1341 * ensure that we have vdd while we switch off the panel. */
1342 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001343 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001344 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001345 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001346
1347 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1348 if (!is_cpu_edp(intel_dp))
1349 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001350}
1351
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001352static void intel_post_disable_dp(struct intel_encoder *encoder)
1353{
1354 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1355
Daniel Vetter37398502012-09-06 22:15:44 +02001356 if (is_cpu_edp(intel_dp)) {
1357 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001358 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001359 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001360}
1361
Daniel Vettere8cb4552012-07-01 13:05:48 +02001362static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001363{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001364 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1365 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001366 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001367 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001368
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001369 if (WARN_ON(dp_reg & DP_PORT_EN))
1370 return;
1371
Daniel Vettere8cb4552012-07-01 13:05:48 +02001372 ironlake_edp_panel_vdd_on(intel_dp);
1373 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001374 intel_dp_start_link_train(intel_dp);
1375 ironlake_edp_panel_on(intel_dp);
1376 ironlake_edp_panel_vdd_off(intel_dp, true);
1377 intel_dp_complete_link_train(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001378 ironlake_edp_backlight_on(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001379}
1380
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001381static void intel_pre_enable_dp(struct intel_encoder *encoder)
Daniel Vettere8cb4552012-07-01 13:05:48 +02001382{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001383 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001384
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001385 if (is_cpu_edp(intel_dp))
1386 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001387}
1388
1389/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001390 * Native read with retry for link status and receiver capability reads for
1391 * cases where the sink may still be asleep.
1392 */
1393static bool
1394intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1395 uint8_t *recv, int recv_bytes)
1396{
1397 int ret, i;
1398
1399 /*
1400 * Sinks are *supposed* to come up within 1ms from an off state,
1401 * but we're also supposed to retry 3 times per the spec.
1402 */
1403 for (i = 0; i < 3; i++) {
1404 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1405 recv_bytes);
1406 if (ret == recv_bytes)
1407 return true;
1408 msleep(1);
1409 }
1410
1411 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001412}
1413
1414/*
1415 * Fetch AUX CH registers 0x202 - 0x207 which contain
1416 * link status information
1417 */
1418static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001419intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001420{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001421 return intel_dp_aux_native_read_retry(intel_dp,
1422 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001423 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001424 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001425}
1426
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427#if 0
1428static char *voltage_names[] = {
1429 "0.4V", "0.6V", "0.8V", "1.2V"
1430};
1431static char *pre_emph_names[] = {
1432 "0dB", "3.5dB", "6dB", "9.5dB"
1433};
1434static char *link_train_names[] = {
1435 "pattern 1", "pattern 2", "idle", "off"
1436};
1437#endif
1438
1439/*
1440 * These are source-specific values; current Intel hardware supports
1441 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1442 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001443
1444static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001445intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001446{
Keith Packard1a2eb462011-11-16 16:26:07 -08001447 struct drm_device *dev = intel_dp->base.base.dev;
1448
1449 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1450 return DP_TRAIN_VOLTAGE_SWING_800;
1451 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1452 return DP_TRAIN_VOLTAGE_SWING_1200;
1453 else
1454 return DP_TRAIN_VOLTAGE_SWING_800;
1455}
1456
1457static uint8_t
1458intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1459{
1460 struct drm_device *dev = intel_dp->base.base.dev;
1461
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001462 if (IS_HASWELL(dev)) {
1463 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1464 case DP_TRAIN_VOLTAGE_SWING_400:
1465 return DP_TRAIN_PRE_EMPHASIS_9_5;
1466 case DP_TRAIN_VOLTAGE_SWING_600:
1467 return DP_TRAIN_PRE_EMPHASIS_6;
1468 case DP_TRAIN_VOLTAGE_SWING_800:
1469 return DP_TRAIN_PRE_EMPHASIS_3_5;
1470 case DP_TRAIN_VOLTAGE_SWING_1200:
1471 default:
1472 return DP_TRAIN_PRE_EMPHASIS_0;
1473 }
1474 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001475 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1476 case DP_TRAIN_VOLTAGE_SWING_400:
1477 return DP_TRAIN_PRE_EMPHASIS_6;
1478 case DP_TRAIN_VOLTAGE_SWING_600:
1479 case DP_TRAIN_VOLTAGE_SWING_800:
1480 return DP_TRAIN_PRE_EMPHASIS_3_5;
1481 default:
1482 return DP_TRAIN_PRE_EMPHASIS_0;
1483 }
1484 } else {
1485 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1486 case DP_TRAIN_VOLTAGE_SWING_400:
1487 return DP_TRAIN_PRE_EMPHASIS_6;
1488 case DP_TRAIN_VOLTAGE_SWING_600:
1489 return DP_TRAIN_PRE_EMPHASIS_6;
1490 case DP_TRAIN_VOLTAGE_SWING_800:
1491 return DP_TRAIN_PRE_EMPHASIS_3_5;
1492 case DP_TRAIN_VOLTAGE_SWING_1200:
1493 default:
1494 return DP_TRAIN_PRE_EMPHASIS_0;
1495 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001496 }
1497}
1498
1499static void
Keith Packard93f62da2011-11-01 19:45:03 -07001500intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501{
1502 uint8_t v = 0;
1503 uint8_t p = 0;
1504 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001505 uint8_t voltage_max;
1506 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507
Jesse Barnes33a34e42010-09-08 12:42:02 -07001508 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001509 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1510 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001511
1512 if (this_v > v)
1513 v = this_v;
1514 if (this_p > p)
1515 p = this_p;
1516 }
1517
Keith Packard1a2eb462011-11-16 16:26:07 -08001518 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001519 if (v >= voltage_max)
1520 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521
Keith Packard1a2eb462011-11-16 16:26:07 -08001522 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1523 if (p >= preemph_max)
1524 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001525
1526 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001527 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001528}
1529
1530static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001531intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001532{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001533 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001535 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001536 case DP_TRAIN_VOLTAGE_SWING_400:
1537 default:
1538 signal_levels |= DP_VOLTAGE_0_4;
1539 break;
1540 case DP_TRAIN_VOLTAGE_SWING_600:
1541 signal_levels |= DP_VOLTAGE_0_6;
1542 break;
1543 case DP_TRAIN_VOLTAGE_SWING_800:
1544 signal_levels |= DP_VOLTAGE_0_8;
1545 break;
1546 case DP_TRAIN_VOLTAGE_SWING_1200:
1547 signal_levels |= DP_VOLTAGE_1_2;
1548 break;
1549 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001550 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551 case DP_TRAIN_PRE_EMPHASIS_0:
1552 default:
1553 signal_levels |= DP_PRE_EMPHASIS_0;
1554 break;
1555 case DP_TRAIN_PRE_EMPHASIS_3_5:
1556 signal_levels |= DP_PRE_EMPHASIS_3_5;
1557 break;
1558 case DP_TRAIN_PRE_EMPHASIS_6:
1559 signal_levels |= DP_PRE_EMPHASIS_6;
1560 break;
1561 case DP_TRAIN_PRE_EMPHASIS_9_5:
1562 signal_levels |= DP_PRE_EMPHASIS_9_5;
1563 break;
1564 }
1565 return signal_levels;
1566}
1567
Zhenyu Wange3421a12010-04-08 09:43:27 +08001568/* Gen6's DP voltage swing and pre-emphasis control */
1569static uint32_t
1570intel_gen6_edp_signal_levels(uint8_t train_set)
1571{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001572 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1573 DP_TRAIN_PRE_EMPHASIS_MASK);
1574 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001575 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001576 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1577 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1578 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1579 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001580 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001581 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1582 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001583 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001584 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1585 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001586 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001587 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1588 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001589 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001590 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1591 "0x%x\n", signal_levels);
1592 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001593 }
1594}
1595
Keith Packard1a2eb462011-11-16 16:26:07 -08001596/* Gen7's DP voltage swing and pre-emphasis control */
1597static uint32_t
1598intel_gen7_edp_signal_levels(uint8_t train_set)
1599{
1600 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1601 DP_TRAIN_PRE_EMPHASIS_MASK);
1602 switch (signal_levels) {
1603 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1604 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1605 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1606 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1607 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1608 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1609
1610 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1611 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1612 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1613 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1614
1615 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1616 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1617 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1618 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1619
1620 default:
1621 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1622 "0x%x\n", signal_levels);
1623 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1624 }
1625}
1626
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001627/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1628static uint32_t
1629intel_dp_signal_levels_hsw(uint8_t train_set)
1630{
1631 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1632 DP_TRAIN_PRE_EMPHASIS_MASK);
1633 switch (signal_levels) {
1634 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1635 return DDI_BUF_EMP_400MV_0DB_HSW;
1636 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1637 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1638 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1639 return DDI_BUF_EMP_400MV_6DB_HSW;
1640 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1641 return DDI_BUF_EMP_400MV_9_5DB_HSW;
1642
1643 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1644 return DDI_BUF_EMP_600MV_0DB_HSW;
1645 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1646 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1647 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1648 return DDI_BUF_EMP_600MV_6DB_HSW;
1649
1650 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1651 return DDI_BUF_EMP_800MV_0DB_HSW;
1652 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1653 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1654 default:
1655 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1656 "0x%x\n", signal_levels);
1657 return DDI_BUF_EMP_400MV_0DB_HSW;
1658 }
1659}
1660
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001661static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001662intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001663 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001664 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001665{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001666 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001667 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001668 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001669 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001670
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001671 if (IS_HASWELL(dev)) {
1672 temp = I915_READ(DP_TP_CTL(intel_dp->port));
1673
1674 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1675 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1676 else
1677 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1678
1679 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1680 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1681 case DP_TRAINING_PATTERN_DISABLE:
1682 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1683 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1684
1685 if (wait_for((I915_READ(DP_TP_STATUS(intel_dp->port)) &
1686 DP_TP_STATUS_IDLE_DONE), 1))
1687 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1688
1689 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1690 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1691
1692 break;
1693 case DP_TRAINING_PATTERN_1:
1694 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1695 break;
1696 case DP_TRAINING_PATTERN_2:
1697 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1698 break;
1699 case DP_TRAINING_PATTERN_3:
1700 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1701 break;
1702 }
1703 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1704
1705 } else if (HAS_PCH_CPT(dev) &&
1706 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001707 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1708
1709 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1710 case DP_TRAINING_PATTERN_DISABLE:
1711 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1712 break;
1713 case DP_TRAINING_PATTERN_1:
1714 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1715 break;
1716 case DP_TRAINING_PATTERN_2:
1717 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1718 break;
1719 case DP_TRAINING_PATTERN_3:
1720 DRM_ERROR("DP training pattern 3 not supported\n");
1721 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1722 break;
1723 }
1724
1725 } else {
1726 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1727
1728 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1729 case DP_TRAINING_PATTERN_DISABLE:
1730 dp_reg_value |= DP_LINK_TRAIN_OFF;
1731 break;
1732 case DP_TRAINING_PATTERN_1:
1733 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1734 break;
1735 case DP_TRAINING_PATTERN_2:
1736 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1737 break;
1738 case DP_TRAINING_PATTERN_3:
1739 DRM_ERROR("DP training pattern 3 not supported\n");
1740 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1741 break;
1742 }
1743 }
1744
Chris Wilsonea5b2132010-08-04 13:50:23 +01001745 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1746 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001747
Chris Wilsonea5b2132010-08-04 13:50:23 +01001748 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001749 DP_TRAINING_PATTERN_SET,
1750 dp_train_pat);
1751
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001752 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1753 DP_TRAINING_PATTERN_DISABLE) {
1754 ret = intel_dp_aux_native_write(intel_dp,
1755 DP_TRAINING_LANE0_SET,
1756 intel_dp->train_set,
1757 intel_dp->lane_count);
1758 if (ret != intel_dp->lane_count)
1759 return false;
1760 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001761
1762 return true;
1763}
1764
Jesse Barnes33a34e42010-09-08 12:42:02 -07001765/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001766void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001767intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001768{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001769 struct drm_encoder *encoder = &intel_dp->base.base;
1770 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001771 int i;
1772 uint8_t voltage;
1773 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001774 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001775 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001776
Paulo Zanonic19b0662012-10-15 15:51:41 -03001777 if (IS_HASWELL(dev))
1778 intel_ddi_prepare_link_retrain(encoder);
1779
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001780 /* Write the link configuration data */
1781 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1782 intel_dp->link_configuration,
1783 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001784
1785 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001786
Jesse Barnes33a34e42010-09-08 12:42:02 -07001787 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001788 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001789 voltage_tries = 0;
1790 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001791 clock_recovery = false;
1792 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001793 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001794 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001795 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001796
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001797 if (IS_HASWELL(dev)) {
1798 signal_levels = intel_dp_signal_levels_hsw(
1799 intel_dp->train_set[0]);
1800 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1801 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001802 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1803 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1804 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001805 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001806 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1807 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001808 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001809 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1810 }
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001811 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
1812 signal_levels);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001813
Daniel Vettera7c96552012-10-18 10:15:30 +02001814 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001815 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001816 DP_TRAINING_PATTERN_1 |
1817 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001818 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001819
Daniel Vettera7c96552012-10-18 10:15:30 +02001820 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001821 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1822 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001823 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001824 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001825
Daniel Vetter01916272012-10-18 10:15:25 +02001826 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001827 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001828 clock_recovery = true;
1829 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001830 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001831
1832 /* Check to see if we've tried the max voltage */
1833 for (i = 0; i < intel_dp->lane_count; i++)
1834 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1835 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001836 if (i == intel_dp->lane_count && voltage_tries == 5) {
Chris Wilson24773672012-09-26 16:48:30 +01001837 if (++loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001838 DRM_DEBUG_KMS("too many full retries, give up\n");
1839 break;
1840 }
1841 memset(intel_dp->train_set, 0, 4);
1842 voltage_tries = 0;
1843 continue;
1844 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001845
1846 /* Check to see if we've tried the same voltage 5 times */
Chris Wilson24773672012-09-26 16:48:30 +01001847 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
1848 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Keith Packardcdb0e952011-11-01 20:00:06 -07001849 voltage_tries = 0;
Chris Wilson24773672012-09-26 16:48:30 +01001850 } else
1851 ++voltage_tries;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001852
1853 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001854 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001855 }
1856
Jesse Barnes33a34e42010-09-08 12:42:02 -07001857 intel_dp->DP = DP;
1858}
1859
Paulo Zanonic19b0662012-10-15 15:51:41 -03001860void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001861intel_dp_complete_link_train(struct intel_dp *intel_dp)
1862{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001863 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001864 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001865 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001866 uint32_t DP = intel_dp->DP;
1867
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001868 /* channel equalization */
1869 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001870 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001871 channel_eq = false;
1872 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001873 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001874 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001875 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001876
Jesse Barnes37f80972011-01-05 14:45:24 -08001877 if (cr_tries > 5) {
1878 DRM_ERROR("failed to train DP, aborting\n");
1879 intel_dp_link_down(intel_dp);
1880 break;
1881 }
1882
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001883 if (IS_HASWELL(dev)) {
1884 signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
1885 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1886 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001887 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1888 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1889 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001890 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001891 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1892 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001893 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001894 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1895 }
1896
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001897 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001898 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001899 DP_TRAINING_PATTERN_2 |
1900 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901 break;
1902
Daniel Vettera7c96552012-10-18 10:15:30 +02001903 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001904 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001905 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001906
Jesse Barnes37f80972011-01-05 14:45:24 -08001907 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001908 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001909 intel_dp_start_link_train(intel_dp);
1910 cr_tries++;
1911 continue;
1912 }
1913
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001914 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001915 channel_eq = true;
1916 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001917 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001918
Jesse Barnes37f80972011-01-05 14:45:24 -08001919 /* Try 5 times, then try clock recovery if that fails */
1920 if (tries > 5) {
1921 intel_dp_link_down(intel_dp);
1922 intel_dp_start_link_train(intel_dp);
1923 tries = 0;
1924 cr_tries++;
1925 continue;
1926 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001927
1928 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001929 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001930 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001931 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001932
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001933 if (channel_eq)
1934 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1935
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001936 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001937}
1938
1939static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001940intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001941{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001942 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001943 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001944 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001945
Paulo Zanonic19b0662012-10-15 15:51:41 -03001946 /*
1947 * DDI code has a strict mode set sequence and we should try to respect
1948 * it, otherwise we might hang the machine in many different ways. So we
1949 * really should be disabling the port only on a complete crtc_disable
1950 * sequence. This function is just called under two conditions on DDI
1951 * code:
1952 * - Link train failed while doing crtc_enable, and on this case we
1953 * really should respect the mode set sequence and wait for a
1954 * crtc_disable.
1955 * - Someone turned the monitor off and intel_dp_check_link_status
1956 * called us. We don't need to disable the whole port on this case, so
1957 * when someone turns the monitor on again,
1958 * intel_ddi_prepare_link_retrain will take care of redoing the link
1959 * train.
1960 */
1961 if (IS_HASWELL(dev))
1962 return;
1963
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001964 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001965 return;
1966
Zhao Yakui28c97732009-10-09 11:39:41 +08001967 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001968
Keith Packard1a2eb462011-11-16 16:26:07 -08001969 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001970 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001971 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001972 } else {
1973 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001974 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001975 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001976 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001977
Chris Wilsonfe255d02010-09-11 21:37:48 +01001978 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001979
Daniel Vetter493a7082012-05-30 12:31:56 +02001980 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001981 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001982 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1983
Eric Anholt5bddd172010-11-18 09:32:59 +08001984 /* Hardware workaround: leaving our transcoder select
1985 * set to transcoder B while it's off will prevent the
1986 * corresponding HDMI output on transcoder A.
1987 *
1988 * Combine this with another hardware workaround:
1989 * transcoder select bit can only be cleared while the
1990 * port is enabled.
1991 */
1992 DP &= ~DP_PIPEB_SELECT;
1993 I915_WRITE(intel_dp->output_reg, DP);
1994
1995 /* Changes to enable or select take place the vblank
1996 * after being written.
1997 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01001998 if (crtc == NULL) {
1999 /* We can arrive here never having been attached
2000 * to a CRTC, for instance, due to inheriting
2001 * random state from the BIOS.
2002 *
2003 * If the pipe is not running, play safe and
2004 * wait for the clocks to stabilise before
2005 * continuing.
2006 */
2007 POSTING_READ(intel_dp->output_reg);
2008 msleep(50);
2009 } else
2010 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002011 }
2012
Wu Fengguang832afda2011-12-09 20:42:21 +08002013 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002014 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2015 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002016 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002017}
2018
Keith Packard26d61aa2011-07-25 20:01:09 -07002019static bool
2020intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002021{
Keith Packard92fd8fd2011-07-25 19:50:10 -07002022 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonb091cd92012-09-18 10:58:49 -04002023 sizeof(intel_dp->dpcd)) == 0)
2024 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002025
Adam Jacksonb091cd92012-09-18 10:58:49 -04002026 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2027 return false; /* DPCD not present */
2028
2029 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2030 DP_DWN_STRM_PORT_PRESENT))
2031 return true; /* native DP sink */
2032
2033 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2034 return true; /* no per-port downstream info */
2035
2036 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2037 intel_dp->downstream_ports,
2038 DP_MAX_DOWNSTREAM_PORTS) == 0)
2039 return false; /* downstream port status fetch failed */
2040
2041 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002042}
2043
Adam Jackson0d198322012-05-14 16:05:47 -04002044static void
2045intel_dp_probe_oui(struct intel_dp *intel_dp)
2046{
2047 u8 buf[3];
2048
2049 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2050 return;
2051
Daniel Vetter351cfc32012-06-12 13:20:47 +02002052 ironlake_edp_panel_vdd_on(intel_dp);
2053
Adam Jackson0d198322012-05-14 16:05:47 -04002054 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2055 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2056 buf[0], buf[1], buf[2]);
2057
2058 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2059 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2060 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002061
2062 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002063}
2064
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002065static bool
2066intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2067{
2068 int ret;
2069
2070 ret = intel_dp_aux_native_read_retry(intel_dp,
2071 DP_DEVICE_SERVICE_IRQ_VECTOR,
2072 sink_irq_vector, 1);
2073 if (!ret)
2074 return false;
2075
2076 return true;
2077}
2078
2079static void
2080intel_dp_handle_test_request(struct intel_dp *intel_dp)
2081{
2082 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002083 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002084}
2085
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002086/*
2087 * According to DP spec
2088 * 5.1.2:
2089 * 1. Read DPCD
2090 * 2. Configure link according to Receiver Capabilities
2091 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2092 * 4. Check link status on receipt of hot-plug interrupt
2093 */
2094
2095static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002096intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002097{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002098 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002099 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002100
Daniel Vetter24e804b2012-07-26 19:25:46 +02002101 if (!intel_dp->base.connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002102 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002103
Daniel Vetter24e804b2012-07-26 19:25:46 +02002104 if (WARN_ON(!intel_dp->base.base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002105 return;
2106
Keith Packard92fd8fd2011-07-25 19:50:10 -07002107 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002108 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002109 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002110 return;
2111 }
2112
Keith Packard92fd8fd2011-07-25 19:50:10 -07002113 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002114 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002115 intel_dp_link_down(intel_dp);
2116 return;
2117 }
2118
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002119 /* Try to read the source of the interrupt */
2120 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2121 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2122 /* Clear interrupt source */
2123 intel_dp_aux_native_write_1(intel_dp,
2124 DP_DEVICE_SERVICE_IRQ_VECTOR,
2125 sink_irq_vector);
2126
2127 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2128 intel_dp_handle_test_request(intel_dp);
2129 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2130 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2131 }
2132
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002133 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002134 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2135 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002136 intel_dp_start_link_train(intel_dp);
2137 intel_dp_complete_link_train(intel_dp);
2138 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002140
Adam Jackson07d3dc12012-09-18 10:58:50 -04002141/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002142static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002143intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002144{
Adam Jackson07d3dc12012-09-18 10:58:50 -04002145 uint8_t *dpcd = intel_dp->dpcd;
2146 bool hpd;
2147 uint8_t type;
2148
2149 if (!intel_dp_get_dpcd(intel_dp))
2150 return connector_status_disconnected;
2151
2152 /* if there's no downstream port, we're done */
2153 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002154 return connector_status_connected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002155
2156 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2157 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2158 if (hpd) {
Adam Jacksonda131a42012-09-20 16:42:45 -04002159 uint8_t reg;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002160 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jacksonda131a42012-09-20 16:42:45 -04002161 &reg, 1))
Adam Jackson07d3dc12012-09-18 10:58:50 -04002162 return connector_status_unknown;
Adam Jacksonda131a42012-09-20 16:42:45 -04002163 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2164 : connector_status_disconnected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002165 }
2166
2167 /* If no HPD, poke DDC gently */
2168 if (drm_probe_ddc(&intel_dp->adapter))
2169 return connector_status_connected;
2170
2171 /* Well we tried, say unknown for unreliable port types */
2172 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2173 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2174 return connector_status_unknown;
2175
2176 /* Anything else is out of spec, warn and ignore */
2177 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002178 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002179}
2180
2181static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002182ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002183{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002184 enum drm_connector_status status;
2185
Chris Wilsonfe16d942011-02-12 10:29:38 +00002186 /* Can't disconnect eDP, but you can close the lid... */
2187 if (is_edp(intel_dp)) {
2188 status = intel_panel_detect(intel_dp->base.base.dev);
2189 if (status == connector_status_unknown)
2190 status = connector_status_connected;
2191 return status;
2192 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002193
Keith Packard26d61aa2011-07-25 20:01:09 -07002194 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002195}
2196
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002197static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002198g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002199{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002200 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002201 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002202 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002203
Chris Wilsonea5b2132010-08-04 13:50:23 +01002204 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002205 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002206 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002207 break;
2208 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002209 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002210 break;
2211 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002212 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002213 break;
2214 default:
2215 return connector_status_unknown;
2216 }
2217
Chris Wilson10f76a32012-05-11 18:01:32 +01002218 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002219 return connector_status_disconnected;
2220
Keith Packard26d61aa2011-07-25 20:01:09 -07002221 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002222}
2223
Keith Packard8c241fe2011-09-28 16:38:44 -07002224static struct edid *
2225intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2226{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002227 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002228
Jani Nikula9cd300e2012-10-19 14:51:52 +03002229 /* use cached edid if we have one */
2230 if (intel_connector->edid) {
2231 struct edid *edid;
2232 int size;
2233
2234 /* invalid edid */
2235 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002236 return NULL;
2237
Jani Nikula9cd300e2012-10-19 14:51:52 +03002238 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002239 edid = kmalloc(size, GFP_KERNEL);
2240 if (!edid)
2241 return NULL;
2242
Jani Nikula9cd300e2012-10-19 14:51:52 +03002243 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002244 return edid;
2245 }
2246
Jani Nikula9cd300e2012-10-19 14:51:52 +03002247 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002248}
2249
2250static int
2251intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2252{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002253 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002254
Jani Nikula9cd300e2012-10-19 14:51:52 +03002255 /* use cached edid if we have one */
2256 if (intel_connector->edid) {
2257 /* invalid edid */
2258 if (IS_ERR(intel_connector->edid))
2259 return 0;
2260
2261 return intel_connector_update_modes(connector,
2262 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002263 }
2264
Jani Nikula9cd300e2012-10-19 14:51:52 +03002265 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002266}
2267
2268
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002269/**
2270 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2271 *
2272 * \return true if DP port is connected.
2273 * \return false if DP port is disconnected.
2274 */
2275static enum drm_connector_status
2276intel_dp_detect(struct drm_connector *connector, bool force)
2277{
2278 struct intel_dp *intel_dp = intel_attached_dp(connector);
2279 struct drm_device *dev = intel_dp->base.base.dev;
2280 enum drm_connector_status status;
2281 struct edid *edid = NULL;
2282
2283 intel_dp->has_audio = false;
2284
2285 if (HAS_PCH_SPLIT(dev))
2286 status = ironlake_dp_detect(intel_dp);
2287 else
2288 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002289
Adam Jacksonac66ae82011-07-12 17:38:03 -04002290 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
2291 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
2292 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
2293 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002294
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002295 if (status != connector_status_connected)
2296 return status;
2297
Adam Jackson0d198322012-05-14 16:05:47 -04002298 intel_dp_probe_oui(intel_dp);
2299
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002300 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2301 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002302 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002303 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002304 if (edid) {
2305 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002306 kfree(edid);
2307 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002308 }
2309
2310 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002311}
2312
2313static int intel_dp_get_modes(struct drm_connector *connector)
2314{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002315 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002316 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002317 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002318 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002319
2320 /* We should parse the EDID data and find out if it has an audio sink
2321 */
2322
Keith Packard8c241fe2011-09-28 16:38:44 -07002323 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002324 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002325 return ret;
2326
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002327 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002328 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002329 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002330 mode = drm_mode_duplicate(dev,
2331 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002332 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002333 drm_mode_probed_add(connector, mode);
2334 return 1;
2335 }
2336 }
2337 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002338}
2339
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002340static bool
2341intel_dp_detect_audio(struct drm_connector *connector)
2342{
2343 struct intel_dp *intel_dp = intel_attached_dp(connector);
2344 struct edid *edid;
2345 bool has_audio = false;
2346
Keith Packard8c241fe2011-09-28 16:38:44 -07002347 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002348 if (edid) {
2349 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002350 kfree(edid);
2351 }
2352
2353 return has_audio;
2354}
2355
Chris Wilsonf6849602010-09-19 09:29:33 +01002356static int
2357intel_dp_set_property(struct drm_connector *connector,
2358 struct drm_property *property,
2359 uint64_t val)
2360{
Chris Wilsone953fd72011-02-21 22:23:52 +00002361 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002362 struct intel_dp *intel_dp = intel_attached_dp(connector);
2363 int ret;
2364
2365 ret = drm_connector_property_set_value(connector, property, val);
2366 if (ret)
2367 return ret;
2368
Chris Wilson3f43c482011-05-12 22:17:24 +01002369 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002370 int i = val;
2371 bool has_audio;
2372
2373 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002374 return 0;
2375
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002376 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002377
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002378 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002379 has_audio = intel_dp_detect_audio(connector);
2380 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002381 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002382
2383 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002384 return 0;
2385
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002386 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002387 goto done;
2388 }
2389
Chris Wilsone953fd72011-02-21 22:23:52 +00002390 if (property == dev_priv->broadcast_rgb_property) {
2391 if (val == !!intel_dp->color_range)
2392 return 0;
2393
2394 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2395 goto done;
2396 }
2397
Chris Wilsonf6849602010-09-19 09:29:33 +01002398 return -EINVAL;
2399
2400done:
2401 if (intel_dp->base.base.crtc) {
2402 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02002403 intel_set_mode(crtc, &crtc->mode,
2404 crtc->x, crtc->y, crtc->fb);
Chris Wilsonf6849602010-09-19 09:29:33 +01002405 }
2406
2407 return 0;
2408}
2409
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002410static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002411intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002412{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002413 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002414 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002415 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002416
Jani Nikula9cd300e2012-10-19 14:51:52 +03002417 if (!IS_ERR_OR_NULL(intel_connector->edid))
2418 kfree(intel_connector->edid);
2419
Jani Nikula1d508702012-10-19 14:51:49 +03002420 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002421 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002422 intel_panel_fini(&intel_connector->panel);
2423 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002424
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002425 drm_sysfs_connector_remove(connector);
2426 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002427 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002428}
2429
Daniel Vetter24d05922010-08-20 18:08:28 +02002430static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2431{
2432 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2433
2434 i2c_del_adapter(&intel_dp->adapter);
2435 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002436 if (is_edp(intel_dp)) {
2437 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2438 ironlake_panel_vdd_off_sync(intel_dp);
2439 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002440 kfree(intel_dp);
2441}
2442
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002443static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002444 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002445 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002446 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002447};
2448
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002449static const struct drm_encoder_helper_funcs intel_dp_helper_funcs_hsw = {
2450 .mode_fixup = intel_dp_mode_fixup,
2451 .mode_set = intel_ddi_mode_set,
2452 .disable = intel_encoder_noop,
2453};
2454
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002455static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002456 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002457 .detect = intel_dp_detect,
2458 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002459 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002460 .destroy = intel_dp_destroy,
2461};
2462
2463static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2464 .get_modes = intel_dp_get_modes,
2465 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002466 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002467};
2468
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002469static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002470 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002471};
2472
Chris Wilson995b6762010-08-20 13:23:26 +01002473static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002474intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002475{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002476 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002477
Jesse Barnes885a5012011-07-07 11:11:01 -07002478 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002479}
2480
Zhenyu Wange3421a12010-04-08 09:43:27 +08002481/* Return which DP Port should be selected for Transcoder DP control */
2482int
Akshay Joshi0206e352011-08-16 15:34:10 -04002483intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002484{
2485 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02002486 struct intel_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002487
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02002488 for_each_encoder_on_crtc(dev, crtc, encoder) {
2489 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002490
Keith Packard417e8222011-11-01 19:54:11 -07002491 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
2492 intel_dp->base.type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002493 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002494 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002495
Zhenyu Wange3421a12010-04-08 09:43:27 +08002496 return -1;
2497}
2498
Zhao Yakui36e83a12010-06-12 14:32:21 +08002499/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002500bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002501{
2502 struct drm_i915_private *dev_priv = dev->dev_private;
2503 struct child_device_config *p_child;
2504 int i;
2505
2506 if (!dev_priv->child_dev_num)
2507 return false;
2508
2509 for (i = 0; i < dev_priv->child_dev_num; i++) {
2510 p_child = dev_priv->child_dev + i;
2511
2512 if (p_child->dvo_port == PORT_IDPD &&
2513 p_child->device_type == DEVICE_TYPE_eDP)
2514 return true;
2515 }
2516 return false;
2517}
2518
Chris Wilsonf6849602010-09-19 09:29:33 +01002519static void
2520intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2521{
Chris Wilson3f43c482011-05-12 22:17:24 +01002522 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002523 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002524}
2525
Daniel Vetter67a54562012-10-20 20:57:45 +02002526static void
2527intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2528 struct intel_dp *intel_dp)
2529{
2530 struct drm_i915_private *dev_priv = dev->dev_private;
2531 struct edp_power_seq cur, vbt, spec, final;
2532 u32 pp_on, pp_off, pp_div, pp;
2533
2534 /* Workaround: Need to write PP_CONTROL with the unlock key as
2535 * the very first thing. */
2536 pp = ironlake_get_pp_control(dev_priv);
2537 I915_WRITE(PCH_PP_CONTROL, pp);
2538
2539 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2540 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2541 pp_div = I915_READ(PCH_PP_DIVISOR);
2542
2543 /* Pull timing values out of registers */
2544 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2545 PANEL_POWER_UP_DELAY_SHIFT;
2546
2547 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2548 PANEL_LIGHT_ON_DELAY_SHIFT;
2549
2550 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2551 PANEL_LIGHT_OFF_DELAY_SHIFT;
2552
2553 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2554 PANEL_POWER_DOWN_DELAY_SHIFT;
2555
2556 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2557 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2558
2559 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2560 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2561
2562 vbt = dev_priv->edp.pps;
2563
2564 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2565 * our hw here, which are all in 100usec. */
2566 spec.t1_t3 = 210 * 10;
2567 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2568 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2569 spec.t10 = 500 * 10;
2570 /* This one is special and actually in units of 100ms, but zero
2571 * based in the hw (so we need to add 100 ms). But the sw vbt
2572 * table multiplies it with 1000 to make it in units of 100usec,
2573 * too. */
2574 spec.t11_t12 = (510 + 100) * 10;
2575
2576 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2577 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2578
2579 /* Use the max of the register settings and vbt. If both are
2580 * unset, fall back to the spec limits. */
2581#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2582 spec.field : \
2583 max(cur.field, vbt.field))
2584 assign_final(t1_t3);
2585 assign_final(t8);
2586 assign_final(t9);
2587 assign_final(t10);
2588 assign_final(t11_t12);
2589#undef assign_final
2590
2591#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2592 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2593 intel_dp->backlight_on_delay = get_delay(t8);
2594 intel_dp->backlight_off_delay = get_delay(t9);
2595 intel_dp->panel_power_down_delay = get_delay(t10);
2596 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2597#undef get_delay
2598
2599 /* And finally store the new values in the power sequencer. */
2600 pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2601 (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2602 pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2603 (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2604 /* Compute the divisor for the pp clock, simply match the Bspec
2605 * formula. */
2606 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2607 << PP_REFERENCE_DIVIDER_SHIFT;
2608 pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
2609 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2610
2611 /* Haswell doesn't have any port selection bits for the panel
2612 * power sequencer any more. */
2613 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2614 if (is_cpu_edp(intel_dp))
2615 pp_on |= PANEL_POWER_PORT_DP_A;
2616 else
2617 pp_on |= PANEL_POWER_PORT_DP_D;
2618 }
2619
2620 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2621 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2622 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2623
2624
2625 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2626 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2627 intel_dp->panel_power_cycle_delay);
2628
2629 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2630 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2631
2632 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2633 I915_READ(PCH_PP_ON_DELAYS),
2634 I915_READ(PCH_PP_OFF_DELAYS),
2635 I915_READ(PCH_PP_DIVISOR));
2636}
2637
Keith Packardc8110e52009-05-06 11:51:10 -07002638void
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002639intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002640{
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002643 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002644 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002645 struct intel_connector *intel_connector;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002646 struct drm_display_mode *fixed_mode = NULL;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002647 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002648 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002649
Chris Wilsonea5b2132010-08-04 13:50:23 +01002650 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2651 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002652 return;
2653
Chris Wilson3d3dc142011-02-12 10:33:12 +00002654 intel_dp->output_reg = output_reg;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002655 intel_dp->port = port;
Daniel Vetter07679352012-09-06 22:15:42 +02002656 /* Preserve the current hw state. */
2657 intel_dp->DP = I915_READ(intel_dp->output_reg);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002658
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002659 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2660 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002661 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002662 return;
2663 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002664 intel_encoder = &intel_dp->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03002665 intel_dp->attached_connector = intel_connector;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002666
Chris Wilsonea5b2132010-08-04 13:50:23 +01002667 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002668 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002669 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002670
Gajanan Bhat19c03922012-09-27 19:13:07 +05302671 /*
2672 * FIXME : We need to initialize built-in panels before external panels.
2673 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2674 */
2675 if (IS_VALLEYVIEW(dev) && output_reg == DP_C) {
2676 type = DRM_MODE_CONNECTOR_eDP;
2677 intel_encoder->type = INTEL_OUTPUT_EDP;
2678 } else if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002679 type = DRM_MODE_CONNECTOR_eDP;
2680 intel_encoder->type = INTEL_OUTPUT_EDP;
2681 } else {
2682 type = DRM_MODE_CONNECTOR_DisplayPort;
2683 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2684 }
2685
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002686 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002687 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002688 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2689
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002690 connector->polled = DRM_CONNECTOR_POLL_HPD;
2691
Daniel Vetter66a92782012-07-12 20:08:18 +02002692 intel_encoder->cloneable = false;
Ma Lingf8aed702009-08-24 13:50:24 +08002693
Daniel Vetter66a92782012-07-12 20:08:18 +02002694 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2695 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002696
Jesse Barnes27f82272011-09-02 12:54:37 -07002697 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002698
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002699 connector->interlace_allowed = true;
2700 connector->doublescan_allowed = 0;
2701
Chris Wilson4ef69c72010-09-09 15:14:28 +01002702 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002703 DRM_MODE_ENCODER_TMDS);
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002704
2705 if (IS_HASWELL(dev))
2706 drm_encoder_helper_add(&intel_encoder->base,
2707 &intel_dp_helper_funcs_hsw);
2708 else
2709 drm_encoder_helper_add(&intel_encoder->base,
2710 &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002711
Chris Wilsondf0e9242010-09-09 16:20:55 +01002712 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002713 drm_sysfs_connector_add(connector);
2714
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002715 if (IS_HASWELL(dev)) {
2716 intel_encoder->enable = intel_enable_ddi;
2717 intel_encoder->pre_enable = intel_ddi_pre_enable;
2718 intel_encoder->disable = intel_disable_ddi;
2719 intel_encoder->post_disable = intel_ddi_post_disable;
2720 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2721 } else {
2722 intel_encoder->enable = intel_enable_dp;
2723 intel_encoder->pre_enable = intel_pre_enable_dp;
2724 intel_encoder->disable = intel_disable_dp;
2725 intel_encoder->post_disable = intel_post_disable_dp;
2726 intel_encoder->get_hw_state = intel_dp_get_hw_state;
2727 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002728 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vettere8cb4552012-07-01 13:05:48 +02002729
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002730 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002731 switch (port) {
2732 case PORT_A:
2733 name = "DPDDC-A";
2734 break;
2735 case PORT_B:
2736 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2737 name = "DPDDC-B";
2738 break;
2739 case PORT_C:
2740 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2741 name = "DPDDC-C";
2742 break;
2743 case PORT_D:
2744 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2745 name = "DPDDC-D";
2746 break;
2747 default:
2748 WARN(1, "Invalid port %c\n", port_name(port));
2749 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002750 }
2751
Daniel Vetter67a54562012-10-20 20:57:45 +02002752 if (is_edp(intel_dp))
2753 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Dave Airliec1f05262012-08-30 11:06:18 +10002754
2755 intel_dp_i2c_init(intel_dp, intel_connector, name);
2756
Daniel Vetter67a54562012-10-20 20:57:45 +02002757 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002758 if (is_edp(intel_dp)) {
2759 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002760 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002761 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002762
2763 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002764 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002765 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002766
Keith Packard59f3e272011-07-25 20:01:56 -07002767 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002768 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2769 dev_priv->no_aux_handshake =
2770 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002771 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2772 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002773 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002774 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002775 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002776 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002777 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002778 }
Jesse Barnes89667382010-10-07 16:01:21 -07002779
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002780 ironlake_edp_panel_vdd_on(intel_dp);
2781 edid = drm_get_edid(connector, &intel_dp->adapter);
2782 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002783 if (drm_add_edid_modes(connector, edid)) {
2784 drm_mode_connector_update_edid_property(connector, edid);
2785 drm_edid_to_eld(connector, edid);
2786 } else {
2787 kfree(edid);
2788 edid = ERR_PTR(-EINVAL);
2789 }
2790 } else {
2791 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002792 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002793 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002794
2795 /* prefer fixed mode from EDID if available */
2796 list_for_each_entry(scan, &connector->probed_modes, head) {
2797 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2798 fixed_mode = drm_mode_duplicate(dev, scan);
2799 break;
2800 }
2801 }
2802
2803 /* fallback to VBT if available for eDP */
2804 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2805 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2806 if (fixed_mode)
2807 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2808 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002809
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002810 ironlake_edp_panel_vdd_off(intel_dp, false);
2811 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002812
Eric Anholt21d40d32010-03-25 11:11:14 -07002813 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002814
Jani Nikula1d508702012-10-19 14:51:49 +03002815 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002816 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002817 intel_panel_setup_backlight(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002818 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002819
Chris Wilsonf6849602010-09-19 09:29:33 +01002820 intel_dp_add_properties(intel_dp, connector);
2821
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002822 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2823 * 0xd. Failure to do so will result in spurious interrupts being
2824 * generated on the port when a cable is not attached.
2825 */
2826 if (IS_G4X(dev) && !IS_GM45(dev)) {
2827 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2828 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2829 }
2830}