blob: f69044b7f0081557a7c6d97c4a2518a2774c68f3 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Adam Jacksonb091cd92012-09-18 10:58:49 -040039#define DP_RECEIVER_CAP_SIZE 0xf
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
41
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070042/**
43 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
44 * @intel_dp: DP struct
45 *
46 * If a CPU or PCH DP output is attached to an eDP panel, this function
47 * will return true, and false otherwise.
48 */
49static bool is_edp(struct intel_dp *intel_dp)
50{
51 return intel_dp->base.type == INTEL_OUTPUT_EDP;
52}
53
54/**
55 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
56 * @intel_dp: DP struct
57 *
58 * Returns true if the given DP struct corresponds to a PCH DP port attached
59 * to an eDP panel, false otherwise. Helpful for determining whether we
60 * may need FDI resources for a given DP output or not.
61 */
62static bool is_pch_edp(struct intel_dp *intel_dp)
63{
64 return intel_dp->is_pch_edp;
65}
66
Adam Jackson1c958222011-10-14 17:22:25 -040067/**
68 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
69 * @intel_dp: DP struct
70 *
71 * Returns true if the given DP struct corresponds to a CPU eDP port.
72 */
73static bool is_cpu_edp(struct intel_dp *intel_dp)
74{
75 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
76}
77
Chris Wilsondf0e9242010-09-09 16:20:55 +010078static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
79{
80 return container_of(intel_attached_encoder(connector),
81 struct intel_dp, base);
82}
83
Jesse Barnes814948a2010-10-07 16:01:09 -070084/**
85 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
86 * @encoder: DRM encoder
87 *
88 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
89 * by intel_display.c.
90 */
91bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
92{
93 struct intel_dp *intel_dp;
94
95 if (!encoder)
96 return false;
97
98 intel_dp = enc_to_intel_dp(encoder);
99
100 return is_pch_edp(intel_dp);
101}
102
Chris Wilsonea5b2132010-08-04 13:50:23 +0100103static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800105void
Akshay Joshi0206e352011-08-16 15:34:10 -0400106intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100107 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800108{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100109 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800110
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111 *lane_num = intel_dp->lane_count;
112 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800113 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115 *link_bw = 270000;
116}
117
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200118int
119intel_edp_target_clock(struct intel_encoder *intel_encoder,
120 struct drm_display_mode *mode)
121{
122 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300123 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200124
Jani Nikuladd06f902012-10-19 14:51:50 +0300125 if (intel_connector->panel.fixed_mode)
126 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200127 else
128 return mode->clock;
129}
130
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700131static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100132intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133{
Keith Packard9a10f402011-11-02 13:03:47 -0700134 int max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
135 switch (max_lane_count) {
136 case 1: case 2: case 4:
137 break;
138 default:
139 max_lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140 }
141 return max_lane_count;
142}
143
144static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100145intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700147 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148
149 switch (max_link_bw) {
150 case DP_LINK_BW_1_62:
151 case DP_LINK_BW_2_7:
152 break;
153 default:
154 max_link_bw = DP_LINK_BW_1_62;
155 break;
156 }
157 return max_link_bw;
158}
159
160static int
161intel_dp_link_clock(uint8_t link_bw)
162{
163 if (link_bw == DP_LINK_BW_2_7)
164 return 270000;
165 else
166 return 162000;
167}
168
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400169/*
170 * The units on the numbers in the next two are... bizarre. Examples will
171 * make it clearer; this one parallels an example in the eDP spec.
172 *
173 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
174 *
175 * 270000 * 1 * 8 / 10 == 216000
176 *
177 * The actual data capacity of that configuration is 2.16Gbit/s, so the
178 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
179 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
180 * 119000. At 18bpp that's 2142000 kilobits per second.
181 *
182 * Thus the strange-looking division by 10 in intel_dp_link_required, to
183 * get the result in decakilobits instead of kilobits.
184 */
185
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186static int
Keith Packardc8982612012-01-25 08:16:25 -0800187intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400189 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
Daniel Vetterc4867932012-04-10 10:42:36 +0200198static bool
199intel_dp_adjust_dithering(struct intel_dp *intel_dp,
200 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200201 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200202{
203 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
204 int max_lanes = intel_dp_max_lane_count(intel_dp);
205 int max_rate, mode_rate;
206
207 mode_rate = intel_dp_link_required(mode->clock, 24);
208 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
209
210 if (mode_rate > max_rate) {
211 mode_rate = intel_dp_link_required(mode->clock, 18);
212 if (mode_rate > max_rate)
213 return false;
214
Daniel Vettercb1793c2012-06-04 18:39:21 +0200215 if (adjust_mode)
216 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200217 |= INTEL_MODE_DP_FORCE_6BPC;
218
219 return true;
220 }
221
222 return true;
223}
224
Dave Airliefe27d532010-06-30 11:46:17 +1000225static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226intel_dp_mode_valid(struct drm_connector *connector,
227 struct drm_display_mode *mode)
228{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100229 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300230 struct intel_connector *intel_connector = to_intel_connector(connector);
231 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700232
Jani Nikuladd06f902012-10-19 14:51:50 +0300233 if (is_edp(intel_dp) && fixed_mode) {
234 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100235 return MODE_PANEL;
236
Jani Nikuladd06f902012-10-19 14:51:50 +0300237 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100238 return MODE_PANEL;
239 }
240
Daniel Vettercb1793c2012-06-04 18:39:21 +0200241 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200242 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243
244 if (mode->clock < 10000)
245 return MODE_CLOCK_LOW;
246
Daniel Vetter0af78a22012-05-23 11:30:55 +0200247 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
248 return MODE_H_ILLEGAL;
249
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700250 return MODE_OK;
251}
252
253static uint32_t
254pack_aux(uint8_t *src, int src_bytes)
255{
256 int i;
257 uint32_t v = 0;
258
259 if (src_bytes > 4)
260 src_bytes = 4;
261 for (i = 0; i < src_bytes; i++)
262 v |= ((uint32_t) src[i]) << ((3-i) * 8);
263 return v;
264}
265
266static void
267unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
268{
269 int i;
270 if (dst_bytes > 4)
271 dst_bytes = 4;
272 for (i = 0; i < dst_bytes; i++)
273 dst[i] = src >> ((3-i) * 8);
274}
275
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700276/* hrawclock is 1/4 the FSB frequency */
277static int
278intel_hrawclk(struct drm_device *dev)
279{
280 struct drm_i915_private *dev_priv = dev->dev_private;
281 uint32_t clkcfg;
282
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530283 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
284 if (IS_VALLEYVIEW(dev))
285 return 200;
286
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700287 clkcfg = I915_READ(CLKCFG);
288 switch (clkcfg & CLKCFG_FSB_MASK) {
289 case CLKCFG_FSB_400:
290 return 100;
291 case CLKCFG_FSB_533:
292 return 133;
293 case CLKCFG_FSB_667:
294 return 166;
295 case CLKCFG_FSB_800:
296 return 200;
297 case CLKCFG_FSB_1067:
298 return 266;
299 case CLKCFG_FSB_1333:
300 return 333;
301 /* these two are just a guess; one of them might be right */
302 case CLKCFG_FSB_1600:
303 case CLKCFG_FSB_1600_ALT:
304 return 400;
305 default:
306 return 133;
307 }
308}
309
Keith Packardebf33b12011-09-29 15:53:27 -0700310static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
311{
312 struct drm_device *dev = intel_dp->base.base.dev;
313 struct drm_i915_private *dev_priv = dev->dev_private;
314
315 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
316}
317
318static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
319{
320 struct drm_device *dev = intel_dp->base.base.dev;
321 struct drm_i915_private *dev_priv = dev->dev_private;
322
323 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
324}
325
Keith Packard9b984da2011-09-19 13:54:47 -0700326static void
327intel_dp_check_edp(struct intel_dp *intel_dp)
328{
329 struct drm_device *dev = intel_dp->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700331
Keith Packard9b984da2011-09-19 13:54:47 -0700332 if (!is_edp(intel_dp))
333 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700334 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700335 WARN(1, "eDP powered off while attempting aux channel communication.\n");
336 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700337 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700338 I915_READ(PCH_PP_CONTROL));
339 }
340}
341
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700342static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100343intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344 uint8_t *send, int send_bytes,
345 uint8_t *recv, int recv_size)
346{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100347 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100348 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700349 struct drm_i915_private *dev_priv = dev->dev_private;
350 uint32_t ch_ctl = output_reg + 0x10;
351 uint32_t ch_data = ch_ctl + 4;
352 int i;
353 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700354 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700355 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200356 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700357
Paulo Zanoni750eb992012-10-18 16:25:08 +0200358 if (IS_HASWELL(dev)) {
359 switch (intel_dp->port) {
360 case PORT_A:
361 ch_ctl = DPA_AUX_CH_CTL;
362 ch_data = DPA_AUX_CH_DATA1;
363 break;
364 case PORT_B:
365 ch_ctl = PCH_DPB_AUX_CH_CTL;
366 ch_data = PCH_DPB_AUX_CH_DATA1;
367 break;
368 case PORT_C:
369 ch_ctl = PCH_DPC_AUX_CH_CTL;
370 ch_data = PCH_DPC_AUX_CH_DATA1;
371 break;
372 case PORT_D:
373 ch_ctl = PCH_DPD_AUX_CH_CTL;
374 ch_data = PCH_DPD_AUX_CH_DATA1;
375 break;
376 default:
377 BUG();
378 }
379 }
380
Keith Packard9b984da2011-09-19 13:54:47 -0700381 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700382 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700383 * and would like to run at 2MHz. So, take the
384 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700385 *
386 * Note that PCH attached eDP panels should use a 125MHz input
387 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700388 */
Adam Jackson1c958222011-10-14 17:22:25 -0400389 if (is_cpu_edp(intel_dp)) {
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530390 if (IS_VALLEYVIEW(dev))
391 aux_clock_divider = 100;
392 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800393 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800394 else
395 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
396 } else if (HAS_PCH_SPLIT(dev))
Adam Jackson69191322011-07-26 15:39:44 -0400397 aux_clock_divider = 63; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800398 else
399 aux_clock_divider = intel_hrawclk(dev) / 2;
400
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200401 if (IS_GEN6(dev))
402 precharge = 3;
403 else
404 precharge = 5;
405
Jesse Barnes11bee432011-08-01 15:02:20 -0700406 /* Try to wait for any previous AUX channel activity */
407 for (try = 0; try < 3; try++) {
408 status = I915_READ(ch_ctl);
409 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
410 break;
411 msleep(1);
412 }
413
414 if (try == 3) {
415 WARN(1, "dp_aux_ch not started status 0x%08x\n",
416 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100417 return -EBUSY;
418 }
419
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700420 /* Must try at least 3 times according to DP spec */
421 for (try = 0; try < 5; try++) {
422 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100423 for (i = 0; i < send_bytes; i += 4)
424 I915_WRITE(ch_data + i,
425 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400426
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700427 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100428 I915_WRITE(ch_ctl,
429 DP_AUX_CH_CTL_SEND_BUSY |
430 DP_AUX_CH_CTL_TIME_OUT_400us |
431 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
432 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
433 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
434 DP_AUX_CH_CTL_DONE |
435 DP_AUX_CH_CTL_TIME_OUT_ERROR |
436 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700437 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700438 status = I915_READ(ch_ctl);
439 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
440 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100441 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700442 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400443
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700444 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100445 I915_WRITE(ch_ctl,
446 status |
447 DP_AUX_CH_CTL_DONE |
448 DP_AUX_CH_CTL_TIME_OUT_ERROR |
449 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400450
451 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
452 DP_AUX_CH_CTL_RECEIVE_ERROR))
453 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100454 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700455 break;
456 }
457
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700459 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700460 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700461 }
462
463 /* Check for timeout or receive error.
464 * Timeouts occur when the sink is not connected
465 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700466 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700467 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700468 return -EIO;
469 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700470
471 /* Timeouts occur when the device isn't connected, so they're
472 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700473 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800474 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700475 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476 }
477
478 /* Unload any bytes sent back from the other side */
479 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
480 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 if (recv_bytes > recv_size)
482 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400483
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100484 for (i = 0; i < recv_bytes; i += 4)
485 unpack_aux(I915_READ(ch_data + i),
486 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487
488 return recv_bytes;
489}
490
491/* Write data to the aux channel in native mode */
492static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100493intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700494 uint16_t address, uint8_t *send, int send_bytes)
495{
496 int ret;
497 uint8_t msg[20];
498 int msg_bytes;
499 uint8_t ack;
500
Keith Packard9b984da2011-09-19 13:54:47 -0700501 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700502 if (send_bytes > 16)
503 return -1;
504 msg[0] = AUX_NATIVE_WRITE << 4;
505 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800506 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700507 msg[3] = send_bytes - 1;
508 memcpy(&msg[4], send, send_bytes);
509 msg_bytes = send_bytes + 4;
510 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100511 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512 if (ret < 0)
513 return ret;
514 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
515 break;
516 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
517 udelay(100);
518 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700519 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700520 }
521 return send_bytes;
522}
523
524/* Write a single byte to the aux channel in native mode */
525static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100526intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700527 uint16_t address, uint8_t byte)
528{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100529 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530}
531
532/* read bytes from a native aux channel */
533static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100534intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700535 uint16_t address, uint8_t *recv, int recv_bytes)
536{
537 uint8_t msg[4];
538 int msg_bytes;
539 uint8_t reply[20];
540 int reply_bytes;
541 uint8_t ack;
542 int ret;
543
Keith Packard9b984da2011-09-19 13:54:47 -0700544 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700545 msg[0] = AUX_NATIVE_READ << 4;
546 msg[1] = address >> 8;
547 msg[2] = address & 0xff;
548 msg[3] = recv_bytes - 1;
549
550 msg_bytes = 4;
551 reply_bytes = recv_bytes + 1;
552
553 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100554 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700556 if (ret == 0)
557 return -EPROTO;
558 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559 return ret;
560 ack = reply[0];
561 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
562 memcpy(recv, reply + 1, ret - 1);
563 return ret - 1;
564 }
565 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
566 udelay(100);
567 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700568 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700569 }
570}
571
572static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000573intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
574 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700575{
Dave Airlieab2c0672009-12-04 10:55:24 +1000576 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100577 struct intel_dp *intel_dp = container_of(adapter,
578 struct intel_dp,
579 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000580 uint16_t address = algo_data->address;
581 uint8_t msg[5];
582 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000583 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000584 int msg_bytes;
585 int reply_bytes;
586 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700587
Keith Packard9b984da2011-09-19 13:54:47 -0700588 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000589 /* Set up the command byte */
590 if (mode & MODE_I2C_READ)
591 msg[0] = AUX_I2C_READ << 4;
592 else
593 msg[0] = AUX_I2C_WRITE << 4;
594
595 if (!(mode & MODE_I2C_STOP))
596 msg[0] |= AUX_I2C_MOT << 4;
597
598 msg[1] = address >> 8;
599 msg[2] = address;
600
601 switch (mode) {
602 case MODE_I2C_WRITE:
603 msg[3] = 0;
604 msg[4] = write_byte;
605 msg_bytes = 5;
606 reply_bytes = 1;
607 break;
608 case MODE_I2C_READ:
609 msg[3] = 0;
610 msg_bytes = 4;
611 reply_bytes = 2;
612 break;
613 default:
614 msg_bytes = 3;
615 reply_bytes = 1;
616 break;
617 }
618
David Flynn8316f332010-12-08 16:10:21 +0000619 for (retry = 0; retry < 5; retry++) {
620 ret = intel_dp_aux_ch(intel_dp,
621 msg, msg_bytes,
622 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000624 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000625 return ret;
626 }
David Flynn8316f332010-12-08 16:10:21 +0000627
628 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
629 case AUX_NATIVE_REPLY_ACK:
630 /* I2C-over-AUX Reply field is only valid
631 * when paired with AUX ACK.
632 */
633 break;
634 case AUX_NATIVE_REPLY_NACK:
635 DRM_DEBUG_KMS("aux_ch native nack\n");
636 return -EREMOTEIO;
637 case AUX_NATIVE_REPLY_DEFER:
638 udelay(100);
639 continue;
640 default:
641 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
642 reply[0]);
643 return -EREMOTEIO;
644 }
645
Dave Airlieab2c0672009-12-04 10:55:24 +1000646 switch (reply[0] & AUX_I2C_REPLY_MASK) {
647 case AUX_I2C_REPLY_ACK:
648 if (mode == MODE_I2C_READ) {
649 *read_byte = reply[1];
650 }
651 return reply_bytes - 1;
652 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000653 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000654 return -EREMOTEIO;
655 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000656 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000657 udelay(100);
658 break;
659 default:
David Flynn8316f332010-12-08 16:10:21 +0000660 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000661 return -EREMOTEIO;
662 }
663 }
David Flynn8316f332010-12-08 16:10:21 +0000664
665 DRM_ERROR("too many retries, giving up\n");
666 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667}
668
Keith Packard0b5c5412011-09-28 16:41:05 -0700669static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -0700670static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packard0b5c5412011-09-28 16:41:05 -0700671
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700672static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100673intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800674 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700675{
Keith Packard0b5c5412011-09-28 16:41:05 -0700676 int ret;
677
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800678 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100679 intel_dp->algo.running = false;
680 intel_dp->algo.address = 0;
681 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700682
Akshay Joshi0206e352011-08-16 15:34:10 -0400683 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100684 intel_dp->adapter.owner = THIS_MODULE;
685 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400686 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100687 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
688 intel_dp->adapter.algo_data = &intel_dp->algo;
689 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
690
Keith Packard0b5c5412011-09-28 16:41:05 -0700691 ironlake_edp_panel_vdd_on(intel_dp);
692 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700693 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700694 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700695}
696
697static bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200698intel_dp_mode_fixup(struct drm_encoder *encoder,
699 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700700 struct drm_display_mode *adjusted_mode)
701{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100702 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100703 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300704 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700705 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100706 int max_lane_count = intel_dp_max_lane_count(intel_dp);
707 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200708 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700709 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
710
Jani Nikuladd06f902012-10-19 14:51:50 +0300711 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
712 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
713 adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100714 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
715 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100716 }
717
Daniel Vettercb1793c2012-06-04 18:39:21 +0200718 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200719 return false;
720
Daniel Vetter083f9562012-04-20 20:23:49 +0200721 DRM_DEBUG_KMS("DP link computation with max lane count %i "
722 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200723 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200724
Daniel Vettercb1793c2012-06-04 18:39:21 +0200725 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200726 return false;
727
728 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200729 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200730
Jesse Barnes2514bc52012-06-21 15:13:50 -0700731 for (clock = 0; clock <= max_clock; clock++) {
732 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Dave Airliefe27d532010-06-30 11:46:17 +1000733 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700734
Daniel Vetter083f9562012-04-20 20:23:49 +0200735 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100736 intel_dp->link_bw = bws[clock];
737 intel_dp->lane_count = lane_count;
738 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Daniel Vetter083f9562012-04-20 20:23:49 +0200739 DRM_DEBUG_KMS("DP link bw %02x lane "
740 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100741 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200742 adjusted_mode->clock, bpp);
743 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
744 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700745 return true;
746 }
747 }
748 }
Dave Airliefe27d532010-06-30 11:46:17 +1000749
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700750 return false;
751}
752
753struct intel_dp_m_n {
754 uint32_t tu;
755 uint32_t gmch_m;
756 uint32_t gmch_n;
757 uint32_t link_m;
758 uint32_t link_n;
759};
760
761static void
762intel_reduce_ratio(uint32_t *num, uint32_t *den)
763{
764 while (*num > 0xffffff || *den > 0xffffff) {
765 *num >>= 1;
766 *den >>= 1;
767 }
768}
769
770static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800771intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700772 int nlanes,
773 int pixel_clock,
774 int link_clock,
775 struct intel_dp_m_n *m_n)
776{
777 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800778 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700779 m_n->gmch_n = link_clock * nlanes;
780 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
781 m_n->link_m = pixel_clock;
782 m_n->link_n = link_clock;
783 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
784}
785
786void
787intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
788 struct drm_display_mode *adjusted_mode)
789{
790 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200791 struct intel_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 struct drm_i915_private *dev_priv = dev->dev_private;
793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700794 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800796 int pipe = intel_crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797
798 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700799 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800 */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200801 for_each_encoder_on_crtc(dev, crtc, encoder) {
802 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700803
Keith Packard9a10f402011-11-02 13:03:47 -0700804 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
805 intel_dp->base.type == INTEL_OUTPUT_EDP)
806 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700808 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 }
810 }
811
812 /*
813 * Compute the GMCH and Link ratios. The '3' here is
814 * the number of bytes_per_pixel post-LUT, which we always
815 * set up for 8-bits of R/G/B, or 3 bytes total.
816 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700817 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 mode->clock, adjusted_mode->clock, &m_n);
819
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300820 if (IS_HASWELL(dev)) {
821 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
822 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
823 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
824 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
825 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300826 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800827 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
828 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
829 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530830 } else if (IS_VALLEYVIEW(dev)) {
831 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
832 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
833 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
834 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700835 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800836 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300837 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800838 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
839 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
840 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700841 }
842}
843
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300844void intel_dp_init_link_config(struct intel_dp *intel_dp)
845{
846 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
847 intel_dp->link_configuration[0] = intel_dp->link_bw;
848 intel_dp->link_configuration[1] = intel_dp->lane_count;
849 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
850 /*
851 * Check for DPCD version > 1.1 and enhanced framing support
852 */
853 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
854 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
855 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
856 }
857}
858
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700859static void
860intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
861 struct drm_display_mode *adjusted_mode)
862{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800863 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700864 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100865 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100866 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
868
Keith Packard417e8222011-11-01 19:54:11 -0700869 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800870 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700871 *
872 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800873 * SNB CPU
874 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700875 * CPT PCH
876 *
877 * IBX PCH and CPU are the same for almost everything,
878 * except that the CPU DP PLL is configured in this
879 * register
880 *
881 * CPT PCH is quite different, having many bits moved
882 * to the TRANS_DP_CTL register instead. That
883 * configuration happens (oddly) in ironlake_pch_enable
884 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400885
Keith Packard417e8222011-11-01 19:54:11 -0700886 /* Preserve the BIOS-computed detected bit. This is
887 * supposed to be read-only.
888 */
889 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890
Keith Packard417e8222011-11-01 19:54:11 -0700891 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700892 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893
Chris Wilsonea5b2132010-08-04 13:50:23 +0100894 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100896 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897 break;
898 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100899 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900 break;
901 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100902 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700903 break;
904 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800905 if (intel_dp->has_audio) {
906 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
907 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100908 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800909 intel_write_eld(encoder, adjusted_mode);
910 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300911
912 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913
Keith Packard417e8222011-11-01 19:54:11 -0700914 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800915
Gajanan Bhat19c03922012-09-27 19:13:07 +0530916 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800917 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
918 intel_dp->DP |= DP_SYNC_HS_HIGH;
919 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
920 intel_dp->DP |= DP_SYNC_VS_HIGH;
921 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
922
923 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
924 intel_dp->DP |= DP_ENHANCED_FRAMING;
925
926 intel_dp->DP |= intel_crtc->pipe << 29;
927
928 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800929 if (adjusted_mode->clock < 200000)
930 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
931 else
932 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
933 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700934 intel_dp->DP |= intel_dp->color_range;
935
936 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
937 intel_dp->DP |= DP_SYNC_HS_HIGH;
938 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
939 intel_dp->DP |= DP_SYNC_VS_HIGH;
940 intel_dp->DP |= DP_LINK_TRAIN_OFF;
941
942 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
943 intel_dp->DP |= DP_ENHANCED_FRAMING;
944
945 if (intel_crtc->pipe == 1)
946 intel_dp->DP |= DP_PIPEB_SELECT;
947
948 if (is_cpu_edp(intel_dp)) {
949 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700950 if (adjusted_mode->clock < 200000)
951 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
952 else
953 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
954 }
955 } else {
956 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800957 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958}
959
Keith Packard99ea7122011-11-01 19:57:50 -0700960#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
961#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
962
963#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
964#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
965
966#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
967#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
968
969static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
970 u32 mask,
971 u32 value)
972{
973 struct drm_device *dev = intel_dp->base.base.dev;
974 struct drm_i915_private *dev_priv = dev->dev_private;
975
976 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
977 mask, value,
978 I915_READ(PCH_PP_STATUS),
979 I915_READ(PCH_PP_CONTROL));
980
981 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
982 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
983 I915_READ(PCH_PP_STATUS),
984 I915_READ(PCH_PP_CONTROL));
985 }
986}
987
988static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
989{
990 DRM_DEBUG_KMS("Wait for panel power on\n");
991 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
992}
993
Keith Packardbd943152011-09-18 23:09:52 -0700994static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
995{
Keith Packardbd943152011-09-18 23:09:52 -0700996 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700997 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700998}
Keith Packardbd943152011-09-18 23:09:52 -0700999
Keith Packard99ea7122011-11-01 19:57:50 -07001000static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1001{
1002 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1003 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1004}
Keith Packardbd943152011-09-18 23:09:52 -07001005
Keith Packard99ea7122011-11-01 19:57:50 -07001006
Keith Packard832dd3c2011-11-01 19:34:06 -07001007/* Read the current pp_control value, unlocking the register if it
1008 * is locked
1009 */
1010
1011static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1012{
1013 u32 control = I915_READ(PCH_PP_CONTROL);
1014
1015 control &= ~PANEL_UNLOCK_MASK;
1016 control |= PANEL_UNLOCK_REGS;
1017 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001018}
1019
Jesse Barnes5d613502011-01-24 17:10:54 -08001020static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
1021{
1022 struct drm_device *dev = intel_dp->base.base.dev;
1023 struct drm_i915_private *dev_priv = dev->dev_private;
1024 u32 pp;
1025
Keith Packard97af61f572011-09-28 16:23:51 -07001026 if (!is_edp(intel_dp))
1027 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001028 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001029
Keith Packardbd943152011-09-18 23:09:52 -07001030 WARN(intel_dp->want_panel_vdd,
1031 "eDP VDD already requested on\n");
1032
1033 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001034
Keith Packardbd943152011-09-18 23:09:52 -07001035 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1036 DRM_DEBUG_KMS("eDP VDD already on\n");
1037 return;
1038 }
1039
Keith Packard99ea7122011-11-01 19:57:50 -07001040 if (!ironlake_edp_have_panel_power(intel_dp))
1041 ironlake_wait_panel_power_cycle(intel_dp);
1042
Keith Packard832dd3c2011-11-01 19:34:06 -07001043 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001044 pp |= EDP_FORCE_VDD;
1045 I915_WRITE(PCH_PP_CONTROL, pp);
1046 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001047 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1048 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001049
1050 /*
1051 * If the panel wasn't on, delay before accessing aux channel
1052 */
1053 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001054 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001055 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001056 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001057}
1058
Keith Packardbd943152011-09-18 23:09:52 -07001059static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001060{
1061 struct drm_device *dev = intel_dp->base.base.dev;
1062 struct drm_i915_private *dev_priv = dev->dev_private;
1063 u32 pp;
1064
Keith Packardbd943152011-09-18 23:09:52 -07001065 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001066 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001067 pp &= ~EDP_FORCE_VDD;
1068 I915_WRITE(PCH_PP_CONTROL, pp);
1069 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001070
Keith Packardbd943152011-09-18 23:09:52 -07001071 /* Make sure sequencer is idle before allowing subsequent activity */
1072 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1073 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001074
1075 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001076 }
1077}
1078
1079static void ironlake_panel_vdd_work(struct work_struct *__work)
1080{
1081 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1082 struct intel_dp, panel_vdd_work);
1083 struct drm_device *dev = intel_dp->base.base.dev;
1084
Keith Packard627f7672011-10-31 11:30:10 -07001085 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001086 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001087 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001088}
1089
1090static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1091{
Keith Packard97af61f572011-09-28 16:23:51 -07001092 if (!is_edp(intel_dp))
1093 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001094
Keith Packardbd943152011-09-18 23:09:52 -07001095 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1096 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001097
Keith Packardbd943152011-09-18 23:09:52 -07001098 intel_dp->want_panel_vdd = false;
1099
1100 if (sync) {
1101 ironlake_panel_vdd_off_sync(intel_dp);
1102 } else {
1103 /*
1104 * Queue the timer to fire a long
1105 * time from now (relative to the power down delay)
1106 * to keep the panel power up across a sequence of operations
1107 */
1108 schedule_delayed_work(&intel_dp->panel_vdd_work,
1109 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1110 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001111}
1112
Keith Packard86a30732011-10-20 13:40:33 -07001113static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001114{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001115 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001116 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001117 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001118
Keith Packard97af61f572011-09-28 16:23:51 -07001119 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001120 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001121
1122 DRM_DEBUG_KMS("Turn eDP power on\n");
1123
1124 if (ironlake_edp_have_panel_power(intel_dp)) {
1125 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001126 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001127 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001128
Keith Packard99ea7122011-11-01 19:57:50 -07001129 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001130
Keith Packard832dd3c2011-11-01 19:34:06 -07001131 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001132 if (IS_GEN5(dev)) {
1133 /* ILK workaround: disable reset around power sequence */
1134 pp &= ~PANEL_POWER_RESET;
1135 I915_WRITE(PCH_PP_CONTROL, pp);
1136 POSTING_READ(PCH_PP_CONTROL);
1137 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001138
Keith Packard1c0ae802011-09-19 13:59:29 -07001139 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001140 if (!IS_GEN5(dev))
1141 pp |= PANEL_POWER_RESET;
1142
Jesse Barnes9934c132010-07-22 13:18:19 -07001143 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001144 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001145
Keith Packard99ea7122011-11-01 19:57:50 -07001146 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001147
Keith Packard05ce1a42011-09-29 16:33:01 -07001148 if (IS_GEN5(dev)) {
1149 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1150 I915_WRITE(PCH_PP_CONTROL, pp);
1151 POSTING_READ(PCH_PP_CONTROL);
1152 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001153}
1154
Keith Packard99ea7122011-11-01 19:57:50 -07001155static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001156{
Keith Packard99ea7122011-11-01 19:57:50 -07001157 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001158 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001159 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001160
Keith Packard97af61f572011-09-28 16:23:51 -07001161 if (!is_edp(intel_dp))
1162 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001163
Keith Packard99ea7122011-11-01 19:57:50 -07001164 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001165
Daniel Vetter6cb49832012-05-20 17:14:50 +02001166 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001167
Keith Packard832dd3c2011-11-01 19:34:06 -07001168 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001169 /* We need to switch off panel power _and_ force vdd, for otherwise some
1170 * panels get very unhappy and cease to work. */
1171 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001172 I915_WRITE(PCH_PP_CONTROL, pp);
1173 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001174
Daniel Vetter35a38552012-08-12 22:17:14 +02001175 intel_dp->want_panel_vdd = false;
1176
Keith Packard99ea7122011-11-01 19:57:50 -07001177 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001178}
1179
Keith Packard86a30732011-10-20 13:40:33 -07001180static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001181{
Keith Packardf01eca22011-09-28 16:48:10 -07001182 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 u32 pp;
1185
Keith Packardf01eca22011-09-28 16:48:10 -07001186 if (!is_edp(intel_dp))
1187 return;
1188
Zhao Yakui28c97732009-10-09 11:39:41 +08001189 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001190 /*
1191 * If we enable the backlight right away following a panel power
1192 * on, we may see slight flicker as the panel syncs with the eDP
1193 * link. So delay a bit to make sure the image is solid before
1194 * allowing it to appear.
1195 */
Keith Packardf01eca22011-09-28 16:48:10 -07001196 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001197 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001198 pp |= EDP_BLC_ENABLE;
1199 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001200 POSTING_READ(PCH_PP_CONTROL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001201}
1202
Keith Packard86a30732011-10-20 13:40:33 -07001203static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001204{
Keith Packardf01eca22011-09-28 16:48:10 -07001205 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001206 struct drm_i915_private *dev_priv = dev->dev_private;
1207 u32 pp;
1208
Keith Packardf01eca22011-09-28 16:48:10 -07001209 if (!is_edp(intel_dp))
1210 return;
1211
Zhao Yakui28c97732009-10-09 11:39:41 +08001212 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001213 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001214 pp &= ~EDP_BLC_ENABLE;
1215 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001216 POSTING_READ(PCH_PP_CONTROL);
1217 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001218}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001219
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001220static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001221{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001222 struct drm_device *dev = intel_dp->base.base.dev;
1223 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001224 struct drm_i915_private *dev_priv = dev->dev_private;
1225 u32 dpa_ctl;
1226
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001227 assert_pipe_disabled(dev_priv,
1228 to_intel_crtc(crtc)->pipe);
1229
Jesse Barnesd240f202010-08-13 15:43:26 -07001230 DRM_DEBUG_KMS("\n");
1231 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001232 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1233 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1234
1235 /* We don't adjust intel_dp->DP while tearing down the link, to
1236 * facilitate link retraining (e.g. after hotplug). Hence clear all
1237 * enable bits here to ensure that we don't enable too much. */
1238 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1239 intel_dp->DP |= DP_PLL_ENABLE;
1240 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001241 POSTING_READ(DP_A);
1242 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001243}
1244
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001245static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001246{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001247 struct drm_device *dev = intel_dp->base.base.dev;
1248 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001249 struct drm_i915_private *dev_priv = dev->dev_private;
1250 u32 dpa_ctl;
1251
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001252 assert_pipe_disabled(dev_priv,
1253 to_intel_crtc(crtc)->pipe);
1254
Jesse Barnesd240f202010-08-13 15:43:26 -07001255 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001256 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1257 "dp pll off, should be on\n");
1258 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1259
1260 /* We can't rely on the value tracked for the DP register in
1261 * intel_dp->DP because link_down must not change that (otherwise link
1262 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001263 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001264 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001265 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001266 udelay(200);
1267}
1268
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001269/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001270void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001271{
1272 int ret, i;
1273
1274 /* Should have a valid DPCD by this point */
1275 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1276 return;
1277
1278 if (mode != DRM_MODE_DPMS_ON) {
1279 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1280 DP_SET_POWER_D3);
1281 if (ret != 1)
1282 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1283 } else {
1284 /*
1285 * When turning on, we need to retry for 1ms to give the sink
1286 * time to wake up.
1287 */
1288 for (i = 0; i < 3; i++) {
1289 ret = intel_dp_aux_native_write_1(intel_dp,
1290 DP_SET_POWER,
1291 DP_SET_POWER_D0);
1292 if (ret == 1)
1293 break;
1294 msleep(1);
1295 }
1296 }
1297}
1298
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001299static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1300 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001301{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001302 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1303 struct drm_device *dev = encoder->base.dev;
1304 struct drm_i915_private *dev_priv = dev->dev_private;
1305 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001306
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001307 if (!(tmp & DP_PORT_EN))
1308 return false;
1309
1310 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1311 *pipe = PORT_TO_PIPE_CPT(tmp);
1312 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1313 *pipe = PORT_TO_PIPE(tmp);
1314 } else {
1315 u32 trans_sel;
1316 u32 trans_dp;
1317 int i;
1318
1319 switch (intel_dp->output_reg) {
1320 case PCH_DP_B:
1321 trans_sel = TRANS_DP_PORT_SEL_B;
1322 break;
1323 case PCH_DP_C:
1324 trans_sel = TRANS_DP_PORT_SEL_C;
1325 break;
1326 case PCH_DP_D:
1327 trans_sel = TRANS_DP_PORT_SEL_D;
1328 break;
1329 default:
1330 return true;
1331 }
1332
1333 for_each_pipe(i) {
1334 trans_dp = I915_READ(TRANS_DP_CTL(i));
1335 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1336 *pipe = i;
1337 return true;
1338 }
1339 }
1340 }
1341
1342 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg);
1343
1344 return true;
1345}
1346
Daniel Vettere8cb4552012-07-01 13:05:48 +02001347static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001348{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001349 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001350
1351 /* Make sure the panel is off before trying to change the mode. But also
1352 * ensure that we have vdd while we switch off the panel. */
1353 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001354 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001355 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001356 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001357
1358 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1359 if (!is_cpu_edp(intel_dp))
1360 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001361}
1362
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001363static void intel_post_disable_dp(struct intel_encoder *encoder)
1364{
1365 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1366
Daniel Vetter37398502012-09-06 22:15:44 +02001367 if (is_cpu_edp(intel_dp)) {
1368 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001369 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001370 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001371}
1372
Daniel Vettere8cb4552012-07-01 13:05:48 +02001373static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001374{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001375 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1376 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001377 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001378 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001379
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001380 if (WARN_ON(dp_reg & DP_PORT_EN))
1381 return;
1382
Daniel Vettere8cb4552012-07-01 13:05:48 +02001383 ironlake_edp_panel_vdd_on(intel_dp);
1384 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001385 intel_dp_start_link_train(intel_dp);
1386 ironlake_edp_panel_on(intel_dp);
1387 ironlake_edp_panel_vdd_off(intel_dp, true);
1388 intel_dp_complete_link_train(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001389 ironlake_edp_backlight_on(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001390}
1391
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001392static void intel_pre_enable_dp(struct intel_encoder *encoder)
Daniel Vettere8cb4552012-07-01 13:05:48 +02001393{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001394 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001395
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001396 if (is_cpu_edp(intel_dp))
1397 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001398}
1399
1400/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001401 * Native read with retry for link status and receiver capability reads for
1402 * cases where the sink may still be asleep.
1403 */
1404static bool
1405intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1406 uint8_t *recv, int recv_bytes)
1407{
1408 int ret, i;
1409
1410 /*
1411 * Sinks are *supposed* to come up within 1ms from an off state,
1412 * but we're also supposed to retry 3 times per the spec.
1413 */
1414 for (i = 0; i < 3; i++) {
1415 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1416 recv_bytes);
1417 if (ret == recv_bytes)
1418 return true;
1419 msleep(1);
1420 }
1421
1422 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001423}
1424
1425/*
1426 * Fetch AUX CH registers 0x202 - 0x207 which contain
1427 * link status information
1428 */
1429static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001430intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001431{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001432 return intel_dp_aux_native_read_retry(intel_dp,
1433 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001434 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001435 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001436}
1437
1438static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001439intel_get_adjust_request_voltage(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001440 int lane)
1441{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001442 int s = ((lane & 1) ?
1443 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1444 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001445 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001446
1447 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1448}
1449
1450static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001451intel_get_adjust_request_pre_emphasis(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001452 int lane)
1453{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001454 int s = ((lane & 1) ?
1455 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1456 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001457 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001458
1459 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1460}
1461
1462
1463#if 0
1464static char *voltage_names[] = {
1465 "0.4V", "0.6V", "0.8V", "1.2V"
1466};
1467static char *pre_emph_names[] = {
1468 "0dB", "3.5dB", "6dB", "9.5dB"
1469};
1470static char *link_train_names[] = {
1471 "pattern 1", "pattern 2", "idle", "off"
1472};
1473#endif
1474
1475/*
1476 * These are source-specific values; current Intel hardware supports
1477 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1478 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001479
1480static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001481intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001482{
Keith Packard1a2eb462011-11-16 16:26:07 -08001483 struct drm_device *dev = intel_dp->base.base.dev;
1484
1485 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1486 return DP_TRAIN_VOLTAGE_SWING_800;
1487 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1488 return DP_TRAIN_VOLTAGE_SWING_1200;
1489 else
1490 return DP_TRAIN_VOLTAGE_SWING_800;
1491}
1492
1493static uint8_t
1494intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1495{
1496 struct drm_device *dev = intel_dp->base.base.dev;
1497
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001498 if (IS_HASWELL(dev)) {
1499 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1500 case DP_TRAIN_VOLTAGE_SWING_400:
1501 return DP_TRAIN_PRE_EMPHASIS_9_5;
1502 case DP_TRAIN_VOLTAGE_SWING_600:
1503 return DP_TRAIN_PRE_EMPHASIS_6;
1504 case DP_TRAIN_VOLTAGE_SWING_800:
1505 return DP_TRAIN_PRE_EMPHASIS_3_5;
1506 case DP_TRAIN_VOLTAGE_SWING_1200:
1507 default:
1508 return DP_TRAIN_PRE_EMPHASIS_0;
1509 }
1510 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001511 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1512 case DP_TRAIN_VOLTAGE_SWING_400:
1513 return DP_TRAIN_PRE_EMPHASIS_6;
1514 case DP_TRAIN_VOLTAGE_SWING_600:
1515 case DP_TRAIN_VOLTAGE_SWING_800:
1516 return DP_TRAIN_PRE_EMPHASIS_3_5;
1517 default:
1518 return DP_TRAIN_PRE_EMPHASIS_0;
1519 }
1520 } else {
1521 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1522 case DP_TRAIN_VOLTAGE_SWING_400:
1523 return DP_TRAIN_PRE_EMPHASIS_6;
1524 case DP_TRAIN_VOLTAGE_SWING_600:
1525 return DP_TRAIN_PRE_EMPHASIS_6;
1526 case DP_TRAIN_VOLTAGE_SWING_800:
1527 return DP_TRAIN_PRE_EMPHASIS_3_5;
1528 case DP_TRAIN_VOLTAGE_SWING_1200:
1529 default:
1530 return DP_TRAIN_PRE_EMPHASIS_0;
1531 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001532 }
1533}
1534
1535static void
Keith Packard93f62da2011-11-01 19:45:03 -07001536intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001537{
1538 uint8_t v = 0;
1539 uint8_t p = 0;
1540 int lane;
Keith Packard93f62da2011-11-01 19:45:03 -07001541 uint8_t *adjust_request = link_status + (DP_ADJUST_REQUEST_LANE0_1 - DP_LANE0_1_STATUS);
Keith Packard1a2eb462011-11-16 16:26:07 -08001542 uint8_t voltage_max;
1543 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
Jesse Barnes33a34e42010-09-08 12:42:02 -07001545 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001546 uint8_t this_v = intel_get_adjust_request_voltage(adjust_request, lane);
1547 uint8_t this_p = intel_get_adjust_request_pre_emphasis(adjust_request, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001548
1549 if (this_v > v)
1550 v = this_v;
1551 if (this_p > p)
1552 p = this_p;
1553 }
1554
Keith Packard1a2eb462011-11-16 16:26:07 -08001555 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001556 if (v >= voltage_max)
1557 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001558
Keith Packard1a2eb462011-11-16 16:26:07 -08001559 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1560 if (p >= preemph_max)
1561 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001562
1563 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001564 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001565}
1566
1567static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001568intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001569{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001570 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001571
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001572 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001573 case DP_TRAIN_VOLTAGE_SWING_400:
1574 default:
1575 signal_levels |= DP_VOLTAGE_0_4;
1576 break;
1577 case DP_TRAIN_VOLTAGE_SWING_600:
1578 signal_levels |= DP_VOLTAGE_0_6;
1579 break;
1580 case DP_TRAIN_VOLTAGE_SWING_800:
1581 signal_levels |= DP_VOLTAGE_0_8;
1582 break;
1583 case DP_TRAIN_VOLTAGE_SWING_1200:
1584 signal_levels |= DP_VOLTAGE_1_2;
1585 break;
1586 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001587 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001588 case DP_TRAIN_PRE_EMPHASIS_0:
1589 default:
1590 signal_levels |= DP_PRE_EMPHASIS_0;
1591 break;
1592 case DP_TRAIN_PRE_EMPHASIS_3_5:
1593 signal_levels |= DP_PRE_EMPHASIS_3_5;
1594 break;
1595 case DP_TRAIN_PRE_EMPHASIS_6:
1596 signal_levels |= DP_PRE_EMPHASIS_6;
1597 break;
1598 case DP_TRAIN_PRE_EMPHASIS_9_5:
1599 signal_levels |= DP_PRE_EMPHASIS_9_5;
1600 break;
1601 }
1602 return signal_levels;
1603}
1604
Zhenyu Wange3421a12010-04-08 09:43:27 +08001605/* Gen6's DP voltage swing and pre-emphasis control */
1606static uint32_t
1607intel_gen6_edp_signal_levels(uint8_t train_set)
1608{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001609 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1610 DP_TRAIN_PRE_EMPHASIS_MASK);
1611 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001612 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001613 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1614 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1615 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1616 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001617 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001618 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1619 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001620 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001621 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1622 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001623 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001624 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1625 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001626 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001627 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1628 "0x%x\n", signal_levels);
1629 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001630 }
1631}
1632
Keith Packard1a2eb462011-11-16 16:26:07 -08001633/* Gen7's DP voltage swing and pre-emphasis control */
1634static uint32_t
1635intel_gen7_edp_signal_levels(uint8_t train_set)
1636{
1637 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1638 DP_TRAIN_PRE_EMPHASIS_MASK);
1639 switch (signal_levels) {
1640 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1641 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1642 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1643 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1644 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1645 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1646
1647 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1648 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1649 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1650 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1651
1652 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1653 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1654 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1655 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1656
1657 default:
1658 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1659 "0x%x\n", signal_levels);
1660 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1661 }
1662}
1663
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001664/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1665static uint32_t
1666intel_dp_signal_levels_hsw(uint8_t train_set)
1667{
1668 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1669 DP_TRAIN_PRE_EMPHASIS_MASK);
1670 switch (signal_levels) {
1671 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1672 return DDI_BUF_EMP_400MV_0DB_HSW;
1673 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1674 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1675 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1676 return DDI_BUF_EMP_400MV_6DB_HSW;
1677 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1678 return DDI_BUF_EMP_400MV_9_5DB_HSW;
1679
1680 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1681 return DDI_BUF_EMP_600MV_0DB_HSW;
1682 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1683 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1684 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1685 return DDI_BUF_EMP_600MV_6DB_HSW;
1686
1687 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1688 return DDI_BUF_EMP_800MV_0DB_HSW;
1689 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1690 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1691 default:
1692 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1693 "0x%x\n", signal_levels);
1694 return DDI_BUF_EMP_400MV_0DB_HSW;
1695 }
1696}
1697
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001698static uint8_t
1699intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1700 int lane)
1701{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001702 int s = (lane & 1) * 4;
Keith Packard93f62da2011-11-01 19:45:03 -07001703 uint8_t l = link_status[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001704
1705 return (l >> s) & 0xf;
1706}
1707
1708/* Check for clock recovery is done on all channels */
1709static bool
1710intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1711{
1712 int lane;
1713 uint8_t lane_status;
1714
1715 for (lane = 0; lane < lane_count; lane++) {
1716 lane_status = intel_get_lane_status(link_status, lane);
1717 if ((lane_status & DP_LANE_CR_DONE) == 0)
1718 return false;
1719 }
1720 return true;
1721}
1722
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001723static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001724intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001725 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001726 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001727{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001728 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001729 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001730 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001731 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001732
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001733 if (IS_HASWELL(dev)) {
1734 temp = I915_READ(DP_TP_CTL(intel_dp->port));
1735
1736 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1737 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1738 else
1739 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1740
1741 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1742 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1743 case DP_TRAINING_PATTERN_DISABLE:
1744 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1745 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1746
1747 if (wait_for((I915_READ(DP_TP_STATUS(intel_dp->port)) &
1748 DP_TP_STATUS_IDLE_DONE), 1))
1749 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1750
1751 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1752 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1753
1754 break;
1755 case DP_TRAINING_PATTERN_1:
1756 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1757 break;
1758 case DP_TRAINING_PATTERN_2:
1759 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1760 break;
1761 case DP_TRAINING_PATTERN_3:
1762 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1763 break;
1764 }
1765 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1766
1767 } else if (HAS_PCH_CPT(dev) &&
1768 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001769 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1770
1771 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1772 case DP_TRAINING_PATTERN_DISABLE:
1773 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1774 break;
1775 case DP_TRAINING_PATTERN_1:
1776 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1777 break;
1778 case DP_TRAINING_PATTERN_2:
1779 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1780 break;
1781 case DP_TRAINING_PATTERN_3:
1782 DRM_ERROR("DP training pattern 3 not supported\n");
1783 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1784 break;
1785 }
1786
1787 } else {
1788 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1789
1790 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1791 case DP_TRAINING_PATTERN_DISABLE:
1792 dp_reg_value |= DP_LINK_TRAIN_OFF;
1793 break;
1794 case DP_TRAINING_PATTERN_1:
1795 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1796 break;
1797 case DP_TRAINING_PATTERN_2:
1798 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1799 break;
1800 case DP_TRAINING_PATTERN_3:
1801 DRM_ERROR("DP training pattern 3 not supported\n");
1802 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1803 break;
1804 }
1805 }
1806
Chris Wilsonea5b2132010-08-04 13:50:23 +01001807 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1808 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001809
Chris Wilsonea5b2132010-08-04 13:50:23 +01001810 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001811 DP_TRAINING_PATTERN_SET,
1812 dp_train_pat);
1813
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001814 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1815 DP_TRAINING_PATTERN_DISABLE) {
1816 ret = intel_dp_aux_native_write(intel_dp,
1817 DP_TRAINING_LANE0_SET,
1818 intel_dp->train_set,
1819 intel_dp->lane_count);
1820 if (ret != intel_dp->lane_count)
1821 return false;
1822 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001823
1824 return true;
1825}
1826
Jesse Barnes33a34e42010-09-08 12:42:02 -07001827/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001828void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001829intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001830{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001831 struct drm_encoder *encoder = &intel_dp->base.base;
1832 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001833 int i;
1834 uint8_t voltage;
1835 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001836 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001837 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001838
Paulo Zanonic19b0662012-10-15 15:51:41 -03001839 if (IS_HASWELL(dev))
1840 intel_ddi_prepare_link_retrain(encoder);
1841
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001842 /* Write the link configuration data */
1843 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1844 intel_dp->link_configuration,
1845 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001846
1847 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001848
Jesse Barnes33a34e42010-09-08 12:42:02 -07001849 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001850 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001851 voltage_tries = 0;
1852 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001853 clock_recovery = false;
1854 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001855 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001856 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001857 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001858
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001859 if (IS_HASWELL(dev)) {
1860 signal_levels = intel_dp_signal_levels_hsw(
1861 intel_dp->train_set[0]);
1862 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1863 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001864 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1865 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1866 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001867 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001868 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1869 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001870 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001871 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1872 }
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001873 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
1874 signal_levels);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001875
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001876 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001877 DP_TRAINING_PATTERN_1 |
1878 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001879 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001880 /* Set training pattern 1 */
1881
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001882 udelay(100);
Keith Packard93f62da2011-11-01 19:45:03 -07001883 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1884 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001885 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001886 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001887
Keith Packard93f62da2011-11-01 19:45:03 -07001888 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1889 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001890 clock_recovery = true;
1891 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001892 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001893
1894 /* Check to see if we've tried the max voltage */
1895 for (i = 0; i < intel_dp->lane_count; i++)
1896 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1897 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001898 if (i == intel_dp->lane_count && voltage_tries == 5) {
Chris Wilson24773672012-09-26 16:48:30 +01001899 if (++loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001900 DRM_DEBUG_KMS("too many full retries, give up\n");
1901 break;
1902 }
1903 memset(intel_dp->train_set, 0, 4);
1904 voltage_tries = 0;
1905 continue;
1906 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001907
1908 /* Check to see if we've tried the same voltage 5 times */
Chris Wilson24773672012-09-26 16:48:30 +01001909 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
1910 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Keith Packardcdb0e952011-11-01 20:00:06 -07001911 voltage_tries = 0;
Chris Wilson24773672012-09-26 16:48:30 +01001912 } else
1913 ++voltage_tries;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001914
1915 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001916 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001917 }
1918
Jesse Barnes33a34e42010-09-08 12:42:02 -07001919 intel_dp->DP = DP;
1920}
1921
Paulo Zanonic19b0662012-10-15 15:51:41 -03001922void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001923intel_dp_complete_link_train(struct intel_dp *intel_dp)
1924{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001925 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001926 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001927 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001928 uint32_t DP = intel_dp->DP;
1929
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001930 /* channel equalization */
1931 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001932 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001933 channel_eq = false;
1934 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001935 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001936 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001937 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001938
Jesse Barnes37f80972011-01-05 14:45:24 -08001939 if (cr_tries > 5) {
1940 DRM_ERROR("failed to train DP, aborting\n");
1941 intel_dp_link_down(intel_dp);
1942 break;
1943 }
1944
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001945 if (IS_HASWELL(dev)) {
1946 signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
1947 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1948 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001949 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1950 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1951 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001952 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001953 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1954 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001955 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001956 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1957 }
1958
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001959 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001960 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001961 DP_TRAINING_PATTERN_2 |
1962 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001963 break;
1964
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001965 udelay(400);
Keith Packard93f62da2011-11-01 19:45:03 -07001966 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001967 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001968
Jesse Barnes37f80972011-01-05 14:45:24 -08001969 /* Make sure clock is still ok */
Keith Packard93f62da2011-11-01 19:45:03 -07001970 if (!intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001971 intel_dp_start_link_train(intel_dp);
1972 cr_tries++;
1973 continue;
1974 }
1975
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001976 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001977 channel_eq = true;
1978 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001979 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001980
Jesse Barnes37f80972011-01-05 14:45:24 -08001981 /* Try 5 times, then try clock recovery if that fails */
1982 if (tries > 5) {
1983 intel_dp_link_down(intel_dp);
1984 intel_dp_start_link_train(intel_dp);
1985 tries = 0;
1986 cr_tries++;
1987 continue;
1988 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001989
1990 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001991 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001992 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001993 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001994
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001995 if (channel_eq)
1996 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1997
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001998 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001999}
2000
2001static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002002intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002003{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002004 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002005 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002006 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002007
Paulo Zanonic19b0662012-10-15 15:51:41 -03002008 /*
2009 * DDI code has a strict mode set sequence and we should try to respect
2010 * it, otherwise we might hang the machine in many different ways. So we
2011 * really should be disabling the port only on a complete crtc_disable
2012 * sequence. This function is just called under two conditions on DDI
2013 * code:
2014 * - Link train failed while doing crtc_enable, and on this case we
2015 * really should respect the mode set sequence and wait for a
2016 * crtc_disable.
2017 * - Someone turned the monitor off and intel_dp_check_link_status
2018 * called us. We don't need to disable the whole port on this case, so
2019 * when someone turns the monitor on again,
2020 * intel_ddi_prepare_link_retrain will take care of redoing the link
2021 * train.
2022 */
2023 if (IS_HASWELL(dev))
2024 return;
2025
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002026 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002027 return;
2028
Zhao Yakui28c97732009-10-09 11:39:41 +08002029 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002030
Keith Packard1a2eb462011-11-16 16:26:07 -08002031 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002032 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002033 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002034 } else {
2035 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002036 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002037 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002038 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002039
Chris Wilsonfe255d02010-09-11 21:37:48 +01002040 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002041
Daniel Vetter493a7082012-05-30 12:31:56 +02002042 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002043 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01002044 struct drm_crtc *crtc = intel_dp->base.base.crtc;
2045
Eric Anholt5bddd172010-11-18 09:32:59 +08002046 /* Hardware workaround: leaving our transcoder select
2047 * set to transcoder B while it's off will prevent the
2048 * corresponding HDMI output on transcoder A.
2049 *
2050 * Combine this with another hardware workaround:
2051 * transcoder select bit can only be cleared while the
2052 * port is enabled.
2053 */
2054 DP &= ~DP_PIPEB_SELECT;
2055 I915_WRITE(intel_dp->output_reg, DP);
2056
2057 /* Changes to enable or select take place the vblank
2058 * after being written.
2059 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002060 if (crtc == NULL) {
2061 /* We can arrive here never having been attached
2062 * to a CRTC, for instance, due to inheriting
2063 * random state from the BIOS.
2064 *
2065 * If the pipe is not running, play safe and
2066 * wait for the clocks to stabilise before
2067 * continuing.
2068 */
2069 POSTING_READ(intel_dp->output_reg);
2070 msleep(50);
2071 } else
2072 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002073 }
2074
Wu Fengguang832afda2011-12-09 20:42:21 +08002075 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002076 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2077 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002078 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002079}
2080
Keith Packard26d61aa2011-07-25 20:01:09 -07002081static bool
2082intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002083{
Keith Packard92fd8fd2011-07-25 19:50:10 -07002084 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonb091cd92012-09-18 10:58:49 -04002085 sizeof(intel_dp->dpcd)) == 0)
2086 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002087
Adam Jacksonb091cd92012-09-18 10:58:49 -04002088 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2089 return false; /* DPCD not present */
2090
2091 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2092 DP_DWN_STRM_PORT_PRESENT))
2093 return true; /* native DP sink */
2094
2095 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2096 return true; /* no per-port downstream info */
2097
2098 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2099 intel_dp->downstream_ports,
2100 DP_MAX_DOWNSTREAM_PORTS) == 0)
2101 return false; /* downstream port status fetch failed */
2102
2103 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002104}
2105
Adam Jackson0d198322012-05-14 16:05:47 -04002106static void
2107intel_dp_probe_oui(struct intel_dp *intel_dp)
2108{
2109 u8 buf[3];
2110
2111 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2112 return;
2113
Daniel Vetter351cfc32012-06-12 13:20:47 +02002114 ironlake_edp_panel_vdd_on(intel_dp);
2115
Adam Jackson0d198322012-05-14 16:05:47 -04002116 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2117 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2118 buf[0], buf[1], buf[2]);
2119
2120 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2121 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2122 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002123
2124 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002125}
2126
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002127static bool
2128intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2129{
2130 int ret;
2131
2132 ret = intel_dp_aux_native_read_retry(intel_dp,
2133 DP_DEVICE_SERVICE_IRQ_VECTOR,
2134 sink_irq_vector, 1);
2135 if (!ret)
2136 return false;
2137
2138 return true;
2139}
2140
2141static void
2142intel_dp_handle_test_request(struct intel_dp *intel_dp)
2143{
2144 /* NAK by default */
2145 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
2146}
2147
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002148/*
2149 * According to DP spec
2150 * 5.1.2:
2151 * 1. Read DPCD
2152 * 2. Configure link according to Receiver Capabilities
2153 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2154 * 4. Check link status on receipt of hot-plug interrupt
2155 */
2156
2157static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002158intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002159{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002160 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002161 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002162
Daniel Vetter24e804b2012-07-26 19:25:46 +02002163 if (!intel_dp->base.connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002164 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002165
Daniel Vetter24e804b2012-07-26 19:25:46 +02002166 if (WARN_ON(!intel_dp->base.base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002167 return;
2168
Keith Packard92fd8fd2011-07-25 19:50:10 -07002169 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002170 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002171 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002172 return;
2173 }
2174
Keith Packard92fd8fd2011-07-25 19:50:10 -07002175 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002176 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002177 intel_dp_link_down(intel_dp);
2178 return;
2179 }
2180
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002181 /* Try to read the source of the interrupt */
2182 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2183 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2184 /* Clear interrupt source */
2185 intel_dp_aux_native_write_1(intel_dp,
2186 DP_DEVICE_SERVICE_IRQ_VECTOR,
2187 sink_irq_vector);
2188
2189 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2190 intel_dp_handle_test_request(intel_dp);
2191 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2192 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2193 }
2194
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002195 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002196 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2197 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002198 intel_dp_start_link_train(intel_dp);
2199 intel_dp_complete_link_train(intel_dp);
2200 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002201}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002202
Adam Jackson07d3dc12012-09-18 10:58:50 -04002203/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002204static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002205intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002206{
Adam Jackson07d3dc12012-09-18 10:58:50 -04002207 uint8_t *dpcd = intel_dp->dpcd;
2208 bool hpd;
2209 uint8_t type;
2210
2211 if (!intel_dp_get_dpcd(intel_dp))
2212 return connector_status_disconnected;
2213
2214 /* if there's no downstream port, we're done */
2215 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002216 return connector_status_connected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002217
2218 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2219 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2220 if (hpd) {
Adam Jacksonda131a42012-09-20 16:42:45 -04002221 uint8_t reg;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002222 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jacksonda131a42012-09-20 16:42:45 -04002223 &reg, 1))
Adam Jackson07d3dc12012-09-18 10:58:50 -04002224 return connector_status_unknown;
Adam Jacksonda131a42012-09-20 16:42:45 -04002225 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2226 : connector_status_disconnected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002227 }
2228
2229 /* If no HPD, poke DDC gently */
2230 if (drm_probe_ddc(&intel_dp->adapter))
2231 return connector_status_connected;
2232
2233 /* Well we tried, say unknown for unreliable port types */
2234 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2235 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2236 return connector_status_unknown;
2237
2238 /* Anything else is out of spec, warn and ignore */
2239 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002240 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002241}
2242
2243static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002244ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002245{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002246 enum drm_connector_status status;
2247
Chris Wilsonfe16d942011-02-12 10:29:38 +00002248 /* Can't disconnect eDP, but you can close the lid... */
2249 if (is_edp(intel_dp)) {
2250 status = intel_panel_detect(intel_dp->base.base.dev);
2251 if (status == connector_status_unknown)
2252 status = connector_status_connected;
2253 return status;
2254 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002255
Keith Packard26d61aa2011-07-25 20:01:09 -07002256 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002257}
2258
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002259static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002260g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002261{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002262 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002263 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002264 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002265
Chris Wilsonea5b2132010-08-04 13:50:23 +01002266 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002267 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002268 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002269 break;
2270 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002271 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002272 break;
2273 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002274 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002275 break;
2276 default:
2277 return connector_status_unknown;
2278 }
2279
Chris Wilson10f76a32012-05-11 18:01:32 +01002280 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002281 return connector_status_disconnected;
2282
Keith Packard26d61aa2011-07-25 20:01:09 -07002283 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002284}
2285
Keith Packard8c241fe2011-09-28 16:38:44 -07002286static struct edid *
2287intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2288{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002289 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002290
Jani Nikula9cd300e2012-10-19 14:51:52 +03002291 /* use cached edid if we have one */
2292 if (intel_connector->edid) {
2293 struct edid *edid;
2294 int size;
2295
2296 /* invalid edid */
2297 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002298 return NULL;
2299
Jani Nikula9cd300e2012-10-19 14:51:52 +03002300 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002301 edid = kmalloc(size, GFP_KERNEL);
2302 if (!edid)
2303 return NULL;
2304
Jani Nikula9cd300e2012-10-19 14:51:52 +03002305 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002306 return edid;
2307 }
2308
Jani Nikula9cd300e2012-10-19 14:51:52 +03002309 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002310}
2311
2312static int
2313intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2314{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002315 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002316
Jani Nikula9cd300e2012-10-19 14:51:52 +03002317 /* use cached edid if we have one */
2318 if (intel_connector->edid) {
2319 /* invalid edid */
2320 if (IS_ERR(intel_connector->edid))
2321 return 0;
2322
2323 return intel_connector_update_modes(connector,
2324 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002325 }
2326
Jani Nikula9cd300e2012-10-19 14:51:52 +03002327 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002328}
2329
2330
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002331/**
2332 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2333 *
2334 * \return true if DP port is connected.
2335 * \return false if DP port is disconnected.
2336 */
2337static enum drm_connector_status
2338intel_dp_detect(struct drm_connector *connector, bool force)
2339{
2340 struct intel_dp *intel_dp = intel_attached_dp(connector);
2341 struct drm_device *dev = intel_dp->base.base.dev;
2342 enum drm_connector_status status;
2343 struct edid *edid = NULL;
2344
2345 intel_dp->has_audio = false;
2346
2347 if (HAS_PCH_SPLIT(dev))
2348 status = ironlake_dp_detect(intel_dp);
2349 else
2350 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002351
Adam Jacksonac66ae82011-07-12 17:38:03 -04002352 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
2353 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
2354 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
2355 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002356
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002357 if (status != connector_status_connected)
2358 return status;
2359
Adam Jackson0d198322012-05-14 16:05:47 -04002360 intel_dp_probe_oui(intel_dp);
2361
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002362 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2363 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002364 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002365 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002366 if (edid) {
2367 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002368 kfree(edid);
2369 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002370 }
2371
2372 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002373}
2374
2375static int intel_dp_get_modes(struct drm_connector *connector)
2376{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002377 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002378 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002379 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002380 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002381
2382 /* We should parse the EDID data and find out if it has an audio sink
2383 */
2384
Keith Packard8c241fe2011-09-28 16:38:44 -07002385 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002386 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002387 return ret;
2388
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002389 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002390 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002391 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002392 mode = drm_mode_duplicate(dev,
2393 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002394 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002395 drm_mode_probed_add(connector, mode);
2396 return 1;
2397 }
2398 }
2399 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002400}
2401
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002402static bool
2403intel_dp_detect_audio(struct drm_connector *connector)
2404{
2405 struct intel_dp *intel_dp = intel_attached_dp(connector);
2406 struct edid *edid;
2407 bool has_audio = false;
2408
Keith Packard8c241fe2011-09-28 16:38:44 -07002409 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002410 if (edid) {
2411 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002412 kfree(edid);
2413 }
2414
2415 return has_audio;
2416}
2417
Chris Wilsonf6849602010-09-19 09:29:33 +01002418static int
2419intel_dp_set_property(struct drm_connector *connector,
2420 struct drm_property *property,
2421 uint64_t val)
2422{
Chris Wilsone953fd72011-02-21 22:23:52 +00002423 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002424 struct intel_dp *intel_dp = intel_attached_dp(connector);
2425 int ret;
2426
2427 ret = drm_connector_property_set_value(connector, property, val);
2428 if (ret)
2429 return ret;
2430
Chris Wilson3f43c482011-05-12 22:17:24 +01002431 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002432 int i = val;
2433 bool has_audio;
2434
2435 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002436 return 0;
2437
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002438 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002439
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002440 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002441 has_audio = intel_dp_detect_audio(connector);
2442 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002443 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002444
2445 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002446 return 0;
2447
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002448 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002449 goto done;
2450 }
2451
Chris Wilsone953fd72011-02-21 22:23:52 +00002452 if (property == dev_priv->broadcast_rgb_property) {
2453 if (val == !!intel_dp->color_range)
2454 return 0;
2455
2456 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2457 goto done;
2458 }
2459
Chris Wilsonf6849602010-09-19 09:29:33 +01002460 return -EINVAL;
2461
2462done:
2463 if (intel_dp->base.base.crtc) {
2464 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02002465 intel_set_mode(crtc, &crtc->mode,
2466 crtc->x, crtc->y, crtc->fb);
Chris Wilsonf6849602010-09-19 09:29:33 +01002467 }
2468
2469 return 0;
2470}
2471
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002472static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002473intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002474{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002475 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002476 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002477 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002478
Jani Nikula9cd300e2012-10-19 14:51:52 +03002479 if (!IS_ERR_OR_NULL(intel_connector->edid))
2480 kfree(intel_connector->edid);
2481
Jani Nikula1d508702012-10-19 14:51:49 +03002482 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002483 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002484 intel_panel_fini(&intel_connector->panel);
2485 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002486
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002487 drm_sysfs_connector_remove(connector);
2488 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002489 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002490}
2491
Daniel Vetter24d05922010-08-20 18:08:28 +02002492static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2493{
2494 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2495
2496 i2c_del_adapter(&intel_dp->adapter);
2497 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002498 if (is_edp(intel_dp)) {
2499 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2500 ironlake_panel_vdd_off_sync(intel_dp);
2501 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002502 kfree(intel_dp);
2503}
2504
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002505static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002506 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002507 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002508 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002509};
2510
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002511static const struct drm_encoder_helper_funcs intel_dp_helper_funcs_hsw = {
2512 .mode_fixup = intel_dp_mode_fixup,
2513 .mode_set = intel_ddi_mode_set,
2514 .disable = intel_encoder_noop,
2515};
2516
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002517static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002518 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002519 .detect = intel_dp_detect,
2520 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002521 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522 .destroy = intel_dp_destroy,
2523};
2524
2525static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2526 .get_modes = intel_dp_get_modes,
2527 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002528 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002529};
2530
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002531static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002532 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002533};
2534
Chris Wilson995b6762010-08-20 13:23:26 +01002535static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002536intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002537{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002538 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002539
Jesse Barnes885a5012011-07-07 11:11:01 -07002540 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002541}
2542
Zhenyu Wange3421a12010-04-08 09:43:27 +08002543/* Return which DP Port should be selected for Transcoder DP control */
2544int
Akshay Joshi0206e352011-08-16 15:34:10 -04002545intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002546{
2547 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02002548 struct intel_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002549
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02002550 for_each_encoder_on_crtc(dev, crtc, encoder) {
2551 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002552
Keith Packard417e8222011-11-01 19:54:11 -07002553 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
2554 intel_dp->base.type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002555 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002556 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002557
Zhenyu Wange3421a12010-04-08 09:43:27 +08002558 return -1;
2559}
2560
Zhao Yakui36e83a12010-06-12 14:32:21 +08002561/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002562bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002563{
2564 struct drm_i915_private *dev_priv = dev->dev_private;
2565 struct child_device_config *p_child;
2566 int i;
2567
2568 if (!dev_priv->child_dev_num)
2569 return false;
2570
2571 for (i = 0; i < dev_priv->child_dev_num; i++) {
2572 p_child = dev_priv->child_dev + i;
2573
2574 if (p_child->dvo_port == PORT_IDPD &&
2575 p_child->device_type == DEVICE_TYPE_eDP)
2576 return true;
2577 }
2578 return false;
2579}
2580
Chris Wilsonf6849602010-09-19 09:29:33 +01002581static void
2582intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2583{
Chris Wilson3f43c482011-05-12 22:17:24 +01002584 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002585 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002586}
2587
Keith Packardc8110e52009-05-06 11:51:10 -07002588void
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002589intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002590{
2591 struct drm_i915_private *dev_priv = dev->dev_private;
2592 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002593 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002594 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002595 struct intel_connector *intel_connector;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002596 struct drm_display_mode *fixed_mode = NULL;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002597 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002598 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002599
Chris Wilsonea5b2132010-08-04 13:50:23 +01002600 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2601 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002602 return;
2603
Chris Wilson3d3dc142011-02-12 10:33:12 +00002604 intel_dp->output_reg = output_reg;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002605 intel_dp->port = port;
Daniel Vetter07679352012-09-06 22:15:42 +02002606 /* Preserve the current hw state. */
2607 intel_dp->DP = I915_READ(intel_dp->output_reg);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002608
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002609 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2610 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002611 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002612 return;
2613 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002614 intel_encoder = &intel_dp->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03002615 intel_dp->attached_connector = intel_connector;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002616
Chris Wilsonea5b2132010-08-04 13:50:23 +01002617 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002618 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002619 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002620
Gajanan Bhat19c03922012-09-27 19:13:07 +05302621 /*
2622 * FIXME : We need to initialize built-in panels before external panels.
2623 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2624 */
2625 if (IS_VALLEYVIEW(dev) && output_reg == DP_C) {
2626 type = DRM_MODE_CONNECTOR_eDP;
2627 intel_encoder->type = INTEL_OUTPUT_EDP;
2628 } else if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002629 type = DRM_MODE_CONNECTOR_eDP;
2630 intel_encoder->type = INTEL_OUTPUT_EDP;
2631 } else {
2632 type = DRM_MODE_CONNECTOR_DisplayPort;
2633 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2634 }
2635
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002636 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002637 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002638 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2639
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002640 connector->polled = DRM_CONNECTOR_POLL_HPD;
2641
Daniel Vetter66a92782012-07-12 20:08:18 +02002642 intel_encoder->cloneable = false;
Ma Lingf8aed702009-08-24 13:50:24 +08002643
Daniel Vetter66a92782012-07-12 20:08:18 +02002644 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2645 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002646
Jesse Barnes27f82272011-09-02 12:54:37 -07002647 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002648
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002649 connector->interlace_allowed = true;
2650 connector->doublescan_allowed = 0;
2651
Chris Wilson4ef69c72010-09-09 15:14:28 +01002652 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002653 DRM_MODE_ENCODER_TMDS);
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002654
2655 if (IS_HASWELL(dev))
2656 drm_encoder_helper_add(&intel_encoder->base,
2657 &intel_dp_helper_funcs_hsw);
2658 else
2659 drm_encoder_helper_add(&intel_encoder->base,
2660 &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002661
Chris Wilsondf0e9242010-09-09 16:20:55 +01002662 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002663 drm_sysfs_connector_add(connector);
2664
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002665 if (IS_HASWELL(dev)) {
2666 intel_encoder->enable = intel_enable_ddi;
2667 intel_encoder->pre_enable = intel_ddi_pre_enable;
2668 intel_encoder->disable = intel_disable_ddi;
2669 intel_encoder->post_disable = intel_ddi_post_disable;
2670 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2671 } else {
2672 intel_encoder->enable = intel_enable_dp;
2673 intel_encoder->pre_enable = intel_pre_enable_dp;
2674 intel_encoder->disable = intel_disable_dp;
2675 intel_encoder->post_disable = intel_post_disable_dp;
2676 intel_encoder->get_hw_state = intel_dp_get_hw_state;
2677 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002678 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vettere8cb4552012-07-01 13:05:48 +02002679
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002680 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002681 switch (port) {
2682 case PORT_A:
2683 name = "DPDDC-A";
2684 break;
2685 case PORT_B:
2686 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2687 name = "DPDDC-B";
2688 break;
2689 case PORT_C:
2690 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2691 name = "DPDDC-C";
2692 break;
2693 case PORT_D:
2694 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2695 name = "DPDDC-D";
2696 break;
2697 default:
2698 WARN(1, "Invalid port %c\n", port_name(port));
2699 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002700 }
2701
Jesse Barnes89667382010-10-07 16:01:21 -07002702 /* Cache some DPCD data in the eDP case */
2703 if (is_edp(intel_dp)) {
Keith Packardf01eca22011-09-28 16:48:10 -07002704 struct edp_power_seq cur, vbt;
2705 u32 pp_on, pp_off, pp_div;
Jesse Barnes89667382010-10-07 16:01:21 -07002706
Jesse Barnes5d613502011-01-24 17:10:54 -08002707 pp_on = I915_READ(PCH_PP_ON_DELAYS);
Keith Packardf01eca22011-09-28 16:48:10 -07002708 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
Jesse Barnes5d613502011-01-24 17:10:54 -08002709 pp_div = I915_READ(PCH_PP_DIVISOR);
2710
Jesse Barnesbfa33842012-04-10 11:58:04 -07002711 if (!pp_on || !pp_off || !pp_div) {
2712 DRM_INFO("bad panel power sequencing delays, disabling panel\n");
2713 intel_dp_encoder_destroy(&intel_dp->base.base);
2714 intel_dp_destroy(&intel_connector->base);
2715 return;
2716 }
2717
Keith Packardf01eca22011-09-28 16:48:10 -07002718 /* Pull timing values out of registers */
2719 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2720 PANEL_POWER_UP_DELAY_SHIFT;
2721
2722 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2723 PANEL_LIGHT_ON_DELAY_SHIFT;
Keith Packardf2e8b182011-11-01 20:01:35 -07002724
Keith Packardf01eca22011-09-28 16:48:10 -07002725 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2726 PANEL_LIGHT_OFF_DELAY_SHIFT;
2727
2728 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2729 PANEL_POWER_DOWN_DELAY_SHIFT;
2730
2731 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2732 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2733
2734 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2735 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2736
2737 vbt = dev_priv->edp.pps;
2738
2739 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2740 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2741
2742#define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
2743
2744 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2745 intel_dp->backlight_on_delay = get_delay(t8);
2746 intel_dp->backlight_off_delay = get_delay(t9);
2747 intel_dp->panel_power_down_delay = get_delay(t10);
2748 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2749
2750 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2751 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2752 intel_dp->panel_power_cycle_delay);
2753
2754 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2755 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Dave Airliec1f05262012-08-30 11:06:18 +10002756 }
2757
2758 intel_dp_i2c_init(intel_dp, intel_connector, name);
2759
2760 if (is_edp(intel_dp)) {
2761 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002762 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002763 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002764
2765 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002766 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002767 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002768
Keith Packard59f3e272011-07-25 20:01:56 -07002769 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002770 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2771 dev_priv->no_aux_handshake =
2772 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002773 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2774 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002775 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002776 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002777 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002778 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002779 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002780 }
Jesse Barnes89667382010-10-07 16:01:21 -07002781
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002782 ironlake_edp_panel_vdd_on(intel_dp);
2783 edid = drm_get_edid(connector, &intel_dp->adapter);
2784 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002785 if (drm_add_edid_modes(connector, edid)) {
2786 drm_mode_connector_update_edid_property(connector, edid);
2787 drm_edid_to_eld(connector, edid);
2788 } else {
2789 kfree(edid);
2790 edid = ERR_PTR(-EINVAL);
2791 }
2792 } else {
2793 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002794 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002795 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002796
2797 /* prefer fixed mode from EDID if available */
2798 list_for_each_entry(scan, &connector->probed_modes, head) {
2799 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2800 fixed_mode = drm_mode_duplicate(dev, scan);
2801 break;
2802 }
2803 }
2804
2805 /* fallback to VBT if available for eDP */
2806 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2807 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2808 if (fixed_mode)
2809 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2810 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002811
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002812 ironlake_edp_panel_vdd_off(intel_dp, false);
2813 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002814
Eric Anholt21d40d32010-03-25 11:11:14 -07002815 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002816
Jani Nikula1d508702012-10-19 14:51:49 +03002817 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002818 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002819 intel_panel_setup_backlight(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002820 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002821
Chris Wilsonf6849602010-09-19 09:29:33 +01002822 intel_dp_add_properties(intel_dp, connector);
2823
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002824 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2825 * 0xd. Failure to do so will result in spurious interrupts being
2826 * generated on the port when a cable is not attached.
2827 */
2828 if (IS_G4X(dev) && !IS_GM45(dev)) {
2829 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2830 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2831 }
2832}