blob: 1b6e1271719f994e1d16b21621851733658bffa5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/processor.h>
38#include <asm/pgtable.h>
39#include <asm/mmu.h>
40#include <asm/mmu_context.h>
41#include <asm/page.h>
42#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/uaccess.h>
44#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080045#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/tlbflush.h>
47#include <asm/io.h>
48#include <asm/eeh.h>
49#include <asm/tlb.h>
50#include <asm/cacheflush.h>
51#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/sections.h>
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +100053#include <asm/spu.h>
will schmidtaa39be02007-10-30 06:24:19 +110054#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000055#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000056#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000057#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000058#include <asm/tm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60#ifdef DEBUG
61#define DBG(fmt...) udbg_printf(fmt)
62#else
63#define DBG(fmt...)
64#endif
65
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110066#ifdef DEBUG_LOW
67#define DBG_LOW(fmt...) udbg_printf(fmt)
68#else
69#define DBG_LOW(fmt...)
70#endif
71
72#define KB (1024)
73#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070074#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110075
Linus Torvalds1da177e2005-04-16 15:20:36 -070076/*
77 * Note: pte --> Linux PTE
78 * HPTE --> PowerPC Hashed Page Table Entry
79 *
80 * Execution context:
81 * htab_initialize is called with the MMU off (of course), but
82 * the kernel has been copied down to zero so it can directly
83 * reference global data. At this point it is very difficult
84 * to print debug info.
85 *
86 */
87
88#ifdef CONFIG_U3_DART
89extern unsigned long dart_tablebase;
90#endif /* CONFIG_U3_DART */
91
Paul Mackerras799d6042005-11-10 13:37:51 +110092static unsigned long _SDR1;
93struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
94
David Gibson8e561e72007-06-13 14:52:56 +100095struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110096unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -070097unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +000098EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110099int mmu_linear_psize = MMU_PAGE_4K;
100int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000101int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000102#ifdef CONFIG_SPARSEMEM_VMEMMAP
103int mmu_vmemmap_psize = MMU_PAGE_4K;
104#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000105int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000106int mmu_kernel_ssize = MMU_SEGSIZE_256M;
107int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100108u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000109EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000110#ifdef CONFIG_PPC_64K_PAGES
111int mmu_ci_restrictions;
112#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000113#ifdef CONFIG_DEBUG_PAGEALLOC
114static u8 *linear_map_hash_slots;
115static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000116static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000117#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100119/* There are definitions of page sizes arrays to be used when none
120 * is provided by the firmware.
121 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100123/* Pre-POWER4 CPUs (4k pages only)
124 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000125static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100126 [MMU_PAGE_4K] = {
127 .shift = 12,
128 .sllp = 0,
129 .penc = 0,
130 .avpnm = 0,
131 .tlbiel = 0,
132 },
133};
134
135/* POWER4, GPUL, POWER5
136 *
137 * Support for 16Mb large pages
138 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000139static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100140 [MMU_PAGE_4K] = {
141 .shift = 12,
142 .sllp = 0,
143 .penc = 0,
144 .avpnm = 0,
145 .tlbiel = 1,
146 },
147 [MMU_PAGE_16M] = {
148 .shift = 24,
149 .sllp = SLB_VSID_L,
150 .penc = 0,
151 .avpnm = 0x1UL,
152 .tlbiel = 0,
153 },
154};
155
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000156static unsigned long htab_convert_pte_flags(unsigned long pteflags)
157{
158 unsigned long rflags = pteflags & 0x1fa;
159
160 /* _PAGE_EXEC -> NOEXEC */
161 if ((pteflags & _PAGE_EXEC) == 0)
162 rflags |= HPTE_R_N;
163
164 /* PP bits. PAGE_USER is already PP bit 0x2, so we only
165 * need to add in 0x1 if it's a read-only user page
166 */
167 if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
168 (pteflags & _PAGE_DIRTY)))
169 rflags |= 1;
170
171 /* Always add C */
172 return rflags | HPTE_R_C;
173}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100174
175int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000176 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000177 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100179 unsigned long vaddr, paddr;
180 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100181 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100183 shift = mmu_psize_defs[psize].shift;
184 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000186 prot = htab_convert_pte_flags(prot);
187
188 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
189 vstart, vend, pstart, prot, psize, ssize);
190
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100191 for (vaddr = vstart, paddr = pstart; vaddr < vend;
192 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000193 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000194 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000195 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000196 unsigned long tprot = prot;
197
198 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000199 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000200 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000202 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
204
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000205 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000206 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000207 HPTE_V_BOLTED, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000208
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100209 if (ret < 0)
210 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000211#ifdef CONFIG_DEBUG_PAGEALLOC
212 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
213 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
214#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100216 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
Stephen Rothwellae86f002008-03-27 16:08:57 +1100219#ifdef CONFIG_MEMORY_HOTPLUG
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100220static int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100221 int psize, int ssize)
222{
223 unsigned long vaddr;
224 unsigned int step, shift;
225
226 shift = mmu_psize_defs[psize].shift;
227 step = 1 << shift;
228
229 if (!ppc_md.hpte_removebolted) {
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100230 printk(KERN_WARNING "Platform doesn't implement "
231 "hpte_removebolted\n");
232 return -EINVAL;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100233 }
234
235 for (vaddr = vstart; vaddr < vend; vaddr += step)
236 ppc_md.hpte_removebolted(vaddr, psize, ssize);
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100237
238 return 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100239}
Stephen Rothwellae86f002008-03-27 16:08:57 +1100240#endif /* CONFIG_MEMORY_HOTPLUG */
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100241
Paul Mackerras1189be62007-10-11 20:37:10 +1000242static int __init htab_dt_scan_seg_sizes(unsigned long node,
243 const char *uname, int depth,
244 void *data)
245{
246 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
247 u32 *prop;
248 unsigned long size = 0;
249
250 /* We are scanning "cpu" nodes only */
251 if (type == NULL || strcmp(type, "cpu") != 0)
252 return 0;
253
254 prop = (u32 *)of_get_flat_dt_prop(node, "ibm,processor-segment-sizes",
255 &size);
256 if (prop == NULL)
257 return 0;
258 for (; size >= 4; size -= 4, ++prop) {
259 if (prop[0] == 40) {
260 DBG("1T segment support detected\n");
Matt Evans44ae3ab2011-04-06 19:48:50 +0000261 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000262 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000263 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000264 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000265 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000266 return 0;
267}
268
269static void __init htab_init_seg_sizes(void)
270{
271 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
272}
273
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100274static int __init htab_dt_scan_page_sizes(unsigned long node,
275 const char *uname, int depth,
276 void *data)
277{
278 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
279 u32 *prop;
280 unsigned long size = 0;
281
282 /* We are scanning "cpu" nodes only */
283 if (type == NULL || strcmp(type, "cpu") != 0)
284 return 0;
285
286 prop = (u32 *)of_get_flat_dt_prop(node,
287 "ibm,segment-page-sizes", &size);
288 if (prop != NULL) {
289 DBG("Page sizes from device-tree:\n");
290 size /= 4;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000291 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100292 while(size > 0) {
293 unsigned int shift = prop[0];
294 unsigned int slbenc = prop[1];
295 unsigned int lpnum = prop[2];
296 unsigned int lpenc = 0;
297 struct mmu_psize_def *def;
298 int idx = -1;
299
300 size -= 3; prop += 3;
301 while(size > 0 && lpnum) {
302 if (prop[0] == shift)
303 lpenc = prop[1];
304 prop += 2; size -= 2;
305 lpnum--;
306 }
307 switch(shift) {
308 case 0xc:
309 idx = MMU_PAGE_4K;
310 break;
311 case 0x10:
312 idx = MMU_PAGE_64K;
313 break;
314 case 0x14:
315 idx = MMU_PAGE_1M;
316 break;
317 case 0x18:
318 idx = MMU_PAGE_16M;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000319 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100320 break;
321 case 0x22:
322 idx = MMU_PAGE_16G;
323 break;
324 }
325 if (idx < 0)
326 continue;
327 def = &mmu_psize_defs[idx];
328 def->shift = shift;
329 if (shift <= 23)
330 def->avpnm = 0;
331 else
332 def->avpnm = (1 << (shift - 23)) - 1;
333 def->sllp = slbenc;
334 def->penc = lpenc;
335 /* We don't know for sure what's up with tlbiel, so
336 * for now we only set it for 4K and 64K pages
337 */
338 if (idx == MMU_PAGE_4K || idx == MMU_PAGE_64K)
339 def->tlbiel = 1;
340 else
341 def->tlbiel = 0;
342
Sachin P. Sant5c339912009-12-13 21:15:12 +0000343 DBG(" %d: shift=%02x, sllp=%04lx, avpnm=%08lx, "
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100344 "tlbiel=%d, penc=%d\n",
345 idx, shift, def->sllp, def->avpnm, def->tlbiel,
346 def->penc);
347 }
348 return 1;
349 }
350 return 0;
351}
352
Tony Breedse16a9c02008-07-31 13:51:42 +1000353#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700354/* Scan for 16G memory blocks that have been set aside for huge pages
355 * and reserve those blocks for 16G huge pages.
356 */
357static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
358 const char *uname, int depth,
359 void *data) {
360 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
361 unsigned long *addr_prop;
362 u32 *page_count_prop;
363 unsigned int expected_pages;
364 long unsigned int phys_addr;
365 long unsigned int block_size;
366
367 /* We are scanning "memory" nodes only */
368 if (type == NULL || strcmp(type, "memory") != 0)
369 return 0;
370
371 /* This property is the log base 2 of the number of virtual pages that
372 * will represent this memory block. */
373 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
374 if (page_count_prop == NULL)
375 return 0;
376 expected_pages = (1 << page_count_prop[0]);
377 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
378 if (addr_prop == NULL)
379 return 0;
380 phys_addr = addr_prop[0];
381 block_size = addr_prop[1];
382 if (block_size != (16 * GB))
383 return 0;
384 printk(KERN_INFO "Huge page(16GB) memory: "
385 "addr = 0x%lX size = 0x%lX pages = %d\n",
386 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000387 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
388 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000389 add_gpage(phys_addr, block_size, expected_pages);
390 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700391 return 0;
392}
Tony Breedse16a9c02008-07-31 13:51:42 +1000393#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700394
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100395static void __init htab_init_page_sizes(void)
396{
397 int rc;
398
399 /* Default to 4K pages only */
400 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
401 sizeof(mmu_psize_defaults_old));
402
403 /*
404 * Try to find the available page sizes in the device-tree
405 */
406 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
407 if (rc != 0) /* Found */
408 goto found;
409
410 /*
411 * Not in the device-tree, let's fallback on known size
412 * list for 16M capable GP & GR
413 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000414 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100415 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
416 sizeof(mmu_psize_defaults_gp));
417 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000418#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100419 /*
420 * Pick a size for the linear mapping. Currently, we only support
421 * 16M, 1M and 4K which is the default
422 */
423 if (mmu_psize_defs[MMU_PAGE_16M].shift)
424 mmu_linear_psize = MMU_PAGE_16M;
425 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
426 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000427#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100428
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000429#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100430 /*
431 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000432 * 64K for user mappings and vmalloc if supported by the processor.
433 * We only use 64k for ioremap if the processor
434 * (and firmware) support cache-inhibited large pages.
435 * If not, we use 4k and set mmu_ci_restrictions so that
436 * hash_page knows to switch processes that use cache-inhibited
437 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100438 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000439 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100440 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000441 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000442 if (mmu_linear_psize == MMU_PAGE_4K)
443 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000444 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100445 /*
446 * Don't use 64k pages for ioremap on pSeries, since
447 * that would stop us accessing the HEA ethernet.
448 */
449 if (!machine_is(pseries))
450 mmu_io_psize = MMU_PAGE_64K;
451 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000452 mmu_ci_restrictions = 1;
453 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000454#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100455
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000456#ifdef CONFIG_SPARSEMEM_VMEMMAP
457 /* We try to use 16M pages for vmemmap if that is supported
458 * and we have at least 1G of RAM at boot
459 */
460 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000461 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000462 mmu_vmemmap_psize = MMU_PAGE_16M;
463 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
464 mmu_vmemmap_psize = MMU_PAGE_64K;
465 else
466 mmu_vmemmap_psize = MMU_PAGE_4K;
467#endif /* CONFIG_SPARSEMEM_VMEMMAP */
468
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000469 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000470 "virtual = %d, io = %d"
471#ifdef CONFIG_SPARSEMEM_VMEMMAP
472 ", vmemmap = %d"
473#endif
474 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100475 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000476 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000477 mmu_psize_defs[mmu_io_psize].shift
478#ifdef CONFIG_SPARSEMEM_VMEMMAP
479 ,mmu_psize_defs[mmu_vmemmap_psize].shift
480#endif
481 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100482
483#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700484 /* Reserve 16G huge page memory sections for huge pages */
485 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100486#endif /* CONFIG_HUGETLB_PAGE */
487}
488
489static int __init htab_dt_scan_pftsize(unsigned long node,
490 const char *uname, int depth,
491 void *data)
492{
493 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
494 u32 *prop;
495
496 /* We are scanning "cpu" nodes only */
497 if (type == NULL || strcmp(type, "cpu") != 0)
498 return 0;
499
500 prop = (u32 *)of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
501 if (prop != NULL) {
502 /* pft_size[0] is the NUMA CEC cookie */
503 ppc64_pft_size = prop[1];
504 return 1;
505 }
506 return 0;
507}
508
509static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000510{
Anton Blanchard13870b62009-02-13 11:57:30 +0000511 unsigned long mem_size, rnd_mem_size, pteg_count, psize;
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000512
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100513 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100514 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100515 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000516 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100517 if (ppc64_pft_size == 0)
518 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000519 if (ppc64_pft_size)
520 return 1UL << ppc64_pft_size;
521
522 /* round mem_size up to next power of 2 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000523 mem_size = memblock_phys_mem_size();
Paul Mackerras799d6042005-11-10 13:37:51 +1100524 rnd_mem_size = 1UL << __ilog2(mem_size);
525 if (rnd_mem_size < mem_size)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000526 rnd_mem_size <<= 1;
527
528 /* # pages / 2 */
Anton Blanchard13870b62009-02-13 11:57:30 +0000529 psize = mmu_psize_defs[mmu_virtual_psize].shift;
530 pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000531
532 return pteg_count << 7;
533}
534
Mike Kravetz54b79242005-11-07 16:25:48 -0800535#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000536int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800537{
Anton Blancharda1194092011-08-10 20:44:24 +0000538 return htab_bolt_mapping(start, end, __pa(start),
David Gibsonf5ea64d2008-10-12 17:54:24 +0000539 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
Anton Blancharda1194092011-08-10 20:44:24 +0000540 mmu_kernel_ssize);
Mike Kravetz54b79242005-11-07 16:25:48 -0800541}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100542
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100543int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100544{
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100545 return htab_remove_mapping(start, end, mmu_linear_psize,
546 mmu_kernel_ssize);
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100547}
Mike Kravetz54b79242005-11-07 16:25:48 -0800548#endif /* CONFIG_MEMORY_HOTPLUG */
549
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000550#define FUNCTION_TEXT(A) ((*(unsigned long *)(A)))
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000551
552static void __init htab_finish_init(void)
553{
554 extern unsigned int *htab_call_hpte_insert1;
555 extern unsigned int *htab_call_hpte_insert2;
556 extern unsigned int *htab_call_hpte_remove;
557 extern unsigned int *htab_call_hpte_updatepp;
558
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000559#ifdef CONFIG_PPC_HAS_HASH_64K
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000560 extern unsigned int *ht64_call_hpte_insert1;
561 extern unsigned int *ht64_call_hpte_insert2;
562 extern unsigned int *ht64_call_hpte_remove;
563 extern unsigned int *ht64_call_hpte_updatepp;
564
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000565 patch_branch(ht64_call_hpte_insert1,
566 FUNCTION_TEXT(ppc_md.hpte_insert),
567 BRANCH_SET_LINK);
568 patch_branch(ht64_call_hpte_insert2,
569 FUNCTION_TEXT(ppc_md.hpte_insert),
570 BRANCH_SET_LINK);
571 patch_branch(ht64_call_hpte_remove,
572 FUNCTION_TEXT(ppc_md.hpte_remove),
573 BRANCH_SET_LINK);
574 patch_branch(ht64_call_hpte_updatepp,
575 FUNCTION_TEXT(ppc_md.hpte_updatepp),
576 BRANCH_SET_LINK);
577
Jon Tollefson5b825832007-05-17 04:43:02 +1000578#endif /* CONFIG_PPC_HAS_HASH_64K */
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000579
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000580 patch_branch(htab_call_hpte_insert1,
581 FUNCTION_TEXT(ppc_md.hpte_insert),
582 BRANCH_SET_LINK);
583 patch_branch(htab_call_hpte_insert2,
584 FUNCTION_TEXT(ppc_md.hpte_insert),
585 BRANCH_SET_LINK);
586 patch_branch(htab_call_hpte_remove,
587 FUNCTION_TEXT(ppc_md.hpte_remove),
588 BRANCH_SET_LINK);
589 patch_branch(htab_call_hpte_updatepp,
590 FUNCTION_TEXT(ppc_md.hpte_updatepp),
591 BRANCH_SET_LINK);
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000592}
593
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000594static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
Michael Ellerman337a7122006-02-21 17:22:55 +1100596 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000598 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100599 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000600 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100601
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 DBG(" -> htab_initialize()\n");
603
Paul Mackerras1189be62007-10-11 20:37:10 +1000604 /* Initialize segment sizes */
605 htab_init_seg_sizes();
606
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100607 /* Initialize page sizes */
608 htab_init_page_sizes();
609
Matt Evans44ae3ab2011-04-06 19:48:50 +0000610 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000611 mmu_kernel_ssize = MMU_SEGSIZE_1T;
612 mmu_highuser_ssize = MMU_SEGSIZE_1T;
613 printk(KERN_INFO "Using 1TB segments\n");
614 }
615
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 /*
617 * Calculate the required size of the htab. We want the number of
618 * PTEGs to equal one half the number of real pages.
619 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100620 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 pteg_count = htab_size_bytes >> 7;
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 htab_hash_mask = pteg_count - 1;
624
Michael Ellerman57cfb812006-03-21 20:45:59 +1100625 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 /* Using a hypervisor which owns the htab */
627 htab_address = NULL;
628 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000629#ifdef CONFIG_FA_DUMP
630 /*
631 * If firmware assisted dump is active firmware preserves
632 * the contents of htab along with entire partition memory.
633 * Clear the htab if firmware assisted dump is active so
634 * that we dont end up using old mappings.
635 */
636 if (is_fadump_active() && ppc_md.hpte_clear_all)
637 ppc_md.hpte_clear_all();
638#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 } else {
640 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100641 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100642 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100644 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100645 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100646 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700647 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100648
Yinghai Lu95f72d12010-07-12 14:36:09 +1000649 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
651 DBG("Hash table allocated at %lx, size: %lx\n", table,
652 htab_size_bytes);
653
Michael Ellerman70267a72012-07-25 21:19:50 +0000654 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
656 /* htab absolute addr + encoded htabsize */
657 _SDR1 = table + __ilog2(pteg_count) - 11;
658
659 /* Initialize the HPT with no entries */
660 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100661
662 /* Set SDR1 */
663 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 }
665
David Gibsonf5ea64d2008-10-12 17:54:24 +0000666 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000668#ifdef CONFIG_DEBUG_PAGEALLOC
Yinghai Lu95f72d12010-07-12 14:36:09 +1000669 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
670 linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700671 1, ppc64_rma_size));
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000672 memset(linear_map_hash_slots, 0, linear_map_hash_count);
673#endif /* CONFIG_DEBUG_PAGEALLOC */
674
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 /* On U3 based machines, we need to reserve the DART area and
676 * _NOT_ map it to avoid cache paradoxes as it's remapped non
677 * cacheable later on
678 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000681 for_each_memblock(memory, reg) {
682 base = (unsigned long)__va(reg->base);
683 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Sachin P. Sant5c339912009-12-13 21:15:12 +0000685 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000686 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
688#ifdef CONFIG_U3_DART
689 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000690 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100691 * will fit within a single 16Mb page.
692 * The DART space is assumed to be a full 16Mb region even if
693 * we only use 2Mb of that space. We will use more of it later
694 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 */
696 DBG("DART base: %lx\n", dart_tablebase);
697
698 if (dart_tablebase != 0 && dart_tablebase >= base
699 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100700 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100702 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000703 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000704 mmu_linear_psize,
705 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100706 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100707 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100708 base + size,
709 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000710 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000711 mmu_linear_psize,
712 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 continue;
714 }
715#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100716 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000717 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700718 }
719 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
721 /*
722 * If we have a memory_limit and we've allocated TCEs then we need to
723 * explicitly map the TCE area at the top of RAM. We also cope with the
724 * case that the TCEs start below memory_limit.
725 * tce_alloc_start/end are 16MB aligned so the mapping should work
726 * for either 4K or 16MB pages.
727 */
728 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600729 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
730 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
732 if (base + size >= tce_alloc_start)
733 tce_alloc_start = base + size + 1;
734
Michael Ellermancaf80e52006-03-21 20:45:51 +1100735 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000736 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000737 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 }
739
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000740 htab_finish_init();
741
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 DBG(" <- htab_initialize()\n");
743}
744#undef KB
745#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000747void __init early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100748{
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000749 /* Setup initial STAB address in the PACA */
750 get_paca()->stab_real = __pa((u64)&initial_stab);
751 get_paca()->stab_addr = (u64)&initial_stab;
752
753 /* Initialize the MMU Hash table and create the linear mapping
754 * of memory. Has to be done before stab/slb initialization as
755 * this is currently where the page size encoding is obtained
756 */
757 htab_initialize();
758
Stephen Rothwellf5339272012-03-15 18:18:00 +0000759 /* Initialize stab / SLB management */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000760 if (mmu_has_feature(MMU_FTR_SLB))
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000761 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000762}
763
764#ifdef CONFIG_SMP
Michael Ellerman24f1ce82009-04-16 04:47:32 +0000765void __cpuinit early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000766{
767 /* Initialize hash table for that CPU */
Michael Ellerman57cfb812006-03-21 20:45:59 +1100768 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100769 mtspr(SPRN_SDR1, _SDR1);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000770
771 /* Initialize STAB/SLB. We use a virtual address as it works
Stephen Rothwellf5339272012-03-15 18:18:00 +0000772 * in real mode on pSeries.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000773 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000774 if (mmu_has_feature(MMU_FTR_SLB))
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000775 slb_initialize();
776 else
777 stab_initialize(get_paca()->stab_addr);
Paul Mackerras799d6042005-11-10 13:37:51 +1100778}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000779#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781/*
782 * Called by asm hashtable.S for doing lazy icache flush
783 */
784unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
785{
786 struct page *page;
787
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100788 if (!pfn_valid(pte_pfn(pte)))
789 return pp;
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 page = pte_page(pte);
792
793 /* page is dirty */
794 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
795 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000796 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 set_bit(PG_arch_1, &page->flags);
798 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100799 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 }
801 return pp;
802}
803
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000804#ifdef CONFIG_PPC_MM_SLICES
805unsigned int get_paca_psize(unsigned long addr)
806{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000807 u64 lpsizes;
808 unsigned char *hpsizes;
809 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000810
811 if (addr < SLICE_LOW_TOP) {
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000812 lpsizes = get_paca()->context.low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000813 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000814 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000815 }
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000816 hpsizes = get_paca()->context.high_slices_psize;
817 index = GET_HIGH_SLICE_INDEX(addr);
818 mask_index = index & 0x1;
819 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000820}
821
822#else
823unsigned int get_paca_psize(unsigned long addr)
824{
825 return get_paca()->context.user_psize;
826}
827#endif
828
Paul Mackerras721151d2007-04-03 21:24:02 +1000829/*
830 * Demote a segment to using 4k pages.
831 * For now this makes the whole process use 4k pages.
832 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000833#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100834void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000835{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000836 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000837 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000838 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +1000839#ifdef CONFIG_SPU_BASE
Paul Mackerras721151d2007-04-03 21:24:02 +1000840 spu_flush_all_slbs(mm);
841#endif
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000842 if (get_paca_psize(addr) != MMU_PAGE_4K) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100843 get_paca()->context = mm->context;
844 slb_flush_and_rebolt();
845 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000846}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000847#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000848
Paul Mackerrasfa282372008-01-24 08:35:13 +1100849#ifdef CONFIG_PPC_SUBPAGE_PROT
850/*
851 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
852 * Userspace sets the subpage permissions using the subpage_prot system call.
853 *
854 * Result is 0: full permissions, _PAGE_RW: read-only,
855 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
856 */
David Gibsond28513b2009-11-26 18:56:04 +0000857static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100858{
David Gibsond28513b2009-11-26 18:56:04 +0000859 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +1100860 u32 spp = 0;
861 u32 **sbpm, *sbpp;
862
863 if (ea >= spt->maxaddr)
864 return 0;
865 if (ea < 0x100000000) {
866 /* addresses below 4GB use spt->low_prot */
867 sbpm = spt->low_prot;
868 } else {
869 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
870 if (!sbpm)
871 return 0;
872 }
873 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
874 if (!sbpp)
875 return 0;
876 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
877
878 /* extract 2-bit bitfield for this 4k subpage */
879 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
880
881 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
882 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
883 return spp;
884}
885
886#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +0000887static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100888{
889 return 0;
890}
891#endif
892
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000893void hash_failure_debug(unsigned long ea, unsigned long access,
894 unsigned long vsid, unsigned long trap,
895 int ssize, int psize, unsigned long pte)
896{
897 if (!printk_ratelimit())
898 return;
899 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
900 ea, access, current->comm);
901 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d psize=%d pte=0x%lx\n",
902 trap, vsid, ssize, psize, pte);
903}
904
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905/* Result code is:
906 * 0 - handled
907 * 1 - normal page fault
908 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100909 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 */
911int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
912{
David Gibsona1128f82009-12-16 14:29:56 +0000913 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 unsigned long vsid;
915 struct mm_struct *mm;
916 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +0000917 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +0000918 const struct cpumask *tmp;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100919 int rc, user_region = 0, local = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000920 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100922 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
923 ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -0700924
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100925 if ((ea & ~REGION_MASK) >= PGTABLE_RANGE) {
926 DBG_LOW(" out of pgtable range !\n");
927 return 1;
928 }
929
930 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 switch (REGION_ID(ea)) {
932 case USER_REGION_ID:
933 user_region = 1;
934 mm = current->mm;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100935 if (! mm) {
936 DBG_LOW(" user region with no mm !\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100938 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000939 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +1000940 ssize = user_segment_size(ea);
941 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 case VMALLOC_REGION_ID:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 mm = &init_mm;
Paul Mackerras1189be62007-10-11 20:37:10 +1000945 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000946 if (ea < VMALLOC_END)
947 psize = mmu_vmalloc_psize;
948 else
949 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +1000950 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 default:
953 /* Not a valid range
954 * Send the problem up to do_page_fault
955 */
956 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100958 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100960 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 pgdir = mm->pgd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 if (pgdir == NULL)
963 return 1;
964
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100965 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +0000966 tmp = cpumask_of(smp_processor_id());
967 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 local = 1;
969
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000970#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +0000971 /* If we use 4K pages and our psize is not 4K, then we might
972 * be hitting a special driver mapping, and need to align the
973 * address before we fetch the PTE.
974 *
975 * It could also be a hugepage mapping, in which case this is
976 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000977 */
978 if (psize != MMU_PAGE_4K)
979 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
980#endif /* CONFIG_PPC_64K_PAGES */
981
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100982 /* Get PTE and page size from page tables */
David Gibsona4fe3ce2009-10-26 19:24:31 +0000983 ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100984 if (ptep == NULL || !pte_present(*ptep)) {
985 DBG_LOW(" no PTE !\n");
986 return 1;
987 }
988
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +1000989 /* Add _PAGE_PRESENT to the required access perm */
990 access |= _PAGE_PRESENT;
991
992 /* Pre-check access permissions (will be re-checked atomically
993 * in __hash_page_XX but this pre-check is a fast path
994 */
995 if (access & ~pte_val(*ptep)) {
996 DBG_LOW(" no access !\n");
997 return 1;
998 }
999
David Gibsona4fe3ce2009-10-26 19:24:31 +00001000#ifdef CONFIG_HUGETLB_PAGE
1001 if (hugeshift)
1002 return __hash_page_huge(ea, access, vsid, ptep, trap, local,
1003 ssize, hugeshift, psize);
1004#endif /* CONFIG_HUGETLB_PAGE */
1005
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001006#ifndef CONFIG_PPC_64K_PAGES
1007 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1008#else
1009 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1010 pte_val(*(ptep + PTRS_PER_PTE)));
1011#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001012 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001013#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +10001014 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001015 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001016 demote_segment_4k(mm, ea);
1017 psize = MMU_PAGE_4K;
1018 }
1019
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001020 /* If this PTE is non-cacheable and we have restrictions on
1021 * using non cacheable large pages, then we switch to 4k
1022 */
1023 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1024 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1025 if (user_region) {
1026 demote_segment_4k(mm, ea);
1027 psize = MMU_PAGE_4K;
1028 } else if (ea < VMALLOC_END) {
1029 /*
1030 * some driver did a non-cacheable mapping
1031 * in vmalloc space, so switch vmalloc
1032 * to 4k pages
1033 */
1034 printk(KERN_ALERT "Reducing vmalloc segment "
1035 "to 4kB pages because of "
1036 "non-cacheable mapping\n");
1037 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +10001038#ifdef CONFIG_SPU_BASE
Benjamin Herrenschmidt94b2a432007-03-10 00:05:37 +01001039 spu_flush_all_slbs(mm);
1040#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001041 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001042 }
1043 if (user_region) {
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001044 if (psize != get_paca_psize(ea)) {
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001045 get_paca()->context = mm->context;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001046 slb_flush_and_rebolt();
1047 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001048 } else if (get_paca()->vmalloc_sllp !=
1049 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1050 get_paca()->vmalloc_sllp =
1051 mmu_psize_defs[mmu_vmalloc_psize].sllp;
Michael Neuling67439b72007-08-03 11:55:39 +10001052 slb_vmalloc_update();
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001053 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001054#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001055
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001056#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001057 if (psize == MMU_PAGE_64K)
Paul Mackerras1189be62007-10-11 20:37:10 +10001058 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001059 else
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001060#endif /* CONFIG_PPC_HAS_HASH_64K */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001061 {
David Gibsona1128f82009-12-16 14:29:56 +00001062 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001063 if (access & spp)
1064 rc = -2;
1065 else
1066 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1067 local, ssize, spp);
1068 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001069
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001070 /* Dump some info in case of hash insertion failure, they should
1071 * never happen so it is really useful to know if/when they do
1072 */
1073 if (rc == -1)
1074 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
1075 pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001076#ifndef CONFIG_PPC_64K_PAGES
1077 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1078#else
1079 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1080 pte_val(*(ptep + PTRS_PER_PTE)));
1081#endif
1082 DBG_LOW(" -> rc=%d\n", rc);
1083 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001085EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001087void hash_preload(struct mm_struct *mm, unsigned long ea,
1088 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001090 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001091 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001092 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001093 unsigned long flags;
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001094 int rc, ssize, local = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001096 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1097
1098#ifdef CONFIG_PPC_MM_SLICES
1099 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001100 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001101 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001102#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001103
1104 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1105 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1106
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001107 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001108 pgdir = mm->pgd;
1109 if (pgdir == NULL)
1110 return;
1111 ptep = find_linux_pte(pgdir, ea);
1112 if (!ptep)
1113 return;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001114
1115#ifdef CONFIG_PPC_64K_PAGES
1116 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1117 * a 64K kernel), then we don't preload, hash_page() will take
1118 * care of it once we actually try to access the page.
1119 * That way we don't have to duplicate all of the logic for segment
1120 * page size demotion here
1121 */
1122 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
1123 return;
1124#endif /* CONFIG_PPC_64K_PAGES */
1125
1126 /* Get VSID */
Paul Mackerras1189be62007-10-11 20:37:10 +10001127 ssize = user_segment_size(ea);
1128 vsid = get_vsid(mm->context.id, ea, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001129
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001130 /* Hash doesn't like irqs */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001131 local_irq_save(flags);
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001132
1133 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001134 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001135 local = 1;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001136
1137 /* Hash it in */
1138#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001139 if (mm->context.user_psize == MMU_PAGE_64K)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001140 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 else
Jon Tollefson5b825832007-05-17 04:43:02 +10001142#endif /* CONFIG_PPC_HAS_HASH_64K */
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001143 rc = __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
Michael Neuling1c2c25c2010-11-17 16:32:59 +00001144 subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001145
1146 /* Dump some info in case of hash insertion failure, they should
1147 * never happen so it is really useful to know if/when they do
1148 */
1149 if (rc == -1)
1150 hash_failure_debug(ea, access, vsid, trap, ssize,
1151 mm->context.user_psize, pte_val(*ptep));
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001152
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001153 local_irq_restore(flags);
1154}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001156/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1157 * do not forget to update the assembly call site !
1158 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001159void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Paul Mackerras1189be62007-10-11 20:37:10 +10001160 int local)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001161{
1162 unsigned long hash, index, shift, hidx, slot;
1163
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001164 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1165 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1166 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001167 hidx = __rpte_to_hidx(pte, index);
1168 if (hidx & _PTEIDX_SECONDARY)
1169 hash = ~hash;
1170 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1171 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001172 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001173 ppc_md.hpte_invalidate(slot, vpn, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001174 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001175
1176#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1177 /* Transactions are not aborted by tlbiel, only tlbie.
1178 * Without, syncing a page back to a block device w/ PIO could pick up
1179 * transactional data (bad!) so we force an abort here. Before the
1180 * sync the page will be made read-only, which will flush_hash_page.
1181 * BIG ISSUE here: if the kernel uses a page from userspace without
1182 * unmapping it first, it may see the speculated version.
1183 */
1184 if (local && cpu_has_feature(CPU_FTR_TM) &&
1185 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1186 tm_enable();
1187 tm_abort(TM_CAUSE_TLBI);
1188 }
1189#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190}
1191
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001192void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001194 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001195 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001196 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001198 struct ppc64_tlb_batch *batch =
1199 &__get_cpu_var(ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
1201 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001202 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001203 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 }
1205}
1206
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207/*
1208 * low_hash_fault is called when we the low level hash code failed
1209 * to instert a PTE due to an hypervisor error
1210 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001211void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212{
1213 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001214#ifdef CONFIG_PPC_SUBPAGE_PROT
1215 if (rc == -2)
1216 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1217 else
1218#endif
1219 _exception(SIGBUS, regs, BUS_ADRERR, address);
1220 } else
1221 bad_page_fault(regs, address, SIGBUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001223
1224#ifdef CONFIG_DEBUG_PAGEALLOC
1225static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1226{
Paul Mackerras1189be62007-10-11 20:37:10 +10001227 unsigned long hash, hpteg;
1228 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001229 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +10001230 unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001231 int ret;
1232
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001233 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001234 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
1235
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001236 ret = ppc_md.hpte_insert(hpteg, vpn, __pa(vaddr),
Paul Mackerras1189be62007-10-11 20:37:10 +10001237 mode, HPTE_V_BOLTED,
1238 mmu_linear_psize, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001239 BUG_ON (ret < 0);
1240 spin_lock(&linear_map_hash_lock);
1241 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1242 linear_map_hash_slots[lmi] = ret | 0x80;
1243 spin_unlock(&linear_map_hash_lock);
1244}
1245
1246static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1247{
Paul Mackerras1189be62007-10-11 20:37:10 +10001248 unsigned long hash, hidx, slot;
1249 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001250 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001251
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001252 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001253 spin_lock(&linear_map_hash_lock);
1254 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1255 hidx = linear_map_hash_slots[lmi] & 0x7f;
1256 linear_map_hash_slots[lmi] = 0;
1257 spin_unlock(&linear_map_hash_lock);
1258 if (hidx & _PTEIDX_SECONDARY)
1259 hash = ~hash;
1260 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1261 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001262 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001263}
1264
1265void kernel_map_pages(struct page *page, int numpages, int enable)
1266{
1267 unsigned long flags, vaddr, lmi;
1268 int i;
1269
1270 local_irq_save(flags);
1271 for (i = 0; i < numpages; i++, page++) {
1272 vaddr = (unsigned long)page_address(page);
1273 lmi = __pa(vaddr) >> PAGE_SHIFT;
1274 if (lmi >= linear_map_hash_count)
1275 continue;
1276 if (enable)
1277 kernel_map_linear_page(vaddr, lmi);
1278 else
1279 kernel_unmap_linear_page(vaddr, lmi);
1280 }
1281 local_irq_restore(flags);
1282}
1283#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001284
1285void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1286 phys_addr_t first_memblock_size)
1287{
1288 /* We don't currently support the first MEMBLOCK not mapping 0
1289 * physical on those processors
1290 */
1291 BUG_ON(first_memblock_base != 0);
1292
1293 /* On LPAR systems, the first entry is our RMA region,
1294 * non-LPAR 64-bit hash MMU systems don't have a limitation
1295 * on real mode access, but using the first entry works well
1296 * enough. We also clamp it to 1G to avoid some funky things
1297 * such as RTAS bugs etc...
1298 */
1299 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1300
1301 /* Finally limit subsequent allocations */
1302 memblock_set_current_limit(ppc64_rma_size);
1303}