blob: f3d75fcd5f07c150c35855eadba2253280c2ec8d [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07004 * Copyright(c) 2015-2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04005 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040022 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070057#include <linux/idr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040058#include <linux/io.h>
59#include <linux/fs.h>
60#include <linux/completion.h>
61#include <linux/kref.h>
62#include <linux/sched.h>
63#include <linux/cdev.h>
64#include <linux/delay.h>
65#include <linux/kthread.h>
Dean Luickdba715f2016-07-06 17:28:52 -040066#include <linux/i2c.h>
67#include <linux/i2c-algo-bit.h>
Mike Marciniszyn261a4352016-09-06 04:35:05 -070068#include <rdma/ib_hdrs.h>
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -070069#include <linux/rhashtable.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070070#include <linux/netdevice.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080071#include <rdma/rdma_vt.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040072
73#include "chip_registers.h"
74#include "common.h"
75#include "verbs.h"
76#include "pio.h"
77#include "chip.h"
78#include "mad.h"
79#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080080#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080081#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040082
83/* bumped 1 from s/w major version of TrueScale */
84#define HFI1_CHIP_VERS_MAJ 3U
85
86/* don't care about this except printing */
87#define HFI1_CHIP_VERS_MIN 0U
88
89/* The Organization Unique Identifier (Mfg code), and its position in GUID */
90#define HFI1_OUI 0x001175
91#define HFI1_OUI_LSB 40
92
93#define DROP_PACKET_OFF 0
94#define DROP_PACKET_ON 1
95
96extern unsigned long hfi1_cap_mask;
97#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
98#define HFI1_CAP_UGET_MASK(mask, cap) \
99 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
100#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
101#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
102#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
103#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
104#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
105 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800106/* Offline Disabled Reason is 4-bits */
107#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400108
109/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500110 * Control context is always 0 and handles the error packets.
111 * It also handles the VL15 and multicast packets.
112 */
113#define HFI1_CTRL_CTXT 0
114
115/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500116 * Driver context will store software counters for each of the events
117 * associated with these status registers
118 */
119#define NUM_CCE_ERR_STATUS_COUNTERS 41
120#define NUM_RCV_ERR_STATUS_COUNTERS 64
121#define NUM_MISC_ERR_STATUS_COUNTERS 13
122#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
123#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
124#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
125#define NUM_SEND_ERR_STATUS_COUNTERS 3
126#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
127#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
128
129/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400130 * per driver stats, either not device nor port-specific, or
131 * summed over all of the devices and ports.
132 * They are described by name via ipathfs filesystem, so layout
133 * and number of elements can change without breaking compatibility.
134 * If members are added or deleted hfi1_statnames[] in debugfs.c must
135 * change to match.
136 */
137struct hfi1_ib_stats {
138 __u64 sps_ints; /* number of interrupts handled */
139 __u64 sps_errints; /* number of error interrupts */
140 __u64 sps_txerrs; /* tx-related packet errors */
141 __u64 sps_rcverrs; /* non-crc rcv packet errors */
142 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
143 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
144 __u64 sps_ctxts; /* number of contexts currently open */
145 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
146 __u64 sps_buffull;
147 __u64 sps_hdrfull;
148};
149
150extern struct hfi1_ib_stats hfi1_stats;
151extern const struct pci_error_handlers hfi1_pci_err_handler;
152
153/*
154 * First-cut criterion for "device is active" is
155 * two thousand dwords combined Tx, Rx traffic per
156 * 5-second interval. SMA packets are 64 dwords,
157 * and occur "a few per second", presumably each way.
158 */
159#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
160
161/*
162 * Below contains all data related to a single context (formerly called port).
163 */
164
165#ifdef CONFIG_DEBUG_FS
166struct hfi1_opcode_stats_perctx;
167#endif
168
Mike Marciniszyn77241052015-07-30 15:17:43 -0400169struct ctxt_eager_bufs {
170 ssize_t size; /* total size of eager buffers */
171 u32 count; /* size of buffers array */
172 u32 numbufs; /* number of buffers allocated */
173 u32 alloced; /* number of rcvarray entries used */
174 u32 rcvtid_size; /* size of each eager rcv tid */
175 u32 threshold; /* head update threshold */
176 struct eager_buffer {
177 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700178 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400179 ssize_t len;
180 } *buffers;
181 struct {
182 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700183 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400184 } *rcvtids;
185};
186
Mitko Haralanova86cd352016-02-05 11:57:49 -0500187struct exp_tid_set {
188 struct list_head list;
189 u32 count;
190};
191
Mike Marciniszyn77241052015-07-30 15:17:43 -0400192struct hfi1_ctxtdata {
193 /* shadow the ctxt's RcvCtrl register */
194 u64 rcvctrl;
195 /* rcvhdrq base, needs mmap before useful */
196 void *rcvhdrq;
197 /* kernel virtual address where hdrqtail is updated */
198 volatile __le64 *rcvhdrtail_kvaddr;
199 /*
200 * Shared page for kernel to signal user processes that send buffers
201 * need disarming. The process should call HFI1_CMD_DISARM_BUFS
202 * or HFI1_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
203 */
204 unsigned long *user_event_mask;
205 /* when waiting for rcv or pioavail */
206 wait_queue_head_t wait;
207 /* rcvhdrq size (for freeing) */
208 size_t rcvhdrq_size;
209 /* number of rcvhdrq entries */
210 u16 rcvhdrq_cnt;
211 /* size of each of the rcvhdrq entries */
212 u16 rcvhdrqentsize;
213 /* mmap of hdrq, must fit in 44 bits */
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700214 dma_addr_t rcvhdrq_dma;
215 dma_addr_t rcvhdrqtailaddr_dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400216 struct ctxt_eager_bufs egrbufs;
217 /* this receive context's assigned PIO ACK send context */
218 struct send_context *sc;
219
220 /* dynamic receive available interrupt timeout */
221 u32 rcvavail_timeout;
222 /*
223 * number of opens (including slave sub-contexts) on this instance
224 * (ignoring forks, dup, etc. for now)
225 */
226 int cnt;
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700227 /* Device context index */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400228 unsigned ctxt;
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700229 /*
230 * non-zero if ctxt can be shared, and defines the maximum number of
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700231 * sub-contexts for this device context.
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700232 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400233 u16 subctxt_cnt;
234 /* non-zero if ctxt is being shared. */
235 u16 subctxt_id;
236 u8 uuid[16];
237 /* job key */
238 u16 jkey;
239 /* number of RcvArray groups for this context. */
240 u32 rcv_array_groups;
241 /* index of first eager TID entry. */
242 u32 eager_base;
243 /* number of expected TID entries */
244 u32 expected_count;
245 /* index of first expected TID entry. */
246 u32 expected_base;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500247
248 struct exp_tid_set tid_group_list;
249 struct exp_tid_set tid_used_list;
250 struct exp_tid_set tid_full_list;
251
Mike Marciniszyn77241052015-07-30 15:17:43 -0400252 /* lock protecting all Expected TID data */
Mitko Haralanov463e6eb2016-02-05 11:57:53 -0500253 struct mutex exp_lock;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400254 /* number of pio bufs for this ctxt (all procs, if shared) */
255 u32 piocnt;
256 /* first pio buffer for this ctxt */
257 u32 pio_base;
258 /* chip offset of PIO buffers for this ctxt */
259 u32 piobufs;
260 /* per-context configuration flags */
Dean Luickbdf77522016-07-28 15:21:13 -0400261 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400262 /* per-context event flags for fileops/intr communication */
263 unsigned long event_flags;
264 /* WAIT_RCV that timed out, no interrupt */
265 u32 rcvwait_to;
266 /* WAIT_PIO that timed out, no interrupt */
267 u32 piowait_to;
268 /* WAIT_RCV already happened, no wait */
269 u32 rcvnowait;
270 /* WAIT_PIO already happened, no wait */
271 u32 pionowait;
272 /* total number of polled urgent packets */
273 u32 urgent;
274 /* saved total number of polled urgent packets for poll edge trigger */
275 u32 urgent_poll;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400276 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700277 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400278 /* so file ops can get at unit */
279 struct hfi1_devdata *dd;
280 /* so functions that need physical port can get it easily */
281 struct hfi1_pportdata *ppd;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700282 /* associated msix interrupt */
283 u32 msix_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400284 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
285 void *subctxt_uregbase;
286 /* An array of pages for the eager receive buffers * N */
287 void *subctxt_rcvegrbuf;
288 /* An array of pages for the eager header queue entries * N */
289 void *subctxt_rcvhdr_base;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700290 /* Bitmask of in use context(s) */
291 DECLARE_BITMAP(in_use_ctxts, HFI1_MAX_SHARED_CTXTS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400292 /* The version of the library which opened this ctxt */
293 u32 userversion;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400294 /* Type of packets or conditions we want to poll for */
295 u16 poll_type;
296 /* receive packet sequence counter */
297 u8 seq_cnt;
298 u8 redirect_seq_cnt;
299 /* ctxt rcvhdrq head offset */
300 u32 head;
301 u32 pkt_count;
302 /* QPs waiting for context processing */
303 struct list_head qp_wait_list;
304 /* interrupt handling */
305 u64 imask; /* clear interrupt mask */
306 int ireg; /* clear interrupt register */
307 unsigned numa_id; /* numa node of this context */
308 /* verbs stats per CTX */
309 struct hfi1_opcode_stats_perctx *opstats;
310 /*
311 * This is the kernel thread that will keep making
312 * progress on the user sdma requests behind the scenes.
313 * There is one per context (shared contexts use the master's).
314 */
315 struct task_struct *progress;
316 struct list_head sdma_queues;
Jubin John6a14c5e2016-02-14 20:21:34 -0800317 /* protect sdma queues */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400318 spinlock_t sdma_qlock;
319
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800320 /* Is ASPM interrupt supported for this context */
321 bool aspm_intr_supported;
322 /* ASPM state (enabled/disabled) for this context */
323 bool aspm_enabled;
324 /* Timer for re-enabling ASPM if interrupt activity quietens down */
325 struct timer_list aspm_timer;
326 /* Lock to serialize between intr, timer intr and user threads */
327 spinlock_t aspm_lock;
328 /* Is ASPM processing enabled for this context (in intr context) */
329 bool aspm_intr_enable;
330 /* Last interrupt timestamp */
331 ktime_t aspm_ts_last_intr;
332 /* Last timestamp at which we scheduled a timer for this context */
333 ktime_t aspm_ts_timer_sched;
334
Mike Marciniszyn77241052015-07-30 15:17:43 -0400335 /*
336 * The interrupt handler for a particular receive context can vary
337 * throughout it's lifetime. This is not a lock protected data member so
338 * it must be updated atomically and the prev and new value must always
339 * be valid. Worst case is we process an extra interrupt and up to 64
340 * packets with the wrong interrupt handler.
341 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400342 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700343
344 /* Indicates that this is vnic context */
345 bool is_vnic;
346
347 /* vnic queue index this context is mapped to */
348 u8 vnic_q_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400349};
350
351/*
352 * Represents a single packet at a high level. Put commonly computed things in
353 * here so we do not have to keep doing them over and over. The rule of thumb is
354 * if something is used one time to derive some value, store that something in
355 * here. If it is used multiple times, then store the result of that derivation
356 * in here.
357 */
358struct hfi1_packet {
359 void *ebuf;
360 void *hdr;
361 struct hfi1_ctxtdata *rcd;
362 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800363 struct rvt_qp *qp;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700364 struct ib_other_headers *ohdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400365 u64 rhf;
366 u32 maxcnt;
367 u32 rhqoff;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400368 u16 tlen;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400369 s16 etail;
Sebastian Sanchez76327622017-02-08 05:26:49 -0800370 u8 hlen;
371 u8 numpkt;
372 u8 rsize;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400373 u8 updegr;
374 u8 rcv_flags;
375 u8 etype;
376};
377
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800378struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400379
380/*
381 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
382 * Mostly for MADs that set or query link parameters, also ipath
383 * config interfaces
384 */
385#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
386#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
387#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
388#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
389#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
390#define HFI1_IB_CFG_SPD 5 /* current Link spd */
391#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
392#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
393#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
394#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
395#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
396#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
397#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
398#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
399#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
400#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
401#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
402#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
403#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
404#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
405#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
406
407/*
408 * HFI or Host Link States
409 *
410 * These describe the states the driver thinks the logical and physical
411 * states are in. Used as an argument to set_link_state(). Implemented
412 * as bits for easy multi-state checking. The actual state can only be
413 * one.
414 */
415#define __HLS_UP_INIT_BP 0
416#define __HLS_UP_ARMED_BP 1
417#define __HLS_UP_ACTIVE_BP 2
418#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
419#define __HLS_DN_POLL_BP 4
420#define __HLS_DN_DISABLE_BP 5
421#define __HLS_DN_OFFLINE_BP 6
422#define __HLS_VERIFY_CAP_BP 7
423#define __HLS_GOING_UP_BP 8
424#define __HLS_GOING_OFFLINE_BP 9
425#define __HLS_LINK_COOLDOWN_BP 10
426
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500427#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
428#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
429#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
430#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
431#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
432#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
433#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
434#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
435#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
436#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
437#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400438
439#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -0700440#define HLS_DOWN ~(HLS_UP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400441
442/* use this MTU size if none other is given */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700443#define HFI1_DEFAULT_ACTIVE_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400444/* use this MTU size as the default maximum */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700445#define HFI1_DEFAULT_MAX_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400446/* default partition key */
447#define DEFAULT_PKEY 0xffff
448
449/*
450 * Possible fabric manager config parameters for fm_{get,set}_table()
451 */
452#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
453#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
454#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
455#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
456#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
457#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
458
459/*
460 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
461 * these are bits so they can be combined, e.g.
462 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
463 */
464#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
465#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
466#define HFI1_RCVCTRL_CTXT_ENB 0x04
467#define HFI1_RCVCTRL_CTXT_DIS 0x08
468#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
469#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
470#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
471#define HFI1_RCVCTRL_PKEY_DIS 0x80
472#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
473#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
474#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
475#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
476#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
477#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
478#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
479#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
480
481/* partition enforcement flags */
482#define HFI1_PART_ENFORCE_IN 0x1
483#define HFI1_PART_ENFORCE_OUT 0x2
484
485/* how often we check for synthetic counter wrap around */
Tadeusz Struk22546b72017-04-28 10:40:02 -0700486#define SYNTH_CNT_TIME 3
Mike Marciniszyn77241052015-07-30 15:17:43 -0400487
488/* Counter flags */
489#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
490#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
491#define CNTR_DISABLED 0x2 /* Disable this counter */
492#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
493#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500494#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400495#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
496#define CNTR_MODE_W 0x0
497#define CNTR_MODE_R 0x1
498
499/* VLs Supported/Operational */
500#define HFI1_MIN_VLS_SUPPORTED 1
501#define HFI1_MAX_VLS_SUPPORTED 8
502
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700503#define HFI1_GUIDS_PER_PORT 5
504#define HFI1_PORT_GUID_INDEX 0
505
Mike Marciniszyn77241052015-07-30 15:17:43 -0400506static inline void incr_cntr64(u64 *cntr)
507{
508 if (*cntr < (u64)-1LL)
509 (*cntr)++;
510}
511
512static inline void incr_cntr32(u32 *cntr)
513{
514 if (*cntr < (u32)-1LL)
515 (*cntr)++;
516}
517
518#define MAX_NAME_SIZE 64
519struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800520 enum irq_type type;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400521 struct msix_entry msix;
522 void *arg;
523 char name[MAX_NAME_SIZE];
Mitko Haralanov957558c2016-02-03 14:33:40 -0800524 cpumask_t mask;
Tadeusz Struk2d01c372016-09-25 07:44:37 -0700525 struct irq_affinity_notify notify;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400526};
527
528/* per-SL CCA information */
529struct cca_timer {
530 struct hrtimer hrtimer;
531 struct hfi1_pportdata *ppd; /* read-only */
532 int sl; /* read-only */
533 u16 ccti; /* read/write - current value of CCTI */
534};
535
536struct link_down_reason {
537 /*
538 * SMA-facing value. Should be set from .latest when
539 * HLS_UP_* -> HLS_DN_* transition actually occurs.
540 */
541 u8 sma;
542 u8 latest;
543};
544
545enum {
546 LO_PRIO_TABLE,
547 HI_PRIO_TABLE,
548 MAX_PRIO_TABLE
549};
550
551struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800552 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400553 spinlock_t lock;
554 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
555};
556
557/*
558 * The structure below encapsulates data relevant to a physical IB Port.
559 * Current chips support only one such port, but the separation
560 * clarifies things a bit. Note that to conform to IB conventions,
561 * port-numbers are one-based. The first or only port is port1.
562 */
563struct hfi1_pportdata {
564 struct hfi1_ibport ibport_data;
565
566 struct hfi1_devdata *dd;
567 struct kobject pport_cc_kobj;
568 struct kobject sc2vl_kobj;
569 struct kobject sl2sc_kobj;
570 struct kobject vl2mtu_kobj;
571
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800572 /* PHY support */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400573 struct qsfp_data qsfp_info;
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700574 /* Values for SI tuning of SerDes */
575 u32 port_type;
576 u32 tx_preset_eq;
577 u32 tx_preset_noeq;
578 u32 rx_preset;
579 u8 local_atten;
580 u8 remote_atten;
581 u8 default_atten;
582 u8 max_power_class;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400583
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700584 /* GUIDs for this interface, in host order, guids[0] is a port guid */
585 u64 guids[HFI1_GUIDS_PER_PORT];
586
Mike Marciniszyn77241052015-07-30 15:17:43 -0400587 /* GUID for peer interface, in host order */
588 u64 neighbor_guid;
589
590 /* up or down physical link state */
591 u32 linkup;
592
593 /*
594 * this address is mapped read-only into user processes so they can
595 * get status cheaply, whenever they want. One qword of status per port
596 */
597 u64 *statusp;
598
599 /* SendDMA related entries */
600
601 struct workqueue_struct *hfi1_wq;
602
603 /* move out of interrupt context */
604 struct work_struct link_vc_work;
605 struct work_struct link_up_work;
606 struct work_struct link_down_work;
607 struct work_struct sma_message_work;
608 struct work_struct freeze_work;
609 struct work_struct link_downgrade_work;
610 struct work_struct link_bounce_work;
Dean Luick673b9752016-08-31 07:24:33 -0700611 struct delayed_work start_link_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400612 /* host link state variables */
613 struct mutex hls_lock;
614 u32 host_link_state;
615
Mike Marciniszyn77241052015-07-30 15:17:43 -0400616 u32 lstate; /* logical link state */
617
618 /* these are the "32 bit" regs */
619
620 u32 ibmtu; /* The MTU programmed for this unit */
621 /*
622 * Current max size IB packet (in bytes) including IB headers, that
623 * we can send. Changes when ibmtu changes.
624 */
625 u32 ibmaxlen;
626 u32 current_egress_rate; /* units [10^6 bits/sec] */
627 /* LID programmed for this instance */
628 u16 lid;
629 /* list of pkeys programmed; 0 if not set */
630 u16 pkeys[MAX_PKEY_VALUES];
631 u16 link_width_supported;
632 u16 link_width_downgrade_supported;
633 u16 link_speed_supported;
634 u16 link_width_enabled;
635 u16 link_width_downgrade_enabled;
636 u16 link_speed_enabled;
637 u16 link_width_active;
638 u16 link_width_downgrade_tx_active;
639 u16 link_width_downgrade_rx_active;
640 u16 link_speed_active;
641 u8 vls_supported;
642 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800643 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400644 /* LID mask control */
645 u8 lmc;
646 /* Rx Polarity inversion (compensate for ~tx on partner) */
647 u8 rx_pol_inv;
648
649 u8 hw_pidx; /* physical port index */
650 u8 port; /* IB port number and index into dd->pports - 1 */
651 /* type of neighbor node */
652 u8 neighbor_type;
653 u8 neighbor_normal;
654 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
655 u8 neighbor_port_number;
656 u8 is_sm_config_started;
657 u8 offline_disabled_reason;
658 u8 is_active_optimize_enabled;
659 u8 driver_link_ready; /* driver ready for active link */
660 u8 link_enabled; /* link enabled? */
661 u8 linkinit_reason;
662 u8 local_tx_rate; /* rate given to 8051 firmware */
Dean Luickf45c8dc2016-02-03 14:35:31 -0800663 u8 last_pstate; /* info only */
Dean Luick673b9752016-08-31 07:24:33 -0700664 u8 qsfp_retry_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400665
666 /* placeholders for IB MAD packet settings */
667 u8 overrun_threshold;
668 u8 phy_error_threshold;
669
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800670 /* Used to override LED behavior for things like maintenance beaconing*/
671 /*
672 * Alternates per phase of blink
673 * [0] holds LED off duration, [1] holds LED on duration
674 */
675 unsigned long led_override_vals[2];
676 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400677 atomic_t led_override_timer_active;
678 /* Used to flash LEDs in override mode */
679 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800680
Mike Marciniszyn77241052015-07-30 15:17:43 -0400681 u32 sm_trap_qp;
682 u32 sa_qp;
683
684 /*
685 * cca_timer_lock protects access to the per-SL cca_timer
686 * structures (specifically the ccti member).
687 */
688 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
689 struct cca_timer cca_timer[OPA_MAX_SLS];
690
691 /* List of congestion control table entries */
692 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
693
694 /* congestion entries, each entry corresponding to a SL */
695 struct opa_congestion_setting_entry_shadow
696 congestion_entries[OPA_MAX_SLS];
697
698 /*
699 * cc_state_lock protects (write) access to the per-port
700 * struct cc_state.
701 */
702 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
703
704 struct cc_state __rcu *cc_state;
705
706 /* Total number of congestion control table entries */
707 u16 total_cct_entry;
708
709 /* Bit map identifying service level */
710 u32 cc_sl_control_map;
711
712 /* CA's max number of 64 entry units in the congestion control table */
713 u8 cc_max_table_entries;
714
Jubin John4d114fd2016-02-14 20:21:43 -0800715 /*
716 * begin congestion log related entries
717 * cc_log_lock protects all congestion log related data
718 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400719 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800720 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400721 u16 threshold_event_counter;
722 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
723 int cc_log_idx; /* index for logging events */
724 int cc_mad_idx; /* index for reporting events */
725 /* end congestion log related entries */
726
727 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
728
729 /* port relative counter buffer */
730 u64 *cntrs;
731 /* port relative synthetic counter buffer */
732 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800733 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400734 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800735 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400736 u64 port_xmit_constraint_errors;
737 u64 port_rcv_constraint_errors;
738 /* count of 'link_err' interrupts from DC */
739 u64 link_downed;
740 /* number of times link retrained successfully */
741 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500742 /* number of times a link unknown frame was reported */
743 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400744 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
745 u16 port_ltp_crc_mode;
746 /* port_crc_mode_enabled is the crc we support */
747 u8 port_crc_mode_enabled;
748 /* mgmt_allowed is also returned in 'portinfo' MADs */
749 u8 mgmt_allowed;
750 u8 part_enforce; /* partition enforcement flags */
751 struct link_down_reason local_link_down_reason;
752 struct link_down_reason neigh_link_down_reason;
753 /* Value to be sent to link peer on LinkDown .*/
754 u8 remote_link_down_reason;
755 /* Error events that will cause a port bounce. */
756 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500757 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800758 /* Does this port need to prescan for FECNs */
759 bool cc_prescan;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400760};
761
762typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
763
764typedef void (*opcode_handler)(struct hfi1_packet *packet);
765
766/* return values for the RHF receive functions */
767#define RHF_RCV_CONTINUE 0 /* keep going */
768#define RHF_RCV_DONE 1 /* stop, this packet processed */
769#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
770
771struct rcv_array_data {
772 u8 group_size;
773 u16 ngroups;
774 u16 nctxt_extra;
775};
776
777struct per_vl_data {
778 u16 mtu;
779 struct send_context *sc;
780};
781
782/* 16 to directly index */
783#define PER_VL_SEND_CONTEXTS 16
784
785struct err_info_rcvport {
786 u8 status_and_code;
787 u64 packet_flit1;
788 u64 packet_flit2;
789};
790
791struct err_info_constraint {
792 u8 status;
793 u16 pkey;
794 u32 slid;
795};
796
797struct hfi1_temp {
798 unsigned int curr; /* current temperature */
799 unsigned int lo_lim; /* low temperature limit */
800 unsigned int hi_lim; /* high temperature limit */
801 unsigned int crit_lim; /* critical temperature limit */
802 u8 triggers; /* temperature triggers */
803};
804
Dean Luickdba715f2016-07-06 17:28:52 -0400805struct hfi1_i2c_bus {
806 struct hfi1_devdata *controlling_dd; /* current controlling device */
807 struct i2c_adapter adapter; /* bus details */
808 struct i2c_algo_bit_data algo; /* bus algorithm details */
809 int num; /* bus number, 0 or 1 */
810};
811
Dean Luick78eb1292016-03-05 08:49:45 -0800812/* common data between shared ASIC HFIs */
813struct hfi1_asic_data {
814 struct hfi1_devdata *dds[2]; /* back pointers */
815 struct mutex asic_resource_mutex;
Dean Luickdba715f2016-07-06 17:28:52 -0400816 struct hfi1_i2c_bus *i2c_bus0;
817 struct hfi1_i2c_bus *i2c_bus1;
Dean Luick78eb1292016-03-05 08:49:45 -0800818};
819
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700820/* sizes for both the QP and RSM map tables */
821#define NUM_MAP_ENTRIES 256
822#define NUM_MAP_REGS 32
823
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700824/*
825 * Number of VNIC contexts used. Ensure it is less than or equal to
826 * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
827 */
828#define HFI1_NUM_VNIC_CTXT 8
829
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700830/* Number of VNIC RSM entries */
831#define NUM_VNIC_MAP_ENTRIES 8
832
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700833/* Virtual NIC information */
834struct hfi1_vnic_data {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700835 struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
Vishwanathapura, Niranjana64551ed2017-04-12 20:29:30 -0700836 struct kmem_cache *txreq_cache;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700837 u8 num_vports;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700838 struct idr vesw_idr;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700839 u8 rmt_start;
840 u8 num_ctxt;
841 u32 msix_idx;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700842};
843
844struct hfi1_vnic_vport_info;
845
Mike Marciniszyn77241052015-07-30 15:17:43 -0400846/* device data struct now contains only "general per-device" info.
847 * fields related to a physical IB port are in a hfi1_pportdata struct.
848 */
849struct sdma_engine;
850struct sdma_vl_map;
851
852#define BOARD_VERS_MAX 96 /* how long the version string can be */
853#define SERIAL_MAX 16 /* length of the serial number */
854
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800855typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400856struct hfi1_devdata {
857 struct hfi1_ibdev verbs_dev; /* must be first */
858 struct list_head list;
859 /* pointers to related structs for this device */
860 /* pci access data structure */
861 struct pci_dev *pcidev;
862 struct cdev user_cdev;
863 struct cdev diag_cdev;
864 struct cdev ui_cdev;
865 struct device *user_device;
866 struct device *diag_device;
867 struct device *ui_device;
868
869 /* mem-mapped pointer to base of chip regs */
870 u8 __iomem *kregbase;
871 /* end of mem-mapped chip space excluding sendbuf and user regs */
872 u8 __iomem *kregend;
873 /* physical address of chip for io_remap, etc. */
874 resource_size_t physaddr;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700875 /* Per VL data. Enough for all VLs but not all elements are set/used. */
876 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400877 /* send context data */
878 struct send_context_info *send_contexts;
879 /* map hardware send contexts to software index */
880 u8 *hw_to_sw;
881 /* spinlock for allocating and releasing send context resources */
882 spinlock_t sc_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800883 /* lock for pio_map */
884 spinlock_t pio_map_lock;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700885 /* Send Context initialization lock. */
886 spinlock_t sc_init_lock;
887 /* lock for sdma_map */
888 spinlock_t sde_map_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800889 /* array of kernel send contexts */
890 struct send_context **kernel_send_context;
891 /* array of vl maps */
892 struct pio_vl_map __rcu *pio_map;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700893 /* default flags to last descriptor */
894 u64 default_desc1;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400895
896 /* fields common to all SDMA engines */
897
Mike Marciniszyn77241052015-07-30 15:17:43 -0400898 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
899 dma_addr_t sdma_heads_phys;
900 void *sdma_pad_dma; /* DMA'ed by chip */
901 dma_addr_t sdma_pad_phys;
902 /* for deallocation */
903 size_t sdma_heads_size;
904 /* number from the chip */
905 u32 chip_sdma_engines;
906 /* num used */
907 u32 num_sdma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400908 /* array of engines sized by num_sdma */
909 struct sdma_engine *per_sdma;
910 /* array of vl maps */
911 struct sdma_vl_map __rcu *sdma_map;
912 /* SPC freeze waitqueue and variable */
913 wait_queue_head_t sdma_unfreeze_wq;
914 atomic_t sdma_unfreeze_count;
915
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700916 u32 lcb_access_count; /* count of LCB users */
917
Dean Luick78eb1292016-03-05 08:49:45 -0800918 /* common data between shared ASIC HFIs in this OS */
919 struct hfi1_asic_data *asic_data;
920
Mike Marciniszyn77241052015-07-30 15:17:43 -0400921 /* mem-mapped pointer to base of PIO buffers */
922 void __iomem *piobase;
923 /*
924 * write-combining mem-mapped pointer to base of RcvArray
925 * memory.
926 */
927 void __iomem *rcvarray_wc;
928 /*
929 * credit return base - a per-NUMA range of DMA address that
930 * the chip will use to update the per-context free counter
931 */
932 struct credit_return_base *cr_base;
933
934 /* send context numbers and sizes for each type */
935 struct sc_config_sizes sc_sizes[SC_MAX];
936
Mike Marciniszyn77241052015-07-30 15:17:43 -0400937 char *boardname; /* human readable board info */
938
Mike Marciniszyn77241052015-07-30 15:17:43 -0400939 /* reset value */
940 u64 z_int_counter;
941 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -0800942 u64 z_send_schedule;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700943
Vennila Megavannan89abfc82016-02-03 14:34:07 -0800944 u64 __percpu *send_schedule;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400945 /* number of receive contexts in use by the driver */
946 u32 num_rcv_contexts;
947 /* number of pio send contexts in use by the driver */
948 u32 num_send_contexts;
949 /*
950 * number of ctxts available for PSM open
951 */
952 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800953 /* total number of available user/PSM contexts */
954 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400955 /* base receive interrupt timeout, in CSR units */
956 u32 rcv_intr_timeout_csr;
957
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700958 u32 freezelen; /* max length of freezemsg */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400959 u64 __iomem *egrtidbase;
960 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
961 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
962 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
963 spinlock_t uctxt_lock; /* rcd and user context changes */
Tadeusz Struk22546b72017-04-28 10:40:02 -0700964 struct mutex dc8051_lock; /* exclusive access to 8051 */
965 struct workqueue_struct *update_cntr_wq;
966 struct work_struct update_cntr_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400967 /* exclusive access to 8051 memory */
968 spinlock_t dc8051_memlock;
969 int dc8051_timed_out; /* remember if the 8051 timed out */
970 /*
971 * A page that will hold event notification bitmaps for all
972 * contexts. This page will be mapped into all processes.
973 */
974 unsigned long *events;
975 /*
976 * per unit status, see also portdata statusp
977 * mapped read-only into user processes so they can get unit and
978 * IB link status cheaply
979 */
980 struct hfi1_status *status;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400981
982 /* revision register shadow */
983 u64 revision;
984 /* Base GUID for device (network order) */
985 u64 base_guid;
986
987 /* these are the "32 bit" regs */
988
989 /* value we put in kr_rcvhdrsize */
990 u32 rcvhdrsize;
991 /* number of receive contexts the chip supports */
992 u32 chip_rcv_contexts;
993 /* number of receive array entries */
994 u32 chip_rcv_array_count;
995 /* number of PIO send contexts the chip supports */
996 u32 chip_send_contexts;
997 /* number of bytes in the PIO memory buffer */
998 u32 chip_pio_mem_size;
999 /* number of bytes in the SDMA memory buffer */
1000 u32 chip_sdma_mem_size;
1001
1002 /* size of each rcvegrbuffer */
1003 u32 rcvegrbufsize;
1004 /* log2 of above */
1005 u16 rcvegrbufsize_shift;
1006 /* both sides of the PCIe link are gen3 capable */
1007 u8 link_gen3_capable;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001008 /* default link down value (poll/sleep) */
1009 u8 link_default;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001010 /* localbus width (1, 2,4,8,16,32) from config space */
1011 u32 lbus_width;
1012 /* localbus speed in MHz */
1013 u32 lbus_speed;
1014 int unit; /* unit # of this chip */
1015 int node; /* home node of this chip */
1016
1017 /* save these PCI fields to restore after a reset */
1018 u32 pcibar0;
1019 u32 pcibar1;
1020 u32 pci_rom;
1021 u16 pci_command;
1022 u16 pcie_devctl;
1023 u16 pcie_lnkctl;
1024 u16 pcie_devctl2;
1025 u32 pci_msix0;
1026 u32 pci_lnkctl3;
1027 u32 pci_tph2;
1028
1029 /*
1030 * ASCII serial number, from flash, large enough for original
1031 * all digit strings, and longer serial number format
1032 */
1033 u8 serial[SERIAL_MAX];
1034 /* human readable board version */
1035 u8 boardversion[BOARD_VERS_MAX];
1036 u8 lbus_info[32]; /* human readable localbus info */
1037 /* chip major rev, from CceRevision */
1038 u8 majrev;
1039 /* chip minor rev, from CceRevision */
1040 u8 minrev;
1041 /* hardware ID */
1042 u8 hfi1_id;
1043 /* implementation code */
1044 u8 icode;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001045 /* vAU of this device */
1046 u8 vau;
1047 /* vCU of this device */
1048 u8 vcu;
1049 /* link credits of this device */
1050 u16 link_credits;
1051 /* initial vl15 credits to use */
1052 u16 vl15_init;
1053
1054 /* Misc small ints */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001055 u8 n_krcv_queues;
1056 u8 qos_shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001057
Mike Marciniszyn77241052015-07-30 15:17:43 -04001058 u16 irev; /* implementation revision */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001059 u32 dc8051_ver; /* 8051 firmware version */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001060
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001061 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001062 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001063 struct platform_config_cache pcfg_cache;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001064
1065 struct diag_client *diag_client;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001066
1067 /* MSI-X information */
1068 struct hfi1_msix_entry *msix_entries;
1069 u32 num_msix_entries;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001070 u32 first_dyn_msix_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001071
1072 /* INTx information */
1073 u32 requested_intx_irq; /* did we request one? */
1074 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1075
1076 /* general interrupt: mask of handled interrupts */
1077 u64 gi_mask[CCE_NUM_INT_CSRS];
1078
1079 struct rcv_array_data rcv_entries;
1080
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001081 /* cycle length of PS* counters in HW (in picoseconds) */
1082 u16 psxmitwait_check_rate;
1083
Mike Marciniszyn77241052015-07-30 15:17:43 -04001084 /*
1085 * 64 bit synthetic counters
1086 */
1087 struct timer_list synth_stats_timer;
1088
1089 /*
1090 * device counters
1091 */
1092 char *cntrnames;
1093 size_t cntrnameslen;
1094 size_t ndevcntrs;
1095 u64 *cntrs;
1096 u64 *scntrs;
1097
1098 /*
1099 * remembered values for synthetic counters
1100 */
1101 u64 last_tx;
1102 u64 last_rx;
1103
1104 /*
1105 * per-port counters
1106 */
1107 size_t nportcntrs;
1108 char *portcntrnames;
1109 size_t portcntrnameslen;
1110
Mike Marciniszyn77241052015-07-30 15:17:43 -04001111 struct err_info_rcvport err_info_rcvport;
1112 struct err_info_constraint err_info_rcv_constraint;
1113 struct err_info_constraint err_info_xmit_constraint;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001114
1115 atomic_t drop_packet;
1116 u8 do_drop;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001117 u8 err_info_uncorrectable;
1118 u8 err_info_fmconfig;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001119
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001120 /*
1121 * Software counters for the status bits defined by the
1122 * associated error status registers
1123 */
1124 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1125 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1126 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1127 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1128 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1129 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1130 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1131
1132 /* Software counter that spans all contexts */
1133 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1134 /* Software counter that spans all DMA engines */
1135 u64 sw_send_dma_eng_err_status_cnt[
1136 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1137 /* Software counter that aggregates all cce_err_status errors */
1138 u64 sw_cce_err_status_aggregate;
Jakub Pawlak2b719042016-07-01 16:01:22 -07001139 /* Software counter that aggregates all bypass packet rcv errors */
1140 u64 sw_rcv_bypass_packet_errors;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001141 /* receive interrupt function */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001142 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1143
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001144 /* Save the enabled LCB error bits */
1145 u64 lcb_err_en;
1146
Mike Marciniszyn77241052015-07-30 15:17:43 -04001147 /*
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07001148 * Capability to have different send engines simply by changing a
1149 * pointer value.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001150 */
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001151 send_routine process_pio_send ____cacheline_aligned_in_smp;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001152 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001153 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1154 u64 pbc, const void *from, size_t count);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001155 int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1156 struct hfi1_vnic_vport_info *vinfo,
1157 struct sk_buff *skb, u64 pbc, u8 plen);
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001158 /* hfi1_pportdata, points to array of (physical) port-specific
1159 * data structs, indexed by pidx (0..n-1)
1160 */
1161 struct hfi1_pportdata *pport;
1162 /* receive context data */
1163 struct hfi1_ctxtdata **rcd;
1164 u64 __percpu *int_counter;
1165 /* device (not port) flags, basically device capabilities */
1166 u16 flags;
1167 /* Number of physical ports available */
1168 u8 num_pports;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001169 /* Lowest context number which can be used by user processes or VNIC */
1170 u8 first_dyn_alloc_ctxt;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001171 /* adding a new field here would make it part of this cacheline */
1172
1173 /* seqlock for sc2vl */
1174 seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1175 u64 sc2vl[4];
1176 /* receive interrupt functions */
1177 rhf_rcv_function_ptr *rhf_rcv_function_map;
1178 u64 __percpu *rcv_limit;
1179 u16 rhf_offset; /* offset of RHF within receive header entry */
1180 /* adding a new field here would make it part of this cacheline */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001181
1182 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1183 u8 oui1;
1184 u8 oui2;
1185 u8 oui3;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001186 u8 dc_shutdown;
1187
Mike Marciniszyn77241052015-07-30 15:17:43 -04001188 /* Timer and counter used to detect RcvBufOvflCnt changes */
1189 struct timer_list rcverr_timer;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001190
Mike Marciniszyn77241052015-07-30 15:17:43 -04001191 wait_queue_head_t event_queue;
1192
Mark F. Brown46b010d2015-11-09 19:18:20 -05001193 /* receive context tail dummy address */
1194 __le64 *rcvhdrtail_dummy_kvaddr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -07001195 dma_addr_t rcvhdrtail_dummy_dma;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001196
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001197 u32 rcv_ovfl_cnt;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001198 /* Serialize ASPM enable/disable between multiple verbs contexts */
1199 spinlock_t aspm_lock;
1200 /* Number of verbs contexts which have disabled ASPM */
1201 atomic_t aspm_disabled_cnt;
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -07001202 /* Keeps track of user space clients */
1203 atomic_t user_refcount;
1204 /* Used to wait for outstanding user space clients before dev removal */
1205 struct completion user_comp;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001206
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001207 bool eprom_available; /* true if EPROM is available for this device */
1208 bool aspm_supported; /* Does HW support ASPM */
1209 bool aspm_enabled; /* ASPM state: enabled/disabled */
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001210 struct rhashtable *sdma_rht;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001211
Dennis Dalessandroe11ffbd2016-05-19 05:26:44 -07001212 struct kobject kobj;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001213
1214 /* vnic data */
1215 struct hfi1_vnic_data vnic;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001216};
1217
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001218static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1219{
1220 return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1221}
1222
Mike Marciniszyn77241052015-07-30 15:17:43 -04001223/* 8051 firmware version helper */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001224#define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1225#define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1226#define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1227#define dc8051_ver_patch(a) ((a) & 0x0000ff)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001228
1229/* f_put_tid types */
1230#define PT_EXPECTED 0
1231#define PT_EAGER 1
1232#define PT_INVALID 2
1233
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001234struct tid_rb_node;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001235struct mmu_rb_node;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001236struct mmu_rb_handler;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001237
Mike Marciniszyn77241052015-07-30 15:17:43 -04001238/* Private data for file operations */
1239struct hfi1_filedata {
Michael J. Ruhl5fbded42017-05-04 05:14:57 -07001240 struct hfi1_devdata *dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001241 struct hfi1_ctxtdata *uctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001242 struct hfi1_user_sdma_comp_q *cq;
1243 struct hfi1_user_sdma_pkt_q *pq;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -07001244 u16 subctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001245 /* for cpu affinity; -1 if none */
1246 int rec_cpu_num;
Mitko Haralanova7922f72016-03-08 11:15:39 -08001247 u32 tid_n_pinned;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001248 struct mmu_rb_handler *handler;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001249 struct tid_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001250 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1251 u32 tid_limit;
1252 u32 tid_used;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001253 u32 *invalid_tids;
1254 u32 invalid_tid_idx;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001255 /* protect invalid_tids array and invalid_tid_idx */
1256 spinlock_t invalid_lock;
Ira Weiny3faa3d92016-07-28 15:21:19 -04001257 struct mm_struct *mm;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001258};
1259
1260extern struct list_head hfi1_dev_list;
1261extern spinlock_t hfi1_devs_lock;
1262struct hfi1_devdata *hfi1_lookup(int unit);
1263extern u32 hfi1_cpulist_count;
1264extern unsigned long *hfi1_cpulist;
1265
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001266int hfi1_init(struct hfi1_devdata *dd, int reinit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001267int hfi1_count_active_units(void);
1268
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001269int hfi1_diag_add(struct hfi1_devdata *dd);
1270void hfi1_diag_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001271void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1272
1273void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1274
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001275int hfi1_create_rcvhdrq(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1276int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001277int hfi1_create_ctxts(struct hfi1_devdata *dd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001278struct hfi1_ctxtdata *hfi1_create_ctxtdata(struct hfi1_pportdata *ppd, u32 ctxt,
1279 int numa);
1280void hfi1_init_pportdata(struct pci_dev *pdev, struct hfi1_pportdata *ppd,
1281 struct hfi1_devdata *dd, u8 hw_pidx, u8 port);
1282void hfi1_free_ctxtdata(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001283
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001284int handle_receive_interrupt(struct hfi1_ctxtdata *rcd, int thread);
1285int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1286int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *rcd, int thread);
Jim Snowfb9036d2016-01-11 18:32:21 -05001287void set_all_slowpath(struct hfi1_devdata *dd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001288void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd);
1289void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd);
1290void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001291
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001292extern const struct pci_device_id hfi1_pci_tbl[];
1293
Dean Luickf4f30031c2015-10-26 10:28:44 -04001294/* receive packet handler dispositions */
1295#define RCV_PKT_OK 0x0 /* keep going */
1296#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1297#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1298
1299/* calculate the current RHF address */
1300static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1301{
1302 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1303}
1304
Mike Marciniszyn77241052015-07-30 15:17:43 -04001305int hfi1_reset_device(int);
1306
1307/* return the driver's idea of the logical OPA port state */
1308static inline u32 driver_lstate(struct hfi1_pportdata *ppd)
1309{
Stuart Summers98b9ee22017-04-09 10:16:53 -07001310 /*
1311 * The driver does some processing from the time the logical
1312 * link state is at INIT to the time the SM can be notified
1313 * as such. Return IB_PORT_DOWN until the software state
1314 * is ready.
1315 */
1316 if (ppd->lstate == IB_PORT_INIT && !(ppd->host_link_state & HLS_UP))
1317 return IB_PORT_DOWN;
1318 else
1319 return ppd->lstate;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001320}
1321
Jim Snowfb9036d2016-01-11 18:32:21 -05001322void receive_interrupt_work(struct work_struct *work);
1323
1324/* extract service channel from header and rhf */
Dasaratharaman Chandramouliaad559c2017-04-09 10:16:15 -07001325static inline int hfi1_9B_get_sc5(struct ib_header *hdr, u64 rhf)
Jim Snowfb9036d2016-01-11 18:32:21 -05001326{
Don Hiattcb4270572017-04-09 10:16:22 -07001327 return ib_get_sc(hdr) | ((!!(rhf_dc_info(rhf))) << 4);
Jim Snowfb9036d2016-01-11 18:32:21 -05001328}
1329
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001330#define HFI1_JKEY_WIDTH 16
1331#define HFI1_JKEY_MASK (BIT(16) - 1)
1332#define HFI1_ADMIN_JKEY_RANGE 32
1333
1334/*
1335 * J_KEYs are split and allocated in the following groups:
1336 * 0 - 31 - users with administrator privileges
1337 * 32 - 63 - kernel protocols using KDETH packets
1338 * 64 - 65535 - all other users using KDETH packets
1339 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001340static inline u16 generate_jkey(kuid_t uid)
1341{
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001342 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1343
1344 if (capable(CAP_SYS_ADMIN))
1345 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1346 else if (jkey < 64)
1347 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1348
1349 return jkey;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001350}
1351
1352/*
1353 * active_egress_rate
1354 *
1355 * returns the active egress rate in units of [10^6 bits/sec]
1356 */
1357static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1358{
1359 u16 link_speed = ppd->link_speed_active;
1360 u16 link_width = ppd->link_width_active;
1361 u32 egress_rate;
1362
1363 if (link_speed == OPA_LINK_SPEED_25G)
1364 egress_rate = 25000;
1365 else /* assume OPA_LINK_SPEED_12_5G */
1366 egress_rate = 12500;
1367
1368 switch (link_width) {
1369 case OPA_LINK_WIDTH_4X:
1370 egress_rate *= 4;
1371 break;
1372 case OPA_LINK_WIDTH_3X:
1373 egress_rate *= 3;
1374 break;
1375 case OPA_LINK_WIDTH_2X:
1376 egress_rate *= 2;
1377 break;
1378 default:
1379 /* assume IB_WIDTH_1X */
1380 break;
1381 }
1382
1383 return egress_rate;
1384}
1385
1386/*
1387 * egress_cycles
1388 *
1389 * Returns the number of 'fabric clock cycles' to egress a packet
1390 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1391 * rate is (approximately) 805 MHz, the units of the returned value
1392 * are (1/805 MHz).
1393 */
1394static inline u32 egress_cycles(u32 len, u32 rate)
1395{
1396 u32 cycles;
1397
1398 /*
1399 * cycles is:
1400 *
1401 * (length) [bits] / (rate) [bits/sec]
1402 * ---------------------------------------------------
1403 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1404 */
1405
1406 cycles = len * 8; /* bits */
1407 cycles *= 805;
1408 cycles /= rate;
1409
1410 return cycles;
1411}
1412
1413void set_link_ipg(struct hfi1_pportdata *ppd);
1414void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1415 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001416void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001417 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1418 const struct ib_grh *old_grh);
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001419#define PKEY_CHECK_INVALID -1
1420int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth,
1421 u8 sc5, int8_t s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001422
1423#define PACKET_EGRESS_TIMEOUT 350
1424static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1425{
1426 /* Pause at least 1us, to ensure chip returns all credits */
1427 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1428
1429 udelay(usec ? usec : 1);
1430}
1431
1432/**
1433 * sc_to_vlt() reverse lookup sc to vl
1434 * @dd - devdata
1435 * @sc5 - 5 bit sc
1436 */
1437static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1438{
1439 unsigned seq;
1440 u8 rval;
1441
1442 if (sc5 >= OPA_MAX_SCS)
1443 return (u8)(0xff);
1444
1445 do {
1446 seq = read_seqbegin(&dd->sc2vl_lock);
1447 rval = *(((u8 *)dd->sc2vl) + sc5);
1448 } while (read_seqretry(&dd->sc2vl_lock, seq));
1449
1450 return rval;
1451}
1452
1453#define PKEY_MEMBER_MASK 0x8000
1454#define PKEY_LOW_15_MASK 0x7fff
1455
1456/*
1457 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1458 * being an entry from the ingress partition key table), return 0
1459 * otherwise. Use the matching criteria for ingress partition keys
1460 * specified in the OPAv1 spec., section 9.10.14.
1461 */
1462static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1463{
1464 u16 mkey = pkey & PKEY_LOW_15_MASK;
1465 u16 ment = ent & PKEY_LOW_15_MASK;
1466
1467 if (mkey == ment) {
1468 /*
1469 * If pkey[15] is clear (limited partition member),
1470 * is bit 15 in the corresponding table element
1471 * clear (limited member)?
1472 */
1473 if (!(pkey & PKEY_MEMBER_MASK))
1474 return !!(ent & PKEY_MEMBER_MASK);
1475 return 1;
1476 }
1477 return 0;
1478}
1479
1480/*
1481 * ingress_pkey_table_search - search the entire pkey table for
1482 * an entry which matches 'pkey'. return 0 if a match is found,
1483 * and 1 otherwise.
1484 */
1485static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1486{
1487 int i;
1488
1489 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1490 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1491 return 0;
1492 }
1493 return 1;
1494}
1495
1496/*
1497 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1498 * i.e., increment port_rcv_constraint_errors for the port, and record
1499 * the 'error info' for this failure.
1500 */
1501static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1502 u16 slid)
1503{
1504 struct hfi1_devdata *dd = ppd->dd;
1505
1506 incr_cntr64(&ppd->port_rcv_constraint_errors);
1507 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1508 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1509 dd->err_info_rcv_constraint.slid = slid;
1510 dd->err_info_rcv_constraint.pkey = pkey;
1511 }
1512}
1513
1514/*
1515 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1516 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1517 * is a hint as to the best place in the partition key table to begin
1518 * searching. This function should not be called on the data path because
1519 * of performance reasons. On datapath pkey check is expected to be done
1520 * by HW and rcv_pkey_check function should be called instead.
1521 */
1522static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1523 u8 sc5, u8 idx, u16 slid)
1524{
1525 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1526 return 0;
1527
1528 /* If SC15, pkey[0:14] must be 0x7fff */
1529 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1530 goto bad;
1531
1532 /* Is the pkey = 0x0, or 0x8000? */
1533 if ((pkey & PKEY_LOW_15_MASK) == 0)
1534 goto bad;
1535
1536 /* The most likely matching pkey has index 'idx' */
1537 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1538 return 0;
1539
1540 /* no match - try the whole table */
1541 if (!ingress_pkey_table_search(ppd, pkey))
1542 return 0;
1543
1544bad:
1545 ingress_pkey_table_fail(ppd, pkey, slid);
1546 return 1;
1547}
1548
1549/*
1550 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1551 * otherwise. It only ensures pkey is vlid for QP0. This function
1552 * should be called on the data path instead of ingress_pkey_check
1553 * as on data path, pkey check is done by HW (except for QP0).
1554 */
1555static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1556 u8 sc5, u16 slid)
1557{
1558 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1559 return 0;
1560
1561 /* If SC15, pkey[0:14] must be 0x7fff */
1562 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1563 goto bad;
1564
1565 return 0;
1566bad:
1567 ingress_pkey_table_fail(ppd, pkey, slid);
1568 return 1;
1569}
1570
1571/* MTU handling */
1572
1573/* MTU enumeration, 256-4k match IB */
1574#define OPA_MTU_0 0
1575#define OPA_MTU_256 1
1576#define OPA_MTU_512 2
1577#define OPA_MTU_1024 3
1578#define OPA_MTU_2048 4
1579#define OPA_MTU_4096 5
1580
1581u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1582int mtu_to_enum(u32 mtu, int default_if_bad);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001583u16 enum_to_mtu(int mtu);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001584static inline int valid_ib_mtu(unsigned int mtu)
1585{
1586 return mtu == 256 || mtu == 512 ||
1587 mtu == 1024 || mtu == 2048 ||
1588 mtu == 4096;
1589}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001590
Mike Marciniszyn77241052015-07-30 15:17:43 -04001591static inline int valid_opa_max_mtu(unsigned int mtu)
1592{
1593 return mtu >= 2048 &&
1594 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1595}
1596
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001597int set_mtu(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001598
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001599int hfi1_set_lid(struct hfi1_pportdata *ppd, u32 lid, u8 lmc);
1600void hfi1_disable_after_error(struct hfi1_devdata *dd);
1601int hfi1_set_uevent_bits(struct hfi1_pportdata *ppd, const int evtbit);
1602int hfi1_rcvbuf_validate(u32 size, u8 type, u16 *encode);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001603
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001604int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t);
1605int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001606
1607void set_up_vl15(struct hfi1_devdata *dd, u8 vau, u16 vl15buf);
1608void reset_link_credits(struct hfi1_devdata *dd);
1609void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1610
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001611int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001612
Mike Marciniszyn77241052015-07-30 15:17:43 -04001613static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1614{
1615 return ppd->dd;
1616}
1617
1618static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1619{
1620 return container_of(dev, struct hfi1_devdata, verbs_dev);
1621}
1622
1623static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1624{
1625 return dd_from_dev(to_idev(ibdev));
1626}
1627
1628static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1629{
1630 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1631}
1632
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001633static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1634{
1635 return container_of(rdi, struct hfi1_ibdev, rdi);
1636}
1637
Mike Marciniszyn77241052015-07-30 15:17:43 -04001638static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1639{
1640 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1641 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1642
1643 WARN_ON(pidx >= dd->num_pports);
1644 return &dd->pport[pidx].ibport_data;
1645}
1646
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001647static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1648{
1649 return &rcd->ppd->ibport_data;
1650}
1651
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001652void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1653 bool do_cnp);
1654static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1655 bool do_cnp)
1656{
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001657 struct ib_other_headers *ohdr = pkt->ohdr;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001658 u32 bth1;
1659
1660 bth1 = be32_to_cpu(ohdr->bth[1]);
Don Hiatt3d591092017-04-09 10:16:28 -07001661 if (unlikely(bth1 & (IB_BECN_SMASK | IB_FECN_SMASK))) {
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001662 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
Dennis Dalessandro4608e4c2017-04-09 10:17:30 -07001663 return !!(bth1 & IB_FECN_SMASK);
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001664 }
1665 return false;
1666}
1667
Mike Marciniszyn77241052015-07-30 15:17:43 -04001668/*
1669 * Return the indexed PKEY from the port PKEY table.
1670 */
1671static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1672{
1673 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1674 u16 ret;
1675
1676 if (index >= ARRAY_SIZE(ppd->pkeys))
1677 ret = 0;
1678 else
1679 ret = ppd->pkeys[index];
1680
1681 return ret;
1682}
1683
1684/*
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001685 * Return the indexed GUID from the port GUIDs table.
1686 */
1687static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1688{
1689 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1690
1691 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1692 return cpu_to_be64(ppd->guids[index]);
1693}
1694
1695/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001696 * Called by readers of cc_state only, must call under rcu_read_lock().
Mike Marciniszyn77241052015-07-30 15:17:43 -04001697 */
1698static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1699{
1700 return rcu_dereference(ppd->cc_state);
1701}
1702
1703/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001704 * Called by writers of cc_state only, must call under cc_state_lock.
1705 */
1706static inline
1707struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1708{
1709 return rcu_dereference_protected(ppd->cc_state,
1710 lockdep_is_held(&ppd->cc_state_lock));
1711}
1712
1713/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04001714 * values for dd->flags (_device_ related flags)
1715 */
1716#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1717#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1718#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1719#define HFI1_HAS_SDMA_TIMEOUT 0x8
1720#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1721#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001722
1723/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1724#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1725
Mike Marciniszyn77241052015-07-30 15:17:43 -04001726/* ctxt_flag bit offsets */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001727 /* waiting for a packet to arrive */
1728#define HFI1_CTXT_WAITING_RCV 2
1729 /* master has not finished initializing */
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -07001730#define HFI1_CTXT_BASE_UNINIT 4
Mike Marciniszyn77241052015-07-30 15:17:43 -04001731 /* waiting for an urgent packet to arrive */
1732#define HFI1_CTXT_WAITING_URG 5
1733
1734/* free up any allocated data at closes */
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001735struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
1736 const struct pci_device_id *ent);
1737void hfi1_free_devdata(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001738struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1739
Easwar Hariharan22434722016-03-07 11:35:03 -08001740/* LED beaconing functions */
1741void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1742 unsigned int timeoff);
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001743void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001744
1745#define HFI1_CREDIT_RETURN_RATE (100)
1746
1747/*
1748 * The number of words for the KDETH protocol field. If this is
1749 * larger then the actual field used, then part of the payload
1750 * will be in the header.
1751 *
1752 * Optimally, we want this sized so that a typical case will
1753 * use full cache lines. The typical local KDETH header would
1754 * be:
1755 *
1756 * Bytes Field
1757 * 8 LRH
1758 * 12 BHT
1759 * ?? KDETH
1760 * 8 RHF
1761 * ---
1762 * 28 + KDETH
1763 *
1764 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1765 */
1766#define DEFAULT_RCVHDRSIZE 9
1767
1768/*
1769 * Maximal header byte count:
1770 *
1771 * Bytes Field
1772 * 8 LRH
1773 * 40 GRH (optional)
1774 * 12 BTH
1775 * ?? KDETH
1776 * 8 RHF
1777 * ---
1778 * 68 + KDETH
1779 *
1780 * We also want to maintain a cache line alignment to assist DMA'ing
1781 * of the header bytes. Round up to a good size.
1782 */
1783#define DEFAULT_RCVHDR_ENTSIZE 32
1784
Ira Weiny3faa3d92016-07-28 15:21:19 -04001785bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1786 u32 nlocked, u32 npages);
1787int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1788 size_t npages, bool writable, struct page **pages);
Ira Weinyac335e72016-07-28 12:27:28 -04001789void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1790 size_t npages, bool dirty);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001791
1792static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1793{
Jubin John50e5dcb2016-02-14 20:19:41 -08001794 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001795}
1796
1797static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1798{
1799 /*
1800 * volatile because it's a DMA target from the chip, routine is
1801 * inlined, and don't want register caching or reordering.
1802 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001803 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001804}
1805
1806/*
1807 * sysfs interface.
1808 */
1809
1810extern const char ib_hfi1_version[];
1811
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001812int hfi1_device_create(struct hfi1_devdata *dd);
1813void hfi1_device_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001814
1815int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1816 struct kobject *kobj);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001817int hfi1_verbs_register_sysfs(struct hfi1_devdata *dd);
1818void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001819/* Hook for sysfs read of QSFP */
1820int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1821
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001822int hfi1_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent);
1823void hfi1_pcie_cleanup(struct pci_dev *pdev);
1824int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001825void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001826void hfi1_pcie_flr(struct hfi1_devdata *dd);
1827int pcie_speeds(struct hfi1_devdata *dd);
1828void request_msix(struct hfi1_devdata *dd, u32 *nent,
1829 struct hfi1_msix_entry *entry);
1830void hfi1_enable_intx(struct pci_dev *pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001831void restore_pci_variables(struct hfi1_devdata *dd);
1832int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1833int parse_platform_config(struct hfi1_devdata *dd);
1834int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08001835 enum platform_config_table_type_encoding
1836 table_type, int table_index, int field_index,
1837 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001838
Mike Marciniszyn77241052015-07-30 15:17:43 -04001839const char *get_unit_name(int unit);
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001840const char *get_card_name(struct rvt_dev_info *rdi);
1841struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001842
1843/*
1844 * Flush write combining store buffers (if present) and perform a write
1845 * barrier.
1846 */
1847static inline void flush_wc(void)
1848{
1849 asm volatile("sfence" : : : "memory");
1850}
1851
1852void handle_eflags(struct hfi1_packet *packet);
1853int process_receive_ib(struct hfi1_packet *packet);
1854int process_receive_bypass(struct hfi1_packet *packet);
1855int process_receive_error(struct hfi1_packet *packet);
1856int kdeth_process_expected(struct hfi1_packet *packet);
1857int kdeth_process_eager(struct hfi1_packet *packet);
1858int process_receive_invalid(struct hfi1_packet *packet);
1859
Mike Marciniszyn77241052015-07-30 15:17:43 -04001860/* global module parameter variables */
1861extern unsigned int hfi1_max_mtu;
1862extern unsigned int hfi1_cu;
1863extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05001864extern int num_user_contexts;
Harish Chegondi429b6a72016-08-31 07:24:40 -07001865extern unsigned long n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05001866extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001867extern int krcvqsset;
1868extern uint kdeth_qp;
1869extern uint loopback;
1870extern uint quick_linkup;
1871extern uint rcv_intr_timeout;
1872extern uint rcv_intr_count;
1873extern uint rcv_intr_dynamic;
1874extern ushort link_crc_mask;
1875
1876extern struct mutex hfi1_mutex;
1877
1878/* Number of seconds before our card status check... */
1879#define STATUS_TIMEOUT 60
1880
1881#define DRIVER_NAME "hfi1"
1882#define HFI1_USER_MINOR_BASE 0
1883#define HFI1_TRACE_MINOR 127
Mike Marciniszyn77241052015-07-30 15:17:43 -04001884#define HFI1_NMINORS 255
1885
1886#define PCI_VENDOR_ID_INTEL 0x8086
1887#define PCI_DEVICE_ID_INTEL0 0x24f0
1888#define PCI_DEVICE_ID_INTEL1 0x24f1
1889
1890#define HFI1_PKT_USER_SC_INTEGRITY \
1891 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001892 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
Mike Marciniszyn77241052015-07-30 15:17:43 -04001893 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
1894 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
1895
1896#define HFI1_PKT_KERNEL_SC_INTEGRITY \
1897 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
1898
1899static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
1900 u16 ctxt_type)
1901{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07001902 u64 base_sc_integrity;
1903
1904 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
1905 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
1906 return 0;
1907
1908 base_sc_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04001909 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1910 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1911 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1912 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1913 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1914 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
1915 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1916 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1917 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1918 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
1919 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1920 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1921 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
1922 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04001923 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
1924 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1925
1926 if (ctxt_type == SC_USER)
1927 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
1928 else
1929 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
1930
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07001931 /* turn on send-side job key checks if !A0 */
1932 if (!is_ax(dd))
1933 base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1934
Mike Marciniszyn77241052015-07-30 15:17:43 -04001935 return base_sc_integrity;
1936}
1937
1938static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
1939{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07001940 u64 base_sdma_integrity;
1941
1942 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
1943 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
1944 return 0;
1945
1946 base_sdma_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04001947 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04001948 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1949 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1950 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1951 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1952 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1953 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1954 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
1955 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1956 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1957 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
1958 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04001959 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
1960 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1961
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07001962 if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
1963 base_sdma_integrity |=
1964 SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
1965
1966 /* turn on send-side job key checks if !A0 */
1967 if (!is_ax(dd))
1968 base_sdma_integrity |=
1969 SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1970
Mike Marciniszyn77241052015-07-30 15:17:43 -04001971 return base_sdma_integrity;
1972}
1973
1974/*
1975 * hfi1_early_err is used (only!) to print early errors before devdata is
1976 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1977 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
1978 * the same as dd_dev_err, but is used when the message really needs
1979 * the IB port# to be definitive as to what's happening..
1980 */
1981#define hfi1_early_err(dev, fmt, ...) \
1982 dev_err(dev, fmt, ##__VA_ARGS__)
1983
1984#define hfi1_early_info(dev, fmt, ...) \
1985 dev_info(dev, fmt, ##__VA_ARGS__)
1986
1987#define dd_dev_emerg(dd, fmt, ...) \
1988 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
1989 get_unit_name((dd)->unit), ##__VA_ARGS__)
1990#define dd_dev_err(dd, fmt, ...) \
1991 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1992 get_unit_name((dd)->unit), ##__VA_ARGS__)
1993#define dd_dev_warn(dd, fmt, ...) \
1994 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
1995 get_unit_name((dd)->unit), ##__VA_ARGS__)
1996
1997#define dd_dev_warn_ratelimited(dd, fmt, ...) \
1998 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
1999 get_unit_name((dd)->unit), ##__VA_ARGS__)
2000
2001#define dd_dev_info(dd, fmt, ...) \
2002 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
2003 get_unit_name((dd)->unit), ##__VA_ARGS__)
2004
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002005#define dd_dev_info_ratelimited(dd, fmt, ...) \
2006 dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2007 get_unit_name((dd)->unit), ##__VA_ARGS__)
2008
Ira Weinya1edc182016-01-11 13:04:32 -05002009#define dd_dev_dbg(dd, fmt, ...) \
2010 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
2011 get_unit_name((dd)->unit), ##__VA_ARGS__)
2012
Mike Marciniszyn77241052015-07-30 15:17:43 -04002013#define hfi1_dev_porterr(dd, port, fmt, ...) \
Jakub Pawlakcde10af2016-05-12 10:23:35 -07002014 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
2015 get_unit_name((dd)->unit), (port), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002016
2017/*
2018 * this is used for formatting hw error messages...
2019 */
2020struct hfi1_hwerror_msgs {
2021 u64 mask;
2022 const char *msg;
2023 size_t sz;
2024};
2025
2026/* in intr.c... */
2027void hfi1_format_hwerrors(u64 hwerrs,
2028 const struct hfi1_hwerror_msgs *hwerrmsgs,
2029 size_t nhwerrmsgs, char *msg, size_t lmsg);
2030
2031#define USER_OPCODE_CHECK_VAL 0xC0
2032#define USER_OPCODE_CHECK_MASK 0xC0
2033#define OPCODE_CHECK_VAL_DISABLED 0x0
2034#define OPCODE_CHECK_MASK_DISABLED 0x0
2035
2036static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2037{
2038 struct hfi1_pportdata *ppd;
2039 int i;
2040
2041 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2042 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08002043 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002044
2045 ppd = (struct hfi1_pportdata *)(dd + 1);
2046 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002047 ppd->ibport_data.rvp.z_rc_acks =
2048 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2049 ppd->ibport_data.rvp.z_rc_qacks =
2050 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002051 }
2052}
2053
2054/* Control LED state */
2055static inline void setextled(struct hfi1_devdata *dd, u32 on)
2056{
2057 if (on)
2058 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2059 else
2060 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2061}
2062
Dean Luick765a6fa2016-03-05 08:50:06 -08002063/* return the i2c resource given the target */
2064static inline u32 i2c_target(u32 target)
2065{
2066 return target ? CR_I2C2 : CR_I2C1;
2067}
2068
2069/* return the i2c chain chip resource that this HFI uses for QSFP */
2070static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2071{
2072 return i2c_target(dd->hfi1_id);
2073}
2074
Easwar Hariharanfe4d9242016-10-17 04:19:47 -07002075/* Is this device integrated or discrete? */
2076static inline bool is_integrated(struct hfi1_devdata *dd)
2077{
2078 return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2079}
2080
Mike Marciniszyn77241052015-07-30 15:17:43 -04002081int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2082
Sebastian Sanchez462b6b22016-07-01 16:01:06 -07002083#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2084#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
2085
2086#define packettype_name(etype) { RHF_RCV_TYPE_##etype, #etype }
2087#define show_packettype(etype) \
2088__print_symbolic(etype, \
2089 packettype_name(EXPECTED), \
2090 packettype_name(EAGER), \
2091 packettype_name(IB), \
2092 packettype_name(ERROR), \
2093 packettype_name(BYPASS))
2094
2095#define ib_opcode_name(opcode) { IB_OPCODE_##opcode, #opcode }
2096#define show_ib_opcode(opcode) \
2097__print_symbolic(opcode, \
2098 ib_opcode_name(RC_SEND_FIRST), \
2099 ib_opcode_name(RC_SEND_MIDDLE), \
2100 ib_opcode_name(RC_SEND_LAST), \
2101 ib_opcode_name(RC_SEND_LAST_WITH_IMMEDIATE), \
2102 ib_opcode_name(RC_SEND_ONLY), \
2103 ib_opcode_name(RC_SEND_ONLY_WITH_IMMEDIATE), \
2104 ib_opcode_name(RC_RDMA_WRITE_FIRST), \
2105 ib_opcode_name(RC_RDMA_WRITE_MIDDLE), \
2106 ib_opcode_name(RC_RDMA_WRITE_LAST), \
2107 ib_opcode_name(RC_RDMA_WRITE_LAST_WITH_IMMEDIATE), \
2108 ib_opcode_name(RC_RDMA_WRITE_ONLY), \
2109 ib_opcode_name(RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE), \
2110 ib_opcode_name(RC_RDMA_READ_REQUEST), \
2111 ib_opcode_name(RC_RDMA_READ_RESPONSE_FIRST), \
2112 ib_opcode_name(RC_RDMA_READ_RESPONSE_MIDDLE), \
2113 ib_opcode_name(RC_RDMA_READ_RESPONSE_LAST), \
2114 ib_opcode_name(RC_RDMA_READ_RESPONSE_ONLY), \
2115 ib_opcode_name(RC_ACKNOWLEDGE), \
2116 ib_opcode_name(RC_ATOMIC_ACKNOWLEDGE), \
2117 ib_opcode_name(RC_COMPARE_SWAP), \
2118 ib_opcode_name(RC_FETCH_ADD), \
2119 ib_opcode_name(UC_SEND_FIRST), \
2120 ib_opcode_name(UC_SEND_MIDDLE), \
2121 ib_opcode_name(UC_SEND_LAST), \
2122 ib_opcode_name(UC_SEND_LAST_WITH_IMMEDIATE), \
2123 ib_opcode_name(UC_SEND_ONLY), \
2124 ib_opcode_name(UC_SEND_ONLY_WITH_IMMEDIATE), \
2125 ib_opcode_name(UC_RDMA_WRITE_FIRST), \
2126 ib_opcode_name(UC_RDMA_WRITE_MIDDLE), \
2127 ib_opcode_name(UC_RDMA_WRITE_LAST), \
2128 ib_opcode_name(UC_RDMA_WRITE_LAST_WITH_IMMEDIATE), \
2129 ib_opcode_name(UC_RDMA_WRITE_ONLY), \
2130 ib_opcode_name(UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE), \
2131 ib_opcode_name(UD_SEND_ONLY), \
2132 ib_opcode_name(UD_SEND_ONLY_WITH_IMMEDIATE), \
2133 ib_opcode_name(CNP))
Mike Marciniszyn77241052015-07-30 15:17:43 -04002134#endif /* _HFI1_KERNEL_H */