blob: 8bb66e8da945b152e4e1a61034173e15b3b27912 [file] [log] [blame]
Greg Kroah-Hartmane2be04c2017-11-01 15:09:13 +01001/* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
David Howells607ca462012-10-13 10:46:48 +01002/*
3 * Performance events:
4 *
5 * Copyright (C) 2008-2009, Thomas Gleixner <tglx@linutronix.de>
6 * Copyright (C) 2008-2011, Red Hat, Inc., Ingo Molnar
7 * Copyright (C) 2008-2011, Red Hat, Inc., Peter Zijlstra
8 *
9 * Data type definitions, declarations, prototypes.
10 *
11 * Started by: Thomas Gleixner and Ingo Molnar
12 *
13 * For licencing details see kernel-base/COPYING
14 */
15#ifndef _UAPI_LINUX_PERF_EVENT_H
16#define _UAPI_LINUX_PERF_EVENT_H
17
18#include <linux/types.h>
19#include <linux/ioctl.h>
20#include <asm/byteorder.h>
21
22/*
23 * User-space ABI bits:
24 */
25
26/*
27 * attr.type
28 */
29enum perf_type_id {
30 PERF_TYPE_HARDWARE = 0,
31 PERF_TYPE_SOFTWARE = 1,
32 PERF_TYPE_TRACEPOINT = 2,
33 PERF_TYPE_HW_CACHE = 3,
34 PERF_TYPE_RAW = 4,
35 PERF_TYPE_BREAKPOINT = 5,
36
37 PERF_TYPE_MAX, /* non-ABI */
38};
39
40/*
41 * Generalized performance event event_id types, used by the
42 * attr.event_id parameter of the sys_perf_event_open()
43 * syscall:
44 */
45enum perf_hw_id {
46 /*
47 * Common hardware events, generalized by the kernel:
48 */
49 PERF_COUNT_HW_CPU_CYCLES = 0,
50 PERF_COUNT_HW_INSTRUCTIONS = 1,
51 PERF_COUNT_HW_CACHE_REFERENCES = 2,
52 PERF_COUNT_HW_CACHE_MISSES = 3,
53 PERF_COUNT_HW_BRANCH_INSTRUCTIONS = 4,
54 PERF_COUNT_HW_BRANCH_MISSES = 5,
55 PERF_COUNT_HW_BUS_CYCLES = 6,
56 PERF_COUNT_HW_STALLED_CYCLES_FRONTEND = 7,
57 PERF_COUNT_HW_STALLED_CYCLES_BACKEND = 8,
58 PERF_COUNT_HW_REF_CPU_CYCLES = 9,
59
60 PERF_COUNT_HW_MAX, /* non-ABI */
61};
62
63/*
64 * Generalized hardware cache events:
65 *
66 * { L1-D, L1-I, LLC, ITLB, DTLB, BPU, NODE } x
67 * { read, write, prefetch } x
68 * { accesses, misses }
69 */
70enum perf_hw_cache_id {
71 PERF_COUNT_HW_CACHE_L1D = 0,
72 PERF_COUNT_HW_CACHE_L1I = 1,
73 PERF_COUNT_HW_CACHE_LL = 2,
74 PERF_COUNT_HW_CACHE_DTLB = 3,
75 PERF_COUNT_HW_CACHE_ITLB = 4,
76 PERF_COUNT_HW_CACHE_BPU = 5,
77 PERF_COUNT_HW_CACHE_NODE = 6,
78
79 PERF_COUNT_HW_CACHE_MAX, /* non-ABI */
80};
81
82enum perf_hw_cache_op_id {
83 PERF_COUNT_HW_CACHE_OP_READ = 0,
84 PERF_COUNT_HW_CACHE_OP_WRITE = 1,
85 PERF_COUNT_HW_CACHE_OP_PREFETCH = 2,
86
87 PERF_COUNT_HW_CACHE_OP_MAX, /* non-ABI */
88};
89
90enum perf_hw_cache_op_result_id {
91 PERF_COUNT_HW_CACHE_RESULT_ACCESS = 0,
92 PERF_COUNT_HW_CACHE_RESULT_MISS = 1,
93
94 PERF_COUNT_HW_CACHE_RESULT_MAX, /* non-ABI */
95};
96
97/*
98 * Special "software" events provided by the kernel, even if the hardware
99 * does not support performance events. These events measure various
100 * physical and sw events of the kernel (and allow the profiling of them as
101 * well):
102 */
103enum perf_sw_ids {
104 PERF_COUNT_SW_CPU_CLOCK = 0,
105 PERF_COUNT_SW_TASK_CLOCK = 1,
106 PERF_COUNT_SW_PAGE_FAULTS = 2,
107 PERF_COUNT_SW_CONTEXT_SWITCHES = 3,
108 PERF_COUNT_SW_CPU_MIGRATIONS = 4,
109 PERF_COUNT_SW_PAGE_FAULTS_MIN = 5,
110 PERF_COUNT_SW_PAGE_FAULTS_MAJ = 6,
111 PERF_COUNT_SW_ALIGNMENT_FAULTS = 7,
112 PERF_COUNT_SW_EMULATION_FAULTS = 8,
Adrian Hunterfa0097e2013-08-31 21:50:51 +0300113 PERF_COUNT_SW_DUMMY = 9,
Alexei Starovoitova43eec32015-10-20 20:02:34 -0700114 PERF_COUNT_SW_BPF_OUTPUT = 10,
David Howells607ca462012-10-13 10:46:48 +0100115
116 PERF_COUNT_SW_MAX, /* non-ABI */
117};
118
119/*
120 * Bits that can be set in attr.sample_type to request information
121 * in the overflow packets.
122 */
123enum perf_event_sample_format {
124 PERF_SAMPLE_IP = 1U << 0,
125 PERF_SAMPLE_TID = 1U << 1,
126 PERF_SAMPLE_TIME = 1U << 2,
127 PERF_SAMPLE_ADDR = 1U << 3,
128 PERF_SAMPLE_READ = 1U << 4,
129 PERF_SAMPLE_CALLCHAIN = 1U << 5,
130 PERF_SAMPLE_ID = 1U << 6,
131 PERF_SAMPLE_CPU = 1U << 7,
132 PERF_SAMPLE_PERIOD = 1U << 8,
133 PERF_SAMPLE_STREAM_ID = 1U << 9,
134 PERF_SAMPLE_RAW = 1U << 10,
135 PERF_SAMPLE_BRANCH_STACK = 1U << 11,
136 PERF_SAMPLE_REGS_USER = 1U << 12,
137 PERF_SAMPLE_STACK_USER = 1U << 13,
Andi Kleenc3feedf2013-01-24 16:10:28 +0100138 PERF_SAMPLE_WEIGHT = 1U << 14,
Stephane Eraniand6be9ad2013-01-24 16:10:31 +0100139 PERF_SAMPLE_DATA_SRC = 1U << 15,
Adrian Hunterff3d5272013-08-27 11:23:07 +0300140 PERF_SAMPLE_IDENTIFIER = 1U << 16,
Andi Kleenfdfbbd02013-09-20 07:40:39 -0700141 PERF_SAMPLE_TRANSACTION = 1U << 17,
Stephane Eranian60e23642014-09-24 13:48:37 +0200142 PERF_SAMPLE_REGS_INTR = 1U << 18,
Kan Liangfc7ce9c2017-08-28 20:52:49 -0400143 PERF_SAMPLE_PHYS_ADDR = 1U << 19,
David Howells607ca462012-10-13 10:46:48 +0100144
Kan Liangfc7ce9c2017-08-28 20:52:49 -0400145 PERF_SAMPLE_MAX = 1U << 20, /* non-ABI */
David Howells607ca462012-10-13 10:46:48 +0100146};
147
148/*
149 * values to program into branch_sample_type when PERF_SAMPLE_BRANCH is set
150 *
151 * If the user does not pass priv level information via branch_sample_type,
152 * the kernel uses the event's priv level. Branch and event priv levels do
153 * not have to match. Branch priv level is checked for permissions.
154 *
155 * The branch types can be combined, however BRANCH_ANY covers all types
156 * of branches and therefore it supersedes all the other types.
157 */
Yan, Zheng27ac9052014-11-04 21:55:57 -0500158enum perf_branch_sample_type_shift {
159 PERF_SAMPLE_BRANCH_USER_SHIFT = 0, /* user branches */
160 PERF_SAMPLE_BRANCH_KERNEL_SHIFT = 1, /* kernel branches */
161 PERF_SAMPLE_BRANCH_HV_SHIFT = 2, /* hypervisor branches */
162
163 PERF_SAMPLE_BRANCH_ANY_SHIFT = 3, /* any branch types */
164 PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT = 4, /* any call branch */
165 PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT = 5, /* any return branch */
166 PERF_SAMPLE_BRANCH_IND_CALL_SHIFT = 6, /* indirect calls */
167 PERF_SAMPLE_BRANCH_ABORT_TX_SHIFT = 7, /* transaction aborts */
168 PERF_SAMPLE_BRANCH_IN_TX_SHIFT = 8, /* in transaction */
169 PERF_SAMPLE_BRANCH_NO_TX_SHIFT = 9, /* not in transaction */
170 PERF_SAMPLE_BRANCH_COND_SHIFT = 10, /* conditional branches */
171
Peter Zijlstra2c44b192014-11-05 10:36:45 +0100172 PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT = 11, /* call/ret stack */
Stephane Eranianc9fdfa12015-05-14 23:09:58 +0200173 PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT = 12, /* indirect jumps */
Stephane Eranianc229bf92015-10-13 09:09:08 +0200174 PERF_SAMPLE_BRANCH_CALL_SHIFT = 13, /* direct call */
Peter Zijlstra2c44b192014-11-05 10:36:45 +0100175
Andi Kleenb16a5b52015-10-20 11:46:34 -0700176 PERF_SAMPLE_BRANCH_NO_FLAGS_SHIFT = 14, /* no flags */
177 PERF_SAMPLE_BRANCH_NO_CYCLES_SHIFT = 15, /* no cycles */
178
Jin Yaoeb0baf82017-07-18 20:13:09 +0800179 PERF_SAMPLE_BRANCH_TYPE_SAVE_SHIFT = 16, /* save branch type */
180
Yan, Zheng27ac9052014-11-04 21:55:57 -0500181 PERF_SAMPLE_BRANCH_MAX_SHIFT /* non-ABI */
182};
183
David Howells607ca462012-10-13 10:46:48 +0100184enum perf_branch_sample_type {
Yan, Zheng27ac9052014-11-04 21:55:57 -0500185 PERF_SAMPLE_BRANCH_USER = 1U << PERF_SAMPLE_BRANCH_USER_SHIFT,
186 PERF_SAMPLE_BRANCH_KERNEL = 1U << PERF_SAMPLE_BRANCH_KERNEL_SHIFT,
187 PERF_SAMPLE_BRANCH_HV = 1U << PERF_SAMPLE_BRANCH_HV_SHIFT,
David Howells607ca462012-10-13 10:46:48 +0100188
Yan, Zheng27ac9052014-11-04 21:55:57 -0500189 PERF_SAMPLE_BRANCH_ANY = 1U << PERF_SAMPLE_BRANCH_ANY_SHIFT,
Peter Zijlstra2c44b192014-11-05 10:36:45 +0100190 PERF_SAMPLE_BRANCH_ANY_CALL = 1U << PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT,
191 PERF_SAMPLE_BRANCH_ANY_RETURN = 1U << PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT,
192 PERF_SAMPLE_BRANCH_IND_CALL = 1U << PERF_SAMPLE_BRANCH_IND_CALL_SHIFT,
193 PERF_SAMPLE_BRANCH_ABORT_TX = 1U << PERF_SAMPLE_BRANCH_ABORT_TX_SHIFT,
Yan, Zheng27ac9052014-11-04 21:55:57 -0500194 PERF_SAMPLE_BRANCH_IN_TX = 1U << PERF_SAMPLE_BRANCH_IN_TX_SHIFT,
195 PERF_SAMPLE_BRANCH_NO_TX = 1U << PERF_SAMPLE_BRANCH_NO_TX_SHIFT,
196 PERF_SAMPLE_BRANCH_COND = 1U << PERF_SAMPLE_BRANCH_COND_SHIFT,
David Howells607ca462012-10-13 10:46:48 +0100197
Peter Zijlstra2c44b192014-11-05 10:36:45 +0100198 PERF_SAMPLE_BRANCH_CALL_STACK = 1U << PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT,
Stephane Eranianc9fdfa12015-05-14 23:09:58 +0200199 PERF_SAMPLE_BRANCH_IND_JUMP = 1U << PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT,
Stephane Eranianc229bf92015-10-13 09:09:08 +0200200 PERF_SAMPLE_BRANCH_CALL = 1U << PERF_SAMPLE_BRANCH_CALL_SHIFT,
Peter Zijlstra2c44b192014-11-05 10:36:45 +0100201
Andi Kleenb16a5b52015-10-20 11:46:34 -0700202 PERF_SAMPLE_BRANCH_NO_FLAGS = 1U << PERF_SAMPLE_BRANCH_NO_FLAGS_SHIFT,
203 PERF_SAMPLE_BRANCH_NO_CYCLES = 1U << PERF_SAMPLE_BRANCH_NO_CYCLES_SHIFT,
204
Jin Yaoeb0baf82017-07-18 20:13:09 +0800205 PERF_SAMPLE_BRANCH_TYPE_SAVE =
206 1U << PERF_SAMPLE_BRANCH_TYPE_SAVE_SHIFT,
207
Yan, Zheng27ac9052014-11-04 21:55:57 -0500208 PERF_SAMPLE_BRANCH_MAX = 1U << PERF_SAMPLE_BRANCH_MAX_SHIFT,
David Howells607ca462012-10-13 10:46:48 +0100209};
210
Jin Yaoeb0baf82017-07-18 20:13:09 +0800211/*
212 * Common flow change classification
213 */
214enum {
215 PERF_BR_UNKNOWN = 0, /* unknown */
216 PERF_BR_COND = 1, /* conditional */
217 PERF_BR_UNCOND = 2, /* unconditional */
218 PERF_BR_IND = 3, /* indirect */
219 PERF_BR_CALL = 4, /* function call */
220 PERF_BR_IND_CALL = 5, /* indirect function call */
221 PERF_BR_RET = 6, /* function return */
222 PERF_BR_SYSCALL = 7, /* syscall */
223 PERF_BR_SYSRET = 8, /* syscall return */
224 PERF_BR_COND_CALL = 9, /* conditional function call */
225 PERF_BR_COND_RET = 10, /* conditional function return */
226 PERF_BR_MAX,
227};
228
David Howells607ca462012-10-13 10:46:48 +0100229#define PERF_SAMPLE_BRANCH_PLM_ALL \
230 (PERF_SAMPLE_BRANCH_USER|\
231 PERF_SAMPLE_BRANCH_KERNEL|\
232 PERF_SAMPLE_BRANCH_HV)
233
234/*
235 * Values to determine ABI of the registers dump.
236 */
237enum perf_sample_regs_abi {
238 PERF_SAMPLE_REGS_ABI_NONE = 0,
239 PERF_SAMPLE_REGS_ABI_32 = 1,
240 PERF_SAMPLE_REGS_ABI_64 = 2,
241};
242
243/*
Andi Kleenfdfbbd02013-09-20 07:40:39 -0700244 * Values for the memory transaction event qualifier, mostly for
245 * abort events. Multiple bits can be set.
246 */
247enum {
248 PERF_TXN_ELISION = (1 << 0), /* From elision */
249 PERF_TXN_TRANSACTION = (1 << 1), /* From transaction */
250 PERF_TXN_SYNC = (1 << 2), /* Instruction is related */
251 PERF_TXN_ASYNC = (1 << 3), /* Instruction not related */
252 PERF_TXN_RETRY = (1 << 4), /* Retry possible */
253 PERF_TXN_CONFLICT = (1 << 5), /* Conflict abort */
254 PERF_TXN_CAPACITY_WRITE = (1 << 6), /* Capacity write abort */
255 PERF_TXN_CAPACITY_READ = (1 << 7), /* Capacity read abort */
256
257 PERF_TXN_MAX = (1 << 8), /* non-ABI */
258
259 /* bits 32..63 are reserved for the abort code */
260
261 PERF_TXN_ABORT_MASK = (0xffffffffULL << 32),
262 PERF_TXN_ABORT_SHIFT = 32,
263};
264
265/*
David Howells607ca462012-10-13 10:46:48 +0100266 * The format of the data returned by read() on a perf event fd,
267 * as specified by attr.read_format:
268 *
269 * struct read_format {
270 * { u64 value;
271 * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
272 * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
273 * { u64 id; } && PERF_FORMAT_ID
274 * } && !PERF_FORMAT_GROUP
275 *
276 * { u64 nr;
277 * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
278 * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
279 * { u64 value;
280 * { u64 id; } && PERF_FORMAT_ID
281 * } cntr[nr];
282 * } && PERF_FORMAT_GROUP
283 * };
284 */
285enum perf_event_read_format {
286 PERF_FORMAT_TOTAL_TIME_ENABLED = 1U << 0,
287 PERF_FORMAT_TOTAL_TIME_RUNNING = 1U << 1,
288 PERF_FORMAT_ID = 1U << 2,
289 PERF_FORMAT_GROUP = 1U << 3,
290
291 PERF_FORMAT_MAX = 1U << 4, /* non-ABI */
292};
293
294#define PERF_ATTR_SIZE_VER0 64 /* sizeof first published struct */
295#define PERF_ATTR_SIZE_VER1 72 /* add: config2 */
296#define PERF_ATTR_SIZE_VER2 80 /* add: branch_sample_type */
297#define PERF_ATTR_SIZE_VER3 96 /* add: sample_regs_user */
298 /* add: sample_stack_user */
Stephane Eranian60e23642014-09-24 13:48:37 +0200299#define PERF_ATTR_SIZE_VER4 104 /* add: sample_regs_intr */
Alexander Shishkin1a594132015-01-14 14:18:18 +0200300#define PERF_ATTR_SIZE_VER5 112 /* add: aux_watermark */
David Howells607ca462012-10-13 10:46:48 +0100301
302/*
303 * Hardware event_id to monitor via a performance monitoring event:
Arnaldo Carvalho de Melo97c79a32016-04-28 13:16:33 -0300304 *
305 * @sample_max_stack: Max number of frame pointers in a callchain,
306 * should be < /proc/sys/kernel/perf_event_max_stack
David Howells607ca462012-10-13 10:46:48 +0100307 */
308struct perf_event_attr {
309
310 /*
311 * Major type: hardware/software/tracepoint/etc.
312 */
313 __u32 type;
314
315 /*
316 * Size of the attr structure, for fwd/bwd compat.
317 */
318 __u32 size;
319
320 /*
321 * Type specific configuration information.
322 */
323 __u64 config;
324
325 union {
326 __u64 sample_period;
327 __u64 sample_freq;
328 };
329
330 __u64 sample_type;
331 __u64 read_format;
332
333 __u64 disabled : 1, /* off by default */
334 inherit : 1, /* children inherit it */
335 pinned : 1, /* must always be on PMU */
336 exclusive : 1, /* only group on PMU */
337 exclude_user : 1, /* don't count user */
338 exclude_kernel : 1, /* ditto kernel */
339 exclude_hv : 1, /* ditto hypervisor */
340 exclude_idle : 1, /* don't count when idle */
341 mmap : 1, /* include mmap data */
342 comm : 1, /* include comm data */
343 freq : 1, /* use freq, not period */
344 inherit_stat : 1, /* per task counts */
345 enable_on_exec : 1, /* next exec enables */
346 task : 1, /* trace fork/exit */
347 watermark : 1, /* wakeup_watermark */
348 /*
349 * precise_ip:
350 *
351 * 0 - SAMPLE_IP can have arbitrary skid
352 * 1 - SAMPLE_IP must have constant skid
353 * 2 - SAMPLE_IP requested to have 0 skid
354 * 3 - SAMPLE_IP must have 0 skid
355 *
356 * See also PERF_RECORD_MISC_EXACT_IP
357 */
358 precise_ip : 2, /* skid constraint */
359 mmap_data : 1, /* non-exec mmap data */
360 sample_id_all : 1, /* sample_type all events */
361
362 exclude_host : 1, /* don't count in host */
363 exclude_guest : 1, /* don't count in guest */
364
365 exclude_callchain_kernel : 1, /* exclude kernel callchains */
366 exclude_callchain_user : 1, /* exclude user callchains */
Stephane Eranian13d7a242013-08-21 12:10:24 +0200367 mmap2 : 1, /* include mmap with inode data */
Adrian Hunter82b89772014-05-28 11:45:04 +0300368 comm_exec : 1, /* flag comm events that are due to an exec */
Peter Zijlstra34f43922015-02-20 14:05:38 +0100369 use_clockid : 1, /* use @clockid for time fields */
Adrian Hunter45ac1402015-07-21 12:44:02 +0300370 context_switch : 1, /* context switch data */
Wang Nan9ecda412016-04-05 14:11:18 +0000371 write_backward : 1, /* Write ring buffer from end to beginning */
Hari Bathinie4222672017-03-08 02:11:36 +0530372 namespaces : 1, /* include namespaces data */
373 __reserved_1 : 35;
David Howells607ca462012-10-13 10:46:48 +0100374
375 union {
376 __u32 wakeup_events; /* wakeup every n events */
377 __u32 wakeup_watermark; /* bytes before wakeup */
378 };
379
380 __u32 bp_type;
381 union {
382 __u64 bp_addr;
383 __u64 config1; /* extension of config */
384 };
385 union {
386 __u64 bp_len;
387 __u64 config2; /* extension of config1 */
388 };
389 __u64 branch_sample_type; /* enum perf_branch_sample_type */
390
391 /*
392 * Defines set of user regs to dump on samples.
393 * See asm/perf_regs.h for details.
394 */
395 __u64 sample_regs_user;
396
397 /*
398 * Defines size of the user stack to dump on samples.
399 */
400 __u32 sample_stack_user;
401
Peter Zijlstra34f43922015-02-20 14:05:38 +0100402 __s32 clockid;
Stephane Eranian60e23642014-09-24 13:48:37 +0200403 /*
404 * Defines set of regs to dump for each sample
405 * state captured on:
406 * - precise = 0: PMU interrupt
407 * - precise > 0: sampled instruction
408 *
409 * See asm/perf_regs.h for details.
410 */
411 __u64 sample_regs_intr;
Alexander Shishkin1a594132015-01-14 14:18:18 +0200412
413 /*
414 * Wakeup watermark for AUX area
415 */
416 __u32 aux_watermark;
Arnaldo Carvalho de Melo97c79a32016-04-28 13:16:33 -0300417 __u16 sample_max_stack;
418 __u16 __reserved_2; /* align to __u64 */
David Howells607ca462012-10-13 10:46:48 +0100419};
420
421#define perf_flags(attr) (*(&(attr)->read_format + 1))
422
423/*
424 * Ioctls that can be done on a perf event fd:
425 */
426#define PERF_EVENT_IOC_ENABLE _IO ('$', 0)
427#define PERF_EVENT_IOC_DISABLE _IO ('$', 1)
428#define PERF_EVENT_IOC_REFRESH _IO ('$', 2)
429#define PERF_EVENT_IOC_RESET _IO ('$', 3)
430#define PERF_EVENT_IOC_PERIOD _IOW('$', 4, __u64)
431#define PERF_EVENT_IOC_SET_OUTPUT _IO ('$', 5)
432#define PERF_EVENT_IOC_SET_FILTER _IOW('$', 6, char *)
Vince Weavera8e01082013-09-17 14:53:41 -0400433#define PERF_EVENT_IOC_ID _IOR('$', 7, __u64 *)
Alexei Starovoitov25415172015-03-25 12:49:20 -0700434#define PERF_EVENT_IOC_SET_BPF _IOW('$', 8, __u32)
Wang Nan86e79722016-03-28 06:41:29 +0000435#define PERF_EVENT_IOC_PAUSE_OUTPUT _IOW('$', 9, __u32)
David Howells607ca462012-10-13 10:46:48 +0100436
437enum perf_event_ioc_flags {
438 PERF_IOC_FLAG_GROUP = 1U << 0,
439};
440
441/*
442 * Structure of the page that can be mapped via mmap
443 */
444struct perf_event_mmap_page {
445 __u32 version; /* version number of this structure */
446 __u32 compat_version; /* lowest version this is compat with */
447
448 /*
449 * Bits needed to read the hw events in user-space.
450 *
Andy Lutomirskib438b1a2014-10-02 22:16:36 -0700451 * u32 seq, time_mult, time_shift, index, width;
David Howells607ca462012-10-13 10:46:48 +0100452 * u64 count, enabled, running;
453 * u64 cyc, time_offset;
454 * s64 pmc = 0;
455 *
456 * do {
457 * seq = pc->lock;
458 * barrier()
459 *
460 * enabled = pc->time_enabled;
461 * running = pc->time_running;
462 *
463 * if (pc->cap_usr_time && enabled != running) {
464 * cyc = rdtsc();
465 * time_offset = pc->time_offset;
466 * time_mult = pc->time_mult;
467 * time_shift = pc->time_shift;
468 * }
469 *
Andy Lutomirskib438b1a2014-10-02 22:16:36 -0700470 * index = pc->index;
David Howells607ca462012-10-13 10:46:48 +0100471 * count = pc->offset;
Andy Lutomirskib438b1a2014-10-02 22:16:36 -0700472 * if (pc->cap_user_rdpmc && index) {
David Howells607ca462012-10-13 10:46:48 +0100473 * width = pc->pmc_width;
Andy Lutomirskib438b1a2014-10-02 22:16:36 -0700474 * pmc = rdpmc(index - 1);
David Howells607ca462012-10-13 10:46:48 +0100475 * }
476 *
477 * barrier();
478 * } while (pc->lock != seq);
479 *
480 * NOTE: for obvious reason this only works on self-monitoring
481 * processes.
482 */
483 __u32 lock; /* seqlock for synchronization */
484 __u32 index; /* hardware event identifier */
485 __s64 offset; /* add to hardware event value */
486 __u64 time_enabled; /* time event active */
487 __u64 time_running; /* time event on cpu */
488 union {
489 __u64 capabilities;
Adrian Hunter860f0852013-06-28 16:22:17 +0300490 struct {
Peter Zijlstrafa731582013-09-19 10:16:42 +0200491 __u64 cap_bit0 : 1, /* Always 0, deprecated, see commit 860f085b74e9 */
492 cap_bit0_is_deprecated : 1, /* Always 1, signals that bit 0 is zero */
493
494 cap_user_rdpmc : 1, /* The RDPMC instruction can be used to read counts */
495 cap_user_time : 1, /* The time_* fields are used */
496 cap_user_time_zero : 1, /* The time_zero field is used */
497 cap_____res : 59;
Adrian Hunter860f0852013-06-28 16:22:17 +0300498 };
David Howells607ca462012-10-13 10:46:48 +0100499 };
500
501 /*
Andy Lutomirskib438b1a2014-10-02 22:16:36 -0700502 * If cap_user_rdpmc this field provides the bit-width of the value
David Howells607ca462012-10-13 10:46:48 +0100503 * read using the rdpmc() or equivalent instruction. This can be used
504 * to sign extend the result like:
505 *
506 * pmc <<= 64 - width;
507 * pmc >>= 64 - width; // signed shift right
508 * count += pmc;
509 */
510 __u16 pmc_width;
511
512 /*
513 * If cap_usr_time the below fields can be used to compute the time
514 * delta since time_enabled (in ns) using rdtsc or similar.
515 *
516 * u64 quot, rem;
517 * u64 delta;
518 *
519 * quot = (cyc >> time_shift);
Adrian Hunterb9511cd2015-10-16 16:24:05 +0300520 * rem = cyc & (((u64)1 << time_shift) - 1);
David Howells607ca462012-10-13 10:46:48 +0100521 * delta = time_offset + quot * time_mult +
522 * ((rem * time_mult) >> time_shift);
523 *
524 * Where time_offset,time_mult,time_shift and cyc are read in the
525 * seqcount loop described above. This delta can then be added to
Andy Lutomirskib438b1a2014-10-02 22:16:36 -0700526 * enabled and possible running (if index), improving the scaling:
David Howells607ca462012-10-13 10:46:48 +0100527 *
528 * enabled += delta;
Andy Lutomirskib438b1a2014-10-02 22:16:36 -0700529 * if (index)
David Howells607ca462012-10-13 10:46:48 +0100530 * running += delta;
531 *
532 * quot = count / running;
533 * rem = count % running;
534 * count = quot * enabled + (rem * enabled) / running;
535 */
536 __u16 time_shift;
537 __u32 time_mult;
538 __u64 time_offset;
Adrian Hunterc73deb62013-06-28 16:22:18 +0300539 /*
540 * If cap_usr_time_zero, the hardware clock (e.g. TSC) can be calculated
541 * from sample timestamps.
542 *
543 * time = timestamp - time_zero;
544 * quot = time / time_mult;
545 * rem = time % time_mult;
546 * cyc = (quot << time_shift) + (rem << time_shift) / time_mult;
547 *
548 * And vice versa:
549 *
550 * quot = cyc >> time_shift;
Adrian Hunterb9511cd2015-10-16 16:24:05 +0300551 * rem = cyc & (((u64)1 << time_shift) - 1);
Adrian Hunterc73deb62013-06-28 16:22:18 +0300552 * timestamp = time_zero + quot * time_mult +
553 * ((rem * time_mult) >> time_shift);
554 */
555 __u64 time_zero;
Peter Zijlstrafa731582013-09-19 10:16:42 +0200556 __u32 size; /* Header size up to __reserved[] fields. */
David Howells607ca462012-10-13 10:46:48 +0100557
558 /*
559 * Hole for extension of the self monitor capabilities
560 */
561
Peter Zijlstrafa731582013-09-19 10:16:42 +0200562 __u8 __reserved[118*8+4]; /* align to 1k. */
David Howells607ca462012-10-13 10:46:48 +0100563
564 /*
565 * Control data for the mmap() data buffer.
566 *
Peter Zijlstrabf378d32013-10-28 13:55:29 +0100567 * User-space reading the @data_head value should issue an smp_rmb(),
568 * after reading this value.
David Howells607ca462012-10-13 10:46:48 +0100569 *
570 * When the mapping is PROT_WRITE the @data_tail value should be
Peter Zijlstrabf378d32013-10-28 13:55:29 +0100571 * written by userspace to reflect the last read data, after issueing
572 * an smp_mb() to separate the data read from the ->data_tail store.
573 * In this case the kernel will not over-write unread data.
574 *
575 * See perf_output_put_handle() for the data ordering.
Alexander Shishkine8c6dea2015-01-14 14:18:10 +0200576 *
577 * data_{offset,size} indicate the location and size of the perf record
578 * buffer within the mmapped area.
David Howells607ca462012-10-13 10:46:48 +0100579 */
580 __u64 data_head; /* head in the data section */
581 __u64 data_tail; /* user-space written tail */
Alexander Shishkine8c6dea2015-01-14 14:18:10 +0200582 __u64 data_offset; /* where the buffer starts */
583 __u64 data_size; /* data buffer size */
Peter Zijlstra45bfb2e2015-01-14 14:18:11 +0200584
585 /*
586 * AUX area is defined by aux_{offset,size} fields that should be set
587 * by the userspace, so that
588 *
589 * aux_offset >= data_offset + data_size
590 *
591 * prior to mmap()ing it. Size of the mmap()ed area should be aux_size.
592 *
593 * Ring buffer pointers aux_{head,tail} have the same semantics as
594 * data_{head,tail} and same ordering rules apply.
595 */
596 __u64 aux_head;
597 __u64 aux_tail;
598 __u64 aux_offset;
599 __u64 aux_size;
David Howells607ca462012-10-13 10:46:48 +0100600};
601
602#define PERF_RECORD_MISC_CPUMODE_MASK (7 << 0)
603#define PERF_RECORD_MISC_CPUMODE_UNKNOWN (0 << 0)
604#define PERF_RECORD_MISC_KERNEL (1 << 0)
605#define PERF_RECORD_MISC_USER (2 << 0)
606#define PERF_RECORD_MISC_HYPERVISOR (3 << 0)
607#define PERF_RECORD_MISC_GUEST_KERNEL (4 << 0)
608#define PERF_RECORD_MISC_GUEST_USER (5 << 0)
609
Adrian Hunter82b89772014-05-28 11:45:04 +0300610/*
Kan Liang930e6fc2015-06-17 09:51:10 -0400611 * Indicates that /proc/PID/maps parsing are truncated by time out.
612 */
613#define PERF_RECORD_MISC_PROC_MAP_PARSE_TIMEOUT (1 << 12)
614/*
Adrian Hunter82b89772014-05-28 11:45:04 +0300615 * PERF_RECORD_MISC_MMAP_DATA and PERF_RECORD_MISC_COMM_EXEC are used on
616 * different events so can reuse the same bit position.
Adrian Hunter45ac1402015-07-21 12:44:02 +0300617 * Ditto PERF_RECORD_MISC_SWITCH_OUT.
Adrian Hunter82b89772014-05-28 11:45:04 +0300618 */
Stephane Eranian2fe85422013-01-24 16:10:39 +0100619#define PERF_RECORD_MISC_MMAP_DATA (1 << 13)
Adrian Hunter82b89772014-05-28 11:45:04 +0300620#define PERF_RECORD_MISC_COMM_EXEC (1 << 13)
Adrian Hunter45ac1402015-07-21 12:44:02 +0300621#define PERF_RECORD_MISC_SWITCH_OUT (1 << 13)
David Howells607ca462012-10-13 10:46:48 +0100622/*
623 * Indicates that the content of PERF_SAMPLE_IP points to
624 * the actual instruction that triggered the event. See also
625 * perf_event_attr::precise_ip.
626 */
627#define PERF_RECORD_MISC_EXACT_IP (1 << 14)
628/*
629 * Reserve the last bit to indicate some extended misc field
630 */
631#define PERF_RECORD_MISC_EXT_RESERVED (1 << 15)
632
633struct perf_event_header {
634 __u32 type;
635 __u16 misc;
636 __u16 size;
637};
638
Hari Bathinie4222672017-03-08 02:11:36 +0530639struct perf_ns_link_info {
640 __u64 dev;
641 __u64 ino;
642};
643
644enum {
645 NET_NS_INDEX = 0,
646 UTS_NS_INDEX = 1,
647 IPC_NS_INDEX = 2,
648 PID_NS_INDEX = 3,
649 USER_NS_INDEX = 4,
650 MNT_NS_INDEX = 5,
651 CGROUP_NS_INDEX = 6,
652
653 NR_NAMESPACES, /* number of available namespaces */
654};
655
David Howells607ca462012-10-13 10:46:48 +0100656enum perf_event_type {
657
658 /*
659 * If perf_event_attr.sample_id_all is set then all event types will
660 * have the sample_type selected fields related to where/when
Adrian Hunterff3d5272013-08-27 11:23:07 +0300661 * (identity) an event took place (TID, TIME, ID, STREAM_ID, CPU,
662 * IDENTIFIER) described in PERF_RECORD_SAMPLE below, it will be stashed
663 * just after the perf_event_header and the fields already present for
664 * the existing fields, i.e. at the end of the payload. That way a newer
665 * perf.data file will be supported by older perf tools, with these new
666 * optional fields being ignored.
David Howells607ca462012-10-13 10:46:48 +0100667 *
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200668 * struct sample_id {
669 * { u32 pid, tid; } && PERF_SAMPLE_TID
670 * { u64 time; } && PERF_SAMPLE_TIME
671 * { u64 id; } && PERF_SAMPLE_ID
672 * { u64 stream_id;} && PERF_SAMPLE_STREAM_ID
673 * { u32 cpu, res; } && PERF_SAMPLE_CPU
Adrian Hunterff3d5272013-08-27 11:23:07 +0300674 * { u64 id; } && PERF_SAMPLE_IDENTIFIER
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200675 * } && perf_event_attr::sample_id_all
Adrian Hunterff3d5272013-08-27 11:23:07 +0300676 *
677 * Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID. The
678 * advantage of PERF_SAMPLE_IDENTIFIER is that its position is fixed
679 * relative to header.size.
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200680 */
681
682 /*
David Howells607ca462012-10-13 10:46:48 +0100683 * The MMAP events record the PROT_EXEC mappings so that we can
684 * correlate userspace IPs to code. They have the following structure:
685 *
686 * struct {
687 * struct perf_event_header header;
688 *
689 * u32 pid, tid;
690 * u64 addr;
691 * u64 len;
692 * u64 pgoff;
693 * char filename[];
Peter Zijlstrac5eccee2013-09-13 23:39:17 +0200694 * struct sample_id sample_id;
David Howells607ca462012-10-13 10:46:48 +0100695 * };
696 */
697 PERF_RECORD_MMAP = 1,
698
699 /*
700 * struct {
701 * struct perf_event_header header;
702 * u64 id;
703 * u64 lost;
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200704 * struct sample_id sample_id;
David Howells607ca462012-10-13 10:46:48 +0100705 * };
706 */
707 PERF_RECORD_LOST = 2,
708
709 /*
710 * struct {
711 * struct perf_event_header header;
712 *
713 * u32 pid, tid;
714 * char comm[];
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200715 * struct sample_id sample_id;
David Howells607ca462012-10-13 10:46:48 +0100716 * };
717 */
718 PERF_RECORD_COMM = 3,
719
720 /*
721 * struct {
722 * struct perf_event_header header;
723 * u32 pid, ppid;
724 * u32 tid, ptid;
725 * u64 time;
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200726 * struct sample_id sample_id;
David Howells607ca462012-10-13 10:46:48 +0100727 * };
728 */
729 PERF_RECORD_EXIT = 4,
730
731 /*
732 * struct {
733 * struct perf_event_header header;
734 * u64 time;
735 * u64 id;
736 * u64 stream_id;
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200737 * struct sample_id sample_id;
David Howells607ca462012-10-13 10:46:48 +0100738 * };
739 */
740 PERF_RECORD_THROTTLE = 5,
741 PERF_RECORD_UNTHROTTLE = 6,
742
743 /*
744 * struct {
745 * struct perf_event_header header;
746 * u32 pid, ppid;
747 * u32 tid, ptid;
748 * u64 time;
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200749 * struct sample_id sample_id;
David Howells607ca462012-10-13 10:46:48 +0100750 * };
751 */
752 PERF_RECORD_FORK = 7,
753
754 /*
755 * struct {
756 * struct perf_event_header header;
757 * u32 pid, tid;
758 *
759 * struct read_format values;
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200760 * struct sample_id sample_id;
David Howells607ca462012-10-13 10:46:48 +0100761 * };
762 */
763 PERF_RECORD_READ = 8,
764
765 /*
766 * struct {
767 * struct perf_event_header header;
768 *
Adrian Hunterff3d5272013-08-27 11:23:07 +0300769 * #
770 * # Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID.
771 * # The advantage of PERF_SAMPLE_IDENTIFIER is that its position
772 * # is fixed relative to header.
773 * #
774 *
775 * { u64 id; } && PERF_SAMPLE_IDENTIFIER
David Howells607ca462012-10-13 10:46:48 +0100776 * { u64 ip; } && PERF_SAMPLE_IP
777 * { u32 pid, tid; } && PERF_SAMPLE_TID
778 * { u64 time; } && PERF_SAMPLE_TIME
779 * { u64 addr; } && PERF_SAMPLE_ADDR
780 * { u64 id; } && PERF_SAMPLE_ID
781 * { u64 stream_id;} && PERF_SAMPLE_STREAM_ID
782 * { u32 cpu, res; } && PERF_SAMPLE_CPU
783 * { u64 period; } && PERF_SAMPLE_PERIOD
784 *
785 * { struct read_format values; } && PERF_SAMPLE_READ
786 *
787 * { u64 nr,
788 * u64 ips[nr]; } && PERF_SAMPLE_CALLCHAIN
789 *
790 * #
791 * # The RAW record below is opaque data wrt the ABI
792 * #
793 * # That is, the ABI doesn't make any promises wrt to
794 * # the stability of its content, it may vary depending
795 * # on event, hardware, kernel version and phase of
796 * # the moon.
797 * #
798 * # In other words, PERF_SAMPLE_RAW contents are not an ABI.
799 * #
800 *
801 * { u32 size;
802 * char data[size];}&& PERF_SAMPLE_RAW
803 *
Vince Weaverb878e7f2013-01-08 14:44:25 -0500804 * { u64 nr;
805 * { u64 from, to, flags } lbr[nr];} && PERF_SAMPLE_BRANCH_STACK
David Howells607ca462012-10-13 10:46:48 +0100806 *
807 * { u64 abi; # enum perf_sample_regs_abi
808 * u64 regs[weight(mask)]; } && PERF_SAMPLE_REGS_USER
809 *
810 * { u64 size;
811 * char data[size];
812 * u64 dyn_size; } && PERF_SAMPLE_STACK_USER
Andi Kleenc3feedf2013-01-24 16:10:28 +0100813 *
814 * { u64 weight; } && PERF_SAMPLE_WEIGHT
Peter Zijlstraa5cdd402013-07-16 17:09:07 +0200815 * { u64 data_src; } && PERF_SAMPLE_DATA_SRC
Vince Weaver189b84f2013-12-13 15:52:25 -0500816 * { u64 transaction; } && PERF_SAMPLE_TRANSACTION
Stephane Eranian60e23642014-09-24 13:48:37 +0200817 * { u64 abi; # enum perf_sample_regs_abi
818 * u64 regs[weight(mask)]; } && PERF_SAMPLE_REGS_INTR
Kan Liangfc7ce9c2017-08-28 20:52:49 -0400819 * { u64 phys_addr;} && PERF_SAMPLE_PHYS_ADDR
David Howells607ca462012-10-13 10:46:48 +0100820 * };
821 */
822 PERF_RECORD_SAMPLE = 9,
823
Stephane Eranian13d7a242013-08-21 12:10:24 +0200824 /*
825 * The MMAP2 records are an augmented version of MMAP, they add
826 * maj, min, ino numbers to be used to uniquely identify each mapping
827 *
828 * struct {
829 * struct perf_event_header header;
830 *
831 * u32 pid, tid;
832 * u64 addr;
833 * u64 len;
834 * u64 pgoff;
835 * u32 maj;
836 * u32 min;
837 * u64 ino;
838 * u64 ino_generation;
Peter Zijlstraf972eb62014-05-19 15:13:47 -0400839 * u32 prot, flags;
Stephane Eranian13d7a242013-08-21 12:10:24 +0200840 * char filename[];
841 * struct sample_id sample_id;
842 * };
843 */
844 PERF_RECORD_MMAP2 = 10,
845
Alexander Shishkin68db7e92015-01-14 14:18:15 +0200846 /*
847 * Records that new data landed in the AUX buffer part.
848 *
849 * struct {
850 * struct perf_event_header header;
851 *
852 * u64 aux_offset;
853 * u64 aux_size;
854 * u64 flags;
855 * struct sample_id sample_id;
856 * };
857 */
858 PERF_RECORD_AUX = 11,
859
Alexander Shishkinec0d7722015-01-14 14:18:23 +0200860 /*
861 * Indicates that instruction trace has started
862 *
863 * struct {
864 * struct perf_event_header header;
865 * u32 pid;
866 * u32 tid;
Jiri Olsa81df9782018-01-07 17:03:48 +0100867 * struct sample_id sample_id;
Alexander Shishkinec0d7722015-01-14 14:18:23 +0200868 * };
869 */
870 PERF_RECORD_ITRACE_START = 12,
871
Kan Liangf38b0db2015-05-10 15:13:14 -0400872 /*
873 * Records the dropped/lost sample number.
874 *
875 * struct {
876 * struct perf_event_header header;
877 *
878 * u64 lost;
879 * struct sample_id sample_id;
880 * };
881 */
882 PERF_RECORD_LOST_SAMPLES = 13,
883
Adrian Hunter45ac1402015-07-21 12:44:02 +0300884 /*
885 * Records a context switch in or out (flagged by
886 * PERF_RECORD_MISC_SWITCH_OUT). See also
887 * PERF_RECORD_SWITCH_CPU_WIDE.
888 *
889 * struct {
890 * struct perf_event_header header;
891 * struct sample_id sample_id;
892 * };
893 */
894 PERF_RECORD_SWITCH = 14,
895
896 /*
897 * CPU-wide version of PERF_RECORD_SWITCH with next_prev_pid and
898 * next_prev_tid that are the next (switching out) or previous
899 * (switching in) pid/tid.
900 *
901 * struct {
902 * struct perf_event_header header;
903 * u32 next_prev_pid;
904 * u32 next_prev_tid;
905 * struct sample_id sample_id;
906 * };
907 */
908 PERF_RECORD_SWITCH_CPU_WIDE = 15,
909
Hari Bathinie4222672017-03-08 02:11:36 +0530910 /*
911 * struct {
912 * struct perf_event_header header;
913 * u32 pid;
914 * u32 tid;
915 * u64 nr_namespaces;
916 * { u64 dev, inode; } [nr_namespaces];
917 * struct sample_id sample_id;
918 * };
919 */
920 PERF_RECORD_NAMESPACES = 16,
921
David Howells607ca462012-10-13 10:46:48 +0100922 PERF_RECORD_MAX, /* non-ABI */
923};
924
925#define PERF_MAX_STACK_DEPTH 127
Arnaldo Carvalho de Meloc85b0332016-05-12 13:06:21 -0300926#define PERF_MAX_CONTEXTS_PER_STACK 8
David Howells607ca462012-10-13 10:46:48 +0100927
928enum perf_callchain_context {
929 PERF_CONTEXT_HV = (__u64)-32,
930 PERF_CONTEXT_KERNEL = (__u64)-128,
931 PERF_CONTEXT_USER = (__u64)-512,
932
933 PERF_CONTEXT_GUEST = (__u64)-2048,
934 PERF_CONTEXT_GUEST_KERNEL = (__u64)-2176,
935 PERF_CONTEXT_GUEST_USER = (__u64)-2560,
936
937 PERF_CONTEXT_MAX = (__u64)-4095,
938};
939
Alexander Shishkin68db7e92015-01-14 14:18:15 +0200940/**
941 * PERF_RECORD_AUX::flags bits
942 */
943#define PERF_AUX_FLAG_TRUNCATED 0x01 /* record was truncated to fit */
Alexander Shishkin2023a0d2015-01-14 14:18:17 +0200944#define PERF_AUX_FLAG_OVERWRITE 0x02 /* snapshot from overwrite mode */
Alexander Shishkinae0c2d92017-02-20 15:33:51 +0200945#define PERF_AUX_FLAG_PARTIAL 0x04 /* record contains gaps */
Will Deacon085b3062016-09-23 14:05:12 +0100946#define PERF_AUX_FLAG_COLLISION 0x08 /* sample collided with another */
Alexander Shishkin68db7e92015-01-14 14:18:15 +0200947
Peter Zijlstra643fd0b2014-04-23 12:22:54 +0200948#define PERF_FLAG_FD_NO_GROUP (1UL << 0)
949#define PERF_FLAG_FD_OUTPUT (1UL << 1)
950#define PERF_FLAG_PID_CGROUP (1UL << 2) /* pid=cgroup id, per-cpu mode only */
951#define PERF_FLAG_FD_CLOEXEC (1UL << 3) /* O_CLOEXEC */
David Howells607ca462012-10-13 10:46:48 +0100952
Sukadev Bhattiprolu8c5073d2017-04-11 07:21:05 +0530953#if defined(__LITTLE_ENDIAN_BITFIELD)
Stephane Eraniand6be9ad2013-01-24 16:10:31 +0100954union perf_mem_data_src {
955 __u64 val;
956 struct {
957 __u64 mem_op:5, /* type of opcode */
958 mem_lvl:14, /* memory hierarchy level */
959 mem_snoop:5, /* snoop mode */
960 mem_lock:2, /* lock instr */
961 mem_dtlb:7, /* tlb access */
Andi Kleen6ae5fa62017-08-16 15:21:54 -0700962 mem_lvl_num:4, /* memory hierarchy level number */
963 mem_remote:1, /* remote */
964 mem_snoopx:2, /* snoop mode, ext */
965 mem_rsvd:24;
Stephane Eraniand6be9ad2013-01-24 16:10:31 +0100966 };
967};
Sukadev Bhattiprolu8c5073d2017-04-11 07:21:05 +0530968#elif defined(__BIG_ENDIAN_BITFIELD)
969union perf_mem_data_src {
970 __u64 val;
971 struct {
Andi Kleen6ae5fa62017-08-16 15:21:54 -0700972 __u64 mem_rsvd:24,
973 mem_snoopx:2, /* snoop mode, ext */
974 mem_remote:1, /* remote */
975 mem_lvl_num:4, /* memory hierarchy level number */
Sukadev Bhattiprolu8c5073d2017-04-11 07:21:05 +0530976 mem_dtlb:7, /* tlb access */
977 mem_lock:2, /* lock instr */
978 mem_snoop:5, /* snoop mode */
979 mem_lvl:14, /* memory hierarchy level */
980 mem_op:5; /* type of opcode */
981 };
982};
983#else
984#error "Unknown endianness"
985#endif
Stephane Eraniand6be9ad2013-01-24 16:10:31 +0100986
987/* type of opcode (load/store/prefetch,code) */
988#define PERF_MEM_OP_NA 0x01 /* not available */
989#define PERF_MEM_OP_LOAD 0x02 /* load instruction */
990#define PERF_MEM_OP_STORE 0x04 /* store instruction */
991#define PERF_MEM_OP_PFETCH 0x08 /* prefetch */
992#define PERF_MEM_OP_EXEC 0x10 /* code (execution) */
993#define PERF_MEM_OP_SHIFT 0
994
995/* memory hierarchy (memory level, hit or miss) */
996#define PERF_MEM_LVL_NA 0x01 /* not available */
997#define PERF_MEM_LVL_HIT 0x02 /* hit level */
998#define PERF_MEM_LVL_MISS 0x04 /* miss level */
999#define PERF_MEM_LVL_L1 0x08 /* L1 */
1000#define PERF_MEM_LVL_LFB 0x10 /* Line Fill Buffer */
Stephane Eraniancc2f5a82013-04-05 16:49:41 +02001001#define PERF_MEM_LVL_L2 0x20 /* L2 */
1002#define PERF_MEM_LVL_L3 0x40 /* L3 */
Stephane Eraniand6be9ad2013-01-24 16:10:31 +01001003#define PERF_MEM_LVL_LOC_RAM 0x80 /* Local DRAM */
1004#define PERF_MEM_LVL_REM_RAM1 0x100 /* Remote DRAM (1 hop) */
1005#define PERF_MEM_LVL_REM_RAM2 0x200 /* Remote DRAM (2 hops) */
1006#define PERF_MEM_LVL_REM_CCE1 0x400 /* Remote Cache (1 hop) */
1007#define PERF_MEM_LVL_REM_CCE2 0x800 /* Remote Cache (2 hops) */
1008#define PERF_MEM_LVL_IO 0x1000 /* I/O memory */
1009#define PERF_MEM_LVL_UNC 0x2000 /* Uncached memory */
1010#define PERF_MEM_LVL_SHIFT 5
1011
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001012#define PERF_MEM_REMOTE_REMOTE 0x01 /* Remote */
1013#define PERF_MEM_REMOTE_SHIFT 37
1014
1015#define PERF_MEM_LVLNUM_L1 0x01 /* L1 */
1016#define PERF_MEM_LVLNUM_L2 0x02 /* L2 */
1017#define PERF_MEM_LVLNUM_L3 0x03 /* L3 */
1018#define PERF_MEM_LVLNUM_L4 0x04 /* L4 */
1019/* 5-0xa available */
1020#define PERF_MEM_LVLNUM_ANY_CACHE 0x0b /* Any cache */
1021#define PERF_MEM_LVLNUM_LFB 0x0c /* LFB */
1022#define PERF_MEM_LVLNUM_RAM 0x0d /* RAM */
1023#define PERF_MEM_LVLNUM_PMEM 0x0e /* PMEM */
1024#define PERF_MEM_LVLNUM_NA 0x0f /* N/A */
1025
1026#define PERF_MEM_LVLNUM_SHIFT 33
1027
Stephane Eraniand6be9ad2013-01-24 16:10:31 +01001028/* snoop mode */
1029#define PERF_MEM_SNOOP_NA 0x01 /* not available */
1030#define PERF_MEM_SNOOP_NONE 0x02 /* no snoop */
1031#define PERF_MEM_SNOOP_HIT 0x04 /* snoop hit */
1032#define PERF_MEM_SNOOP_MISS 0x08 /* snoop miss */
1033#define PERF_MEM_SNOOP_HITM 0x10 /* snoop hit modified */
1034#define PERF_MEM_SNOOP_SHIFT 19
1035
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001036#define PERF_MEM_SNOOPX_FWD 0x01 /* forward */
1037/* 1 free */
1038#define PERF_MEM_SNOOPX_SHIFT 37
1039
Stephane Eraniand6be9ad2013-01-24 16:10:31 +01001040/* locked instruction */
1041#define PERF_MEM_LOCK_NA 0x01 /* not available */
1042#define PERF_MEM_LOCK_LOCKED 0x02 /* locked transaction */
1043#define PERF_MEM_LOCK_SHIFT 24
1044
1045/* TLB access */
1046#define PERF_MEM_TLB_NA 0x01 /* not available */
1047#define PERF_MEM_TLB_HIT 0x02 /* hit level */
1048#define PERF_MEM_TLB_MISS 0x04 /* miss level */
1049#define PERF_MEM_TLB_L1 0x08 /* L1 */
1050#define PERF_MEM_TLB_L2 0x10 /* L2 */
1051#define PERF_MEM_TLB_WK 0x20 /* Hardware Walker*/
1052#define PERF_MEM_TLB_OS 0x40 /* OS fault handler */
1053#define PERF_MEM_TLB_SHIFT 26
1054
1055#define PERF_MEM_S(a, s) \
Mike Frysinger0d9dfc22014-01-23 15:54:11 -08001056 (((__u64)PERF_MEM_##a##_##s) << PERF_MEM_##a##_SHIFT)
Stephane Eraniand6be9ad2013-01-24 16:10:31 +01001057
Vince Weaver274481d2013-08-23 15:51:03 -04001058/*
1059 * single taken branch record layout:
1060 *
1061 * from: source instruction (may not always be a branch insn)
1062 * to: branch target
1063 * mispred: branch target was mispredicted
1064 * predicted: branch target was predicted
1065 *
1066 * support for mispred, predicted is optional. In case it
1067 * is not supported mispred = predicted = 0.
1068 *
1069 * in_tx: running in a hardware transaction
1070 * abort: aborting a hardware transaction
Andi Kleen71ef3c62015-05-10 12:22:42 -07001071 * cycles: cycles from last branch (or 0 if not supported)
Jin Yaoeb0baf82017-07-18 20:13:09 +08001072 * type: branch type
Vince Weaver274481d2013-08-23 15:51:03 -04001073 */
1074struct perf_branch_entry {
1075 __u64 from;
1076 __u64 to;
1077 __u64 mispred:1, /* target mispredicted */
1078 predicted:1,/* target predicted */
1079 in_tx:1, /* in transaction */
1080 abort:1, /* transaction abort */
Andi Kleen71ef3c62015-05-10 12:22:42 -07001081 cycles:16, /* cycle count to last branch */
Jin Yaoeb0baf82017-07-18 20:13:09 +08001082 type:4, /* branch type */
1083 reserved:40;
Vince Weaver274481d2013-08-23 15:51:03 -04001084};
1085
David Howells607ca462012-10-13 10:46:48 +01001086#endif /* _UAPI_LINUX_PERF_EVENT_H */