blob: 7f01f6f60b870374506131eaa13adb2b54a5facb [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
Mark Rutlandd39976f2014-09-29 17:15:32 +010010 * on the x86 code.
Jamie Iles1b8873a2010-02-02 20:25:44 +010011 */
12#define pr_fmt(fmt) "hw perfevents: " fmt
13
Mark Rutland74cf0bc2015-05-26 17:23:39 +010014#include <linux/bitmap.h>
Mark Rutlandcc88116d2015-05-13 17:12:25 +010015#include <linux/cpumask.h>
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +000016#include <linux/cpu_pm.h>
Mark Rutland74cf0bc2015-05-26 17:23:39 +010017#include <linux/export.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010018#include <linux/kernel.h>
Mark Rutlandfa8ad782015-07-06 12:23:53 +010019#include <linux/perf/arm_pmu.h>
Mark Rutland74cf0bc2015-05-26 17:23:39 +010020#include <linux/slab.h>
Ingo Molnare6017572017-02-01 16:36:40 +010021#include <linux/sched/clock.h>
Mark Rutland74cf0bc2015-05-26 17:23:39 +010022#include <linux/spinlock.h>
Stephen Boydbbd64552014-02-07 21:01:19 +000023#include <linux/irq.h>
24#include <linux/irqdesc.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010025
Jamie Iles1b8873a2010-02-02 20:25:44 +010026#include <asm/irq_regs.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010027
Mark Rutland84b4be52017-12-12 16:56:06 +000028static DEFINE_PER_CPU(struct arm_pmu *, cpu_armpmu);
29static DEFINE_PER_CPU(int, cpu_irq);
30
Suzuki K Poulosee2da97d2018-07-10 09:58:00 +010031static inline u64 arm_pmu_event_max_period(struct perf_event *event)
Suzuki K Poulose8d3e9942018-07-10 09:57:58 +010032{
Suzuki K Poulosee2da97d2018-07-10 09:58:00 +010033 if (event->hw.flags & ARMPMU_EVT_64BIT)
34 return GENMASK_ULL(63, 0);
35 else
36 return GENMASK_ULL(31, 0);
Suzuki K Poulose8d3e9942018-07-10 09:57:58 +010037}
38
Jamie Iles1b8873a2010-02-02 20:25:44 +010039static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010040armpmu_map_cache_event(const unsigned (*cache_map)
41 [PERF_COUNT_HW_CACHE_MAX]
42 [PERF_COUNT_HW_CACHE_OP_MAX]
43 [PERF_COUNT_HW_CACHE_RESULT_MAX],
44 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +010045{
46 unsigned int cache_type, cache_op, cache_result, ret;
47
48 cache_type = (config >> 0) & 0xff;
49 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
50 return -EINVAL;
51
52 cache_op = (config >> 8) & 0xff;
53 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
54 return -EINVAL;
55
56 cache_result = (config >> 16) & 0xff;
57 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
58 return -EINVAL;
59
Will Deacon6c833bb2017-08-08 16:58:33 +010060 if (!cache_map)
61 return -ENOENT;
62
Mark Rutlande1f431b2011-04-28 15:47:10 +010063 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +010064
65 if (ret == CACHE_OP_UNSUPPORTED)
66 return -ENOENT;
67
68 return ret;
69}
70
71static int
Will Deacon6dbc0022012-07-29 12:36:28 +010072armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +000073{
Stephen Boydd9f96632013-08-08 18:41:59 +010074 int mapping;
75
76 if (config >= PERF_COUNT_HW_MAX)
77 return -EINVAL;
78
Will Deacon6c833bb2017-08-08 16:58:33 +010079 if (!event_map)
80 return -ENOENT;
81
Stephen Boydd9f96632013-08-08 18:41:59 +010082 mapping = (*event_map)[config];
Mark Rutlande1f431b2011-04-28 15:47:10 +010083 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +000084}
85
86static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010087armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +000088{
Mark Rutlande1f431b2011-04-28 15:47:10 +010089 return (int)(config & raw_event_mask);
90}
91
Will Deacon6dbc0022012-07-29 12:36:28 +010092int
93armpmu_map_event(struct perf_event *event,
94 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
95 const unsigned (*cache_map)
96 [PERF_COUNT_HW_CACHE_MAX]
97 [PERF_COUNT_HW_CACHE_OP_MAX]
98 [PERF_COUNT_HW_CACHE_RESULT_MAX],
99 u32 raw_event_mask)
Mark Rutlande1f431b2011-04-28 15:47:10 +0100100{
101 u64 config = event->attr.config;
Mark Rutland67b43052012-09-12 10:53:23 +0100102 int type = event->attr.type;
Mark Rutlande1f431b2011-04-28 15:47:10 +0100103
Mark Rutland67b43052012-09-12 10:53:23 +0100104 if (type == event->pmu->type)
105 return armpmu_map_raw_event(raw_event_mask, config);
106
107 switch (type) {
Mark Rutlande1f431b2011-04-28 15:47:10 +0100108 case PERF_TYPE_HARDWARE:
Will Deacon6dbc0022012-07-29 12:36:28 +0100109 return armpmu_map_hw_event(event_map, config);
Mark Rutlande1f431b2011-04-28 15:47:10 +0100110 case PERF_TYPE_HW_CACHE:
111 return armpmu_map_cache_event(cache_map, config);
112 case PERF_TYPE_RAW:
113 return armpmu_map_raw_event(raw_event_mask, config);
114 }
115
116 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +0000117}
118
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100119int armpmu_event_set_period(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100120{
Mark Rutland8a16b342011-04-28 16:27:54 +0100121 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100122 struct hw_perf_event *hwc = &event->hw;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200123 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100124 s64 period = hwc->sample_period;
Suzuki K Poulose8d3e9942018-07-10 09:57:58 +0100125 u64 max_period;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100126 int ret = 0;
127
Suzuki K Poulosee2da97d2018-07-10 09:58:00 +0100128 max_period = arm_pmu_event_max_period(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100129 if (unlikely(left <= -period)) {
130 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200131 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100132 hwc->last_period = period;
133 ret = 1;
134 }
135
136 if (unlikely(left <= 0)) {
137 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200138 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100139 hwc->last_period = period;
140 ret = 1;
141 }
142
Daniel Thompson2d9ed742015-01-05 15:58:54 +0100143 /*
144 * Limit the maximum period to prevent the counter value
145 * from overtaking the one we are about to program. In
146 * effect we are reducing max_period to account for
147 * interrupt latency (and we are being very conservative).
148 */
Suzuki K Poulose8d3e9942018-07-10 09:57:58 +0100149 if (left > (max_period >> 1))
150 left = (max_period >> 1);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100151
Peter Zijlstrae7850592010-05-21 14:43:08 +0200152 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100153
Suzuki K Poulosee2da97d2018-07-10 09:58:00 +0100154 armpmu->write_counter(event, (u64)(-left) & max_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100155
156 perf_event_update_userpage(event);
157
158 return ret;
159}
160
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100161u64 armpmu_event_update(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100162{
Mark Rutland8a16b342011-04-28 16:27:54 +0100163 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100164 struct hw_perf_event *hwc = &event->hw;
Will Deacona7378232011-03-25 17:12:37 +0100165 u64 delta, prev_raw_count, new_raw_count;
Suzuki K Poulosee2da97d2018-07-10 09:58:00 +0100166 u64 max_period = arm_pmu_event_max_period(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100167
168again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200169 prev_raw_count = local64_read(&hwc->prev_count);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100170 new_raw_count = armpmu->read_counter(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100171
Peter Zijlstrae7850592010-05-21 14:43:08 +0200172 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100173 new_raw_count) != prev_raw_count)
174 goto again;
175
Suzuki K Poulose8d3e9942018-07-10 09:57:58 +0100176 delta = (new_raw_count - prev_raw_count) & max_period;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100177
Peter Zijlstrae7850592010-05-21 14:43:08 +0200178 local64_add(delta, &event->count);
179 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100180
181 return new_raw_count;
182}
183
184static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100185armpmu_read(struct perf_event *event)
186{
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100187 armpmu_event_update(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100188}
189
190static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200191armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100192{
Mark Rutland8a16b342011-04-28 16:27:54 +0100193 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100194 struct hw_perf_event *hwc = &event->hw;
195
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200196 /*
197 * ARM pmu always has to update the counter, so ignore
198 * PERF_EF_UPDATE, see comments in armpmu_start().
199 */
200 if (!(hwc->state & PERF_HES_STOPPED)) {
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100201 armpmu->disable(event);
202 armpmu_event_update(event);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200203 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
204 }
205}
206
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100207static void armpmu_start(struct perf_event *event, int flags)
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200208{
Mark Rutland8a16b342011-04-28 16:27:54 +0100209 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200210 struct hw_perf_event *hwc = &event->hw;
211
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200212 /*
213 * ARM pmu always has to reprogram the period, so ignore
214 * PERF_EF_RELOAD, see the comment below.
215 */
216 if (flags & PERF_EF_RELOAD)
217 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
218
219 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100220 /*
221 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200222 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100223 * may have been left counting. If we don't do this step then we may
224 * get an interrupt too soon or *way* too late if the overflow has
225 * happened since disabling.
226 */
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100227 armpmu_event_set_period(event);
228 armpmu->enable(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100229}
230
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200231static void
232armpmu_del(struct perf_event *event, int flags)
233{
Mark Rutland8a16b342011-04-28 16:27:54 +0100234 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland11679252014-05-13 19:36:31 +0100235 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200236 struct hw_perf_event *hwc = &event->hw;
237 int idx = hwc->idx;
238
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200239 armpmu_stop(event, PERF_EF_UPDATE);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100240 hw_events->events[idx] = NULL;
Suzuki K Poulose7dfc8db2018-07-10 09:58:01 +0100241 armpmu->clear_event_idx(hw_events, event);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200242 perf_event_update_userpage(event);
Suzuki K Poulose7dfc8db2018-07-10 09:58:01 +0100243 /* Clear the allocated counter */
244 hwc->idx = -1;
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200245}
246
Jamie Iles1b8873a2010-02-02 20:25:44 +0100247static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200248armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100249{
Mark Rutland8a16b342011-04-28 16:27:54 +0100250 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland11679252014-05-13 19:36:31 +0100251 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100252 struct hw_perf_event *hwc = &event->hw;
253 int idx;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100254
Mark Rutlandcc88116d2015-05-13 17:12:25 +0100255 /* An event following a process won't be stopped earlier */
256 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
257 return -ENOENT;
258
Jamie Iles1b8873a2010-02-02 20:25:44 +0100259 /* If we don't have a space for the counter then finish early. */
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100260 idx = armpmu->get_event_idx(hw_events, event);
Mark Rutlanda9e469d2017-04-11 09:39:44 +0100261 if (idx < 0)
262 return idx;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100263
264 /*
265 * If there is an event in the counter we are going to use then make
266 * sure it is disabled.
267 */
268 event->hw.idx = idx;
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100269 armpmu->disable(event);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100270 hw_events->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100271
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200272 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
273 if (flags & PERF_EF_START)
274 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100275
276 /* Propagate our changes to the userspace mapping. */
277 perf_event_update_userpage(event);
278
Mark Rutlanda9e469d2017-04-11 09:39:44 +0100279 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100280}
281
Jamie Iles1b8873a2010-02-02 20:25:44 +0100282static int
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000283validate_event(struct pmu *pmu, struct pmu_hw_events *hw_events,
284 struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100285{
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000286 struct arm_pmu *armpmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100287
Will Deaconc95eb312013-08-07 23:39:41 +0100288 if (is_software_event(event))
289 return 1;
290
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000291 /*
292 * Reject groups spanning multiple HW PMUs (e.g. CPU + CCI). The
293 * core perf code won't check that the pmu->ctx == leader->ctx
294 * until after pmu->event_init(event).
295 */
296 if (event->pmu != pmu)
297 return 0;
298
Will Deacon2dfcb802013-10-09 13:51:29 +0100299 if (event->state < PERF_EVENT_STATE_OFF)
Will Deaconcb2d8b32013-04-12 19:04:19 +0100300 return 1;
301
302 if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
Will Deacon65b47112010-09-02 09:32:08 +0100303 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100304
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000305 armpmu = to_arm_pmu(event->pmu);
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100306 return armpmu->get_event_idx(hw_events, event) >= 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100307}
308
309static int
310validate_group(struct perf_event *event)
311{
312 struct perf_event *sibling, *leader = event->group_leader;
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100313 struct pmu_hw_events fake_pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100314
Will Deaconbce34d12011-11-17 15:05:14 +0000315 /*
316 * Initialise the fake PMU. We only need to populate the
317 * used_mask for the purposes of validation.
318 */
Mark Rutlanda4560842014-05-13 19:08:19 +0100319 memset(&fake_pmu.used_mask, 0, sizeof(fake_pmu.used_mask));
Jamie Iles1b8873a2010-02-02 20:25:44 +0100320
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000321 if (!validate_event(event->pmu, &fake_pmu, leader))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100322 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100323
Peter Zijlstraedb39592018-03-15 17:36:56 +0100324 for_each_sibling_event(sibling, leader) {
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000325 if (!validate_event(event->pmu, &fake_pmu, sibling))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100326 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100327 }
328
Suzuki K. Poulosee4298172015-03-17 18:14:58 +0000329 if (!validate_event(event->pmu, &fake_pmu, event))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100330 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100331
332 return 0;
333}
334
Sudeep KarkadaNagesha051f1b12012-07-31 10:34:25 +0100335static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530336{
Stephen Boydbbd64552014-02-07 21:01:19 +0000337 struct arm_pmu *armpmu;
Will Deacon5f5092e2014-02-11 18:08:41 +0000338 int ret;
339 u64 start_clock, finish_clock;
Stephen Boydbbd64552014-02-07 21:01:19 +0000340
Mark Rutland5ebd9202014-05-13 19:46:10 +0100341 /*
342 * we request the IRQ with a (possibly percpu) struct arm_pmu**, but
343 * the handlers expect a struct arm_pmu*. The percpu_irq framework will
344 * do any necessary shifting, we just need to perform the first
345 * dereference.
346 */
347 armpmu = *(void **)dev;
Mark Rutland84b4be52017-12-12 16:56:06 +0000348 if (WARN_ON_ONCE(!armpmu))
349 return IRQ_NONE;
Mark Rutland76541372017-04-11 09:39:49 +0100350
Will Deacon5f5092e2014-02-11 18:08:41 +0000351 start_clock = sched_clock();
Mark Rutland0788f1e2018-05-10 11:35:15 +0100352 ret = armpmu->handle_irq(armpmu);
Will Deacon5f5092e2014-02-11 18:08:41 +0000353 finish_clock = sched_clock();
354
355 perf_sample_event_took(finish_clock - start_clock);
356 return ret;
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530357}
358
Jamie Iles1b8873a2010-02-02 20:25:44 +0100359static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100360event_requires_mode_exclusion(struct perf_event_attr *attr)
361{
362 return attr->exclude_idle || attr->exclude_user ||
363 attr->exclude_kernel || attr->exclude_hv;
364}
365
366static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100367__hw_perf_event_init(struct perf_event *event)
368{
Mark Rutland8a16b342011-04-28 16:27:54 +0100369 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100370 struct hw_perf_event *hwc = &event->hw;
Mark Rutland9dcbf462013-01-18 16:10:06 +0000371 int mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100372
Suzuki K Poulosee2da97d2018-07-10 09:58:00 +0100373 hwc->flags = 0;
Mark Rutlande1f431b2011-04-28 15:47:10 +0100374 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100375
376 if (mapping < 0) {
377 pr_debug("event %x:%llx not supported\n", event->attr.type,
378 event->attr.config);
379 return mapping;
380 }
381
382 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100383 * We don't assign an index until we actually place the event onto
384 * hardware. Use -1 to signify that we haven't decided where to put it
385 * yet. For SMP systems, each core has it's own PMU so we can't do any
386 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100387 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100388 hwc->idx = -1;
389 hwc->config_base = 0;
390 hwc->config = 0;
391 hwc->event_base = 0;
392
393 /*
394 * Check whether we need to exclude the counter from certain modes.
395 */
396 if ((!armpmu->set_event_filter ||
397 armpmu->set_event_filter(hwc, &event->attr)) &&
398 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100399 pr_debug("ARM performance counters do not support "
400 "mode exclusion\n");
Will Deaconfdeb8e32012-07-04 18:15:42 +0100401 return -EOPNOTSUPP;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100402 }
403
404 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100405 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100406 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100407 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100408
Vince Weaveredcb4d32014-05-16 17:15:49 -0400409 if (!is_sampling_event(event)) {
Will Deacon57273472012-03-06 17:33:17 +0100410 /*
411 * For non-sampling runs, limit the sample_period to half
412 * of the counter width. That way, the new counter value
413 * is far less likely to overtake the previous one unless
414 * you have some serious IRQ latency issues.
415 */
Suzuki K Poulosee2da97d2018-07-10 09:58:00 +0100416 hwc->sample_period = arm_pmu_event_max_period(event) >> 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100417 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200418 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100419 }
420
Jamie Iles1b8873a2010-02-02 20:25:44 +0100421 if (event->group_leader != event) {
Chen Gange595ede2013-02-28 17:51:29 +0100422 if (validate_group(event) != 0)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100423 return -EINVAL;
424 }
425
Mark Rutland9dcbf462013-01-18 16:10:06 +0000426 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100427}
428
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200429static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100430{
Mark Rutland8a16b342011-04-28 16:27:54 +0100431 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100432
Mark Rutlandcc88116d2015-05-13 17:12:25 +0100433 /*
434 * Reject CPU-affine events for CPUs that are of a different class to
435 * that which this PMU handles. Process-following events (where
436 * event->cpu == -1) can be migrated between CPUs, and thus we have to
437 * reject them later (in armpmu_add) if they're scheduled on a
438 * different class of CPU.
439 */
440 if (event->cpu != -1 &&
441 !cpumask_test_cpu(event->cpu, &armpmu->supported_cpus))
442 return -ENOENT;
443
Stephane Eranian2481c5f2012-02-09 23:20:59 +0100444 /* does not support taken branch sampling */
445 if (has_branch_stack(event))
446 return -EOPNOTSUPP;
447
Mark Rutlande1f431b2011-04-28 15:47:10 +0100448 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200449 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200450
Mark Rutlandc09adab2017-03-10 10:46:15 +0000451 return __hw_perf_event_init(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100452}
453
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200454static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100455{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100456 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland11679252014-05-13 19:36:31 +0100457 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
Mark Rutland7325eae2011-08-23 11:59:49 +0100458 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100459
Mark Rutlandcc88116d2015-05-13 17:12:25 +0100460 /* For task-bound events we may be called on other CPUs */
461 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
462 return;
463
Will Deaconf4f38432011-07-01 14:38:12 +0100464 if (enabled)
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100465 armpmu->start(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100466}
467
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200468static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100469{
Mark Rutland8a16b342011-04-28 16:27:54 +0100470 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutlandcc88116d2015-05-13 17:12:25 +0100471
472 /* For task-bound events we may be called on other CPUs */
473 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
474 return;
475
Sudeep KarkadaNageshaed6f2a52012-07-30 12:00:02 +0100476 armpmu->stop(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100477}
478
Mark Rutlandc904e322015-05-13 17:12:26 +0100479/*
480 * In heterogeneous systems, events are specific to a particular
481 * microarchitecture, and aren't suitable for another. Thus, only match CPUs of
482 * the same microarchitecture.
483 */
484static int armpmu_filter_match(struct perf_event *event)
485{
486 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
487 unsigned int cpu = smp_processor_id();
488 return cpumask_test_cpu(cpu, &armpmu->supported_cpus);
489}
490
Mark Rutland48538b52016-09-09 14:08:30 +0100491static ssize_t armpmu_cpumask_show(struct device *dev,
492 struct device_attribute *attr, char *buf)
493{
494 struct arm_pmu *armpmu = to_arm_pmu(dev_get_drvdata(dev));
495 return cpumap_print_to_pagebuf(true, buf, &armpmu->supported_cpus);
496}
497
498static DEVICE_ATTR(cpus, S_IRUGO, armpmu_cpumask_show, NULL);
499
500static struct attribute *armpmu_common_attrs[] = {
501 &dev_attr_cpus.attr,
502 NULL,
503};
504
505static struct attribute_group armpmu_common_attr_group = {
506 .attrs = armpmu_common_attrs,
507};
508
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100509/* Set at runtime when we know what CPU type we are. */
510static struct arm_pmu *__oprofile_cpu_pmu;
511
512/*
513 * Despite the names, these two functions are CPU-specific and are used
514 * by the OProfile/perf code.
515 */
516const char *perf_pmu_name(void)
517{
518 if (!__oprofile_cpu_pmu)
519 return NULL;
520
521 return __oprofile_cpu_pmu->name;
522}
523EXPORT_SYMBOL_GPL(perf_pmu_name);
524
525int perf_num_counters(void)
526{
527 int max_events = 0;
528
529 if (__oprofile_cpu_pmu != NULL)
530 max_events = __oprofile_cpu_pmu->num_events;
531
532 return max_events;
533}
534EXPORT_SYMBOL_GPL(perf_num_counters);
535
Mark Rutland84b4be52017-12-12 16:56:06 +0000536static int armpmu_count_irq_users(const int irq)
537{
538 int cpu, count = 0;
539
540 for_each_possible_cpu(cpu) {
541 if (per_cpu(cpu_irq, cpu) == irq)
542 count++;
543 }
544
545 return count;
546}
547
Mark Rutland167e6142017-10-09 17:09:05 +0100548void armpmu_free_irq(int irq, int cpu)
Mark Rutland84b4be52017-12-12 16:56:06 +0000549{
550 if (per_cpu(cpu_irq, cpu) == 0)
551 return;
552 if (WARN_ON(irq != per_cpu(cpu_irq, cpu)))
553 return;
554
555 if (!irq_is_percpu_devid(irq))
556 free_irq(irq, per_cpu_ptr(&cpu_armpmu, cpu));
557 else if (armpmu_count_irq_users(irq) == 1)
558 free_percpu_irq(irq, &cpu_armpmu);
559
560 per_cpu(cpu_irq, cpu) = 0;
561}
562
Mark Rutland167e6142017-10-09 17:09:05 +0100563int armpmu_request_irq(int irq, int cpu)
Mark Rutland0e2663d2017-04-11 09:39:51 +0100564{
565 int err = 0;
Mark Rutland0e2663d2017-04-11 09:39:51 +0100566 const irq_handler_t handler = armpmu_dispatch_irq;
Mark Rutland0e2663d2017-04-11 09:39:51 +0100567 if (!irq)
568 return 0;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100569
Mark Rutland43fc9a22018-02-05 16:41:59 +0000570 if (!irq_is_percpu_devid(irq)) {
Will Deacona3287c42017-07-25 16:30:34 +0100571 unsigned long irq_flags;
572
573 err = irq_force_affinity(irq, cpumask_of(cpu));
574
575 if (err && num_possible_cpus() > 1) {
576 pr_warn("unable to set irq affinity (irq=%d, cpu=%u)\n",
577 irq, cpu);
578 goto err_out;
579 }
580
Mark Rutlandc0248c92018-02-05 16:41:56 +0000581 irq_flags = IRQF_PERCPU |
582 IRQF_NOBALANCING |
583 IRQF_NO_THREAD;
Will Deacona3287c42017-07-25 16:30:34 +0100584
Mark Rutland6de3f792018-02-05 16:42:00 +0000585 irq_set_status_flags(irq, IRQ_NOAUTOEN);
Will Deacona3287c42017-07-25 16:30:34 +0100586 err = request_irq(irq, handler, irq_flags, "arm-pmu",
Mark Rutland84b4be52017-12-12 16:56:06 +0000587 per_cpu_ptr(&cpu_armpmu, cpu));
588 } else if (armpmu_count_irq_users(irq) == 0) {
Mark Rutland43fc9a22018-02-05 16:41:59 +0000589 err = request_percpu_irq(irq, handler, "arm-pmu",
Mark Rutland84b4be52017-12-12 16:56:06 +0000590 &cpu_armpmu);
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100591 }
Mark Rutland0e2663d2017-04-11 09:39:51 +0100592
Will Deacona3287c42017-07-25 16:30:34 +0100593 if (err)
594 goto err_out;
Mark Rutland0e2663d2017-04-11 09:39:51 +0100595
Mark Rutland84b4be52017-12-12 16:56:06 +0000596 per_cpu(cpu_irq, cpu) = irq;
Mark Rutland0e2663d2017-04-11 09:39:51 +0100597 return 0;
Will Deacona3287c42017-07-25 16:30:34 +0100598
599err_out:
600 pr_err("unable to request IRQ%d for ARM PMU counters\n", irq);
601 return err;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100602}
603
Mark Rutlandc09adab2017-03-10 10:46:15 +0000604static int armpmu_get_cpu_irq(struct arm_pmu *pmu, int cpu)
605{
606 struct pmu_hw_events __percpu *hw_events = pmu->hw_events;
607 return per_cpu(hw_events->irq, cpu);
608}
609
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100610/*
611 * PMU hardware loses all context when a CPU goes offline.
612 * When a CPU is hotplugged back in, since some hardware registers are
613 * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading
614 * junk values out of them.
615 */
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200616static int arm_perf_starting_cpu(unsigned int cpu, struct hlist_node *node)
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100617{
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200618 struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
Mark Rutlandc09adab2017-03-10 10:46:15 +0000619 int irq;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100620
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200621 if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
622 return 0;
623 if (pmu->reset)
624 pmu->reset(pmu);
Mark Rutlandc09adab2017-03-10 10:46:15 +0000625
Mark Rutland84b4be52017-12-12 16:56:06 +0000626 per_cpu(cpu_armpmu, cpu) = pmu;
627
Mark Rutlandc09adab2017-03-10 10:46:15 +0000628 irq = armpmu_get_cpu_irq(pmu, cpu);
629 if (irq) {
Mark Rutland6de3f792018-02-05 16:42:00 +0000630 if (irq_is_percpu_devid(irq))
Mark Rutlandc09adab2017-03-10 10:46:15 +0000631 enable_percpu_irq(irq, IRQ_TYPE_NONE);
Mark Rutland6de3f792018-02-05 16:42:00 +0000632 else
633 enable_irq(irq);
Mark Rutlandc09adab2017-03-10 10:46:15 +0000634 }
635
636 return 0;
637}
638
639static int arm_perf_teardown_cpu(unsigned int cpu, struct hlist_node *node)
640{
641 struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
642 int irq;
643
644 if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
645 return 0;
646
647 irq = armpmu_get_cpu_irq(pmu, cpu);
Mark Rutland6de3f792018-02-05 16:42:00 +0000648 if (irq) {
649 if (irq_is_percpu_devid(irq))
650 disable_percpu_irq(irq);
651 else
Will Deaconb08e5fd2018-02-26 16:10:56 +0000652 disable_irq_nosync(irq);
Mark Rutland6de3f792018-02-05 16:42:00 +0000653 }
Mark Rutlandc09adab2017-03-10 10:46:15 +0000654
Mark Rutland84b4be52017-12-12 16:56:06 +0000655 per_cpu(cpu_armpmu, cpu) = NULL;
656
Thomas Gleixner7d88eb62016-07-13 17:16:36 +0000657 return 0;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100658}
659
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000660#ifdef CONFIG_CPU_PM
661static void cpu_pm_pmu_setup(struct arm_pmu *armpmu, unsigned long cmd)
662{
663 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
664 struct perf_event *event;
665 int idx;
666
667 for (idx = 0; idx < armpmu->num_events; idx++) {
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000668 event = hw_events->events[idx];
Suzuki K Poulosec1320792018-07-10 09:58:04 +0100669 if (!event)
670 continue;
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000671
672 switch (cmd) {
673 case CPU_PM_ENTER:
674 /*
675 * Stop and update the counter
676 */
677 armpmu_stop(event, PERF_EF_UPDATE);
678 break;
679 case CPU_PM_EXIT:
680 case CPU_PM_ENTER_FAILED:
Lorenzo Pieralisicbcc72e2016-04-21 10:24:34 +0100681 /*
682 * Restore and enable the counter.
683 * armpmu_start() indirectly calls
684 *
685 * perf_event_update_userpage()
686 *
687 * that requires RCU read locking to be functional,
688 * wrap the call within RCU_NONIDLE to make the
689 * RCU subsystem aware this cpu is not idle from
690 * an RCU perspective for the armpmu_start() call
691 * duration.
692 */
693 RCU_NONIDLE(armpmu_start(event, PERF_EF_RELOAD));
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000694 break;
695 default:
696 break;
697 }
698 }
699}
700
701static int cpu_pm_pmu_notify(struct notifier_block *b, unsigned long cmd,
702 void *v)
703{
704 struct arm_pmu *armpmu = container_of(b, struct arm_pmu, cpu_pm_nb);
705 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
706 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
707
708 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
709 return NOTIFY_DONE;
710
711 /*
712 * Always reset the PMU registers on power-up even if
713 * there are no events running.
714 */
715 if (cmd == CPU_PM_EXIT && armpmu->reset)
716 armpmu->reset(armpmu);
717
718 if (!enabled)
719 return NOTIFY_OK;
720
721 switch (cmd) {
722 case CPU_PM_ENTER:
723 armpmu->stop(armpmu);
724 cpu_pm_pmu_setup(armpmu, cmd);
725 break;
726 case CPU_PM_EXIT:
727 cpu_pm_pmu_setup(armpmu, cmd);
728 case CPU_PM_ENTER_FAILED:
729 armpmu->start(armpmu);
730 break;
731 default:
732 return NOTIFY_DONE;
733 }
734
735 return NOTIFY_OK;
736}
737
738static int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu)
739{
740 cpu_pmu->cpu_pm_nb.notifier_call = cpu_pm_pmu_notify;
741 return cpu_pm_register_notifier(&cpu_pmu->cpu_pm_nb);
742}
743
744static void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu)
745{
746 cpu_pm_unregister_notifier(&cpu_pmu->cpu_pm_nb);
747}
748#else
749static inline int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu) { return 0; }
750static inline void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu) { }
751#endif
752
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100753static int cpu_pmu_init(struct arm_pmu *cpu_pmu)
754{
755 int err;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100756
Mark Rutlandc09adab2017-03-10 10:46:15 +0000757 err = cpuhp_state_add_instance(CPUHP_AP_PERF_ARM_STARTING,
758 &cpu_pmu->node);
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200759 if (err)
Mark Rutland2681f012017-03-10 10:46:13 +0000760 goto out;
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100761
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000762 err = cpu_pm_pmu_register(cpu_pmu);
763 if (err)
764 goto out_unregister;
765
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100766 return 0;
767
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000768out_unregister:
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200769 cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
770 &cpu_pmu->node);
Mark Rutland2681f012017-03-10 10:46:13 +0000771out:
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100772 return err;
773}
774
775static void cpu_pmu_destroy(struct arm_pmu *cpu_pmu)
776{
Lorenzo Pieralisida4e4f12016-02-23 18:22:39 +0000777 cpu_pm_pmu_unregister(cpu_pmu);
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200778 cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
779 &cpu_pmu->node);
Mark Rutland74cf0bc2015-05-26 17:23:39 +0100780}
781
Mark Rutland0dc1a182018-02-05 16:41:58 +0000782static struct arm_pmu *__armpmu_alloc(gfp_t flags)
Mark Rutland2681f012017-03-10 10:46:13 +0000783{
784 struct arm_pmu *pmu;
785 int cpu;
786
Mark Rutland0dc1a182018-02-05 16:41:58 +0000787 pmu = kzalloc(sizeof(*pmu), flags);
Mark Rutland2681f012017-03-10 10:46:13 +0000788 if (!pmu) {
789 pr_info("failed to allocate PMU device!\n");
790 goto out;
791 }
792
Mark Rutland0dc1a182018-02-05 16:41:58 +0000793 pmu->hw_events = alloc_percpu_gfp(struct pmu_hw_events, flags);
Mark Rutland2681f012017-03-10 10:46:13 +0000794 if (!pmu->hw_events) {
795 pr_info("failed to allocate per-cpu PMU data.\n");
796 goto out_free_pmu;
797 }
798
Mark Rutland70cd9082017-04-11 09:39:46 +0100799 pmu->pmu = (struct pmu) {
800 .pmu_enable = armpmu_enable,
801 .pmu_disable = armpmu_disable,
802 .event_init = armpmu_event_init,
803 .add = armpmu_add,
804 .del = armpmu_del,
805 .start = armpmu_start,
806 .stop = armpmu_stop,
807 .read = armpmu_read,
808 .filter_match = armpmu_filter_match,
809 .attr_groups = pmu->attr_groups,
810 /*
811 * This is a CPU PMU potentially in a heterogeneous
812 * configuration (e.g. big.LITTLE). This is not an uncore PMU,
813 * and we have taken ctx sharing into account (e.g. with our
814 * pmu::filter_match callback and pmu::event_init group
815 * validation).
816 */
817 .capabilities = PERF_PMU_CAP_HETEROGENEOUS_CPUS,
818 };
819
820 pmu->attr_groups[ARMPMU_ATTR_GROUP_COMMON] =
821 &armpmu_common_attr_group;
822
Mark Rutland2681f012017-03-10 10:46:13 +0000823 for_each_possible_cpu(cpu) {
824 struct pmu_hw_events *events;
825
826 events = per_cpu_ptr(pmu->hw_events, cpu);
827 raw_spin_lock_init(&events->pmu_lock);
828 events->percpu_pmu = pmu;
829 }
830
831 return pmu;
832
833out_free_pmu:
834 kfree(pmu);
835out:
836 return NULL;
837}
838
Mark Rutland0dc1a182018-02-05 16:41:58 +0000839struct arm_pmu *armpmu_alloc(void)
840{
841 return __armpmu_alloc(GFP_KERNEL);
842}
843
844struct arm_pmu *armpmu_alloc_atomic(void)
845{
846 return __armpmu_alloc(GFP_ATOMIC);
847}
848
849
Mark Rutland18bfcfe2017-04-11 09:39:53 +0100850void armpmu_free(struct arm_pmu *pmu)
Mark Rutland2681f012017-03-10 10:46:13 +0000851{
852 free_percpu(pmu->hw_events);
853 kfree(pmu);
854}
855
Mark Rutland74a2b3e2017-04-11 09:39:47 +0100856int armpmu_register(struct arm_pmu *pmu)
857{
858 int ret;
859
860 ret = cpu_pmu_init(pmu);
861 if (ret)
862 return ret;
863
864 ret = perf_pmu_register(&pmu->pmu, pmu->name, -1);
865 if (ret)
866 goto out_destroy;
867
868 if (!__oprofile_cpu_pmu)
869 __oprofile_cpu_pmu = pmu;
870
871 pr_info("enabled with %s PMU driver, %d counters available\n",
872 pmu->name, pmu->num_events);
873
874 return 0;
875
876out_destroy:
877 cpu_pmu_destroy(pmu);
878 return ret;
879}
880
Sebastian Andrzej Siewior37b502f2016-07-20 09:51:11 +0200881static int arm_pmu_hp_init(void)
882{
883 int ret;
884
Sebastian Andrzej Siewior6e103c02016-08-17 19:14:20 +0200885 ret = cpuhp_setup_state_multi(CPUHP_AP_PERF_ARM_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +0100886 "perf/arm/pmu:starting",
Mark Rutlandc09adab2017-03-10 10:46:15 +0000887 arm_perf_starting_cpu,
888 arm_perf_teardown_cpu);
Sebastian Andrzej Siewior37b502f2016-07-20 09:51:11 +0200889 if (ret)
890 pr_err("CPU hotplug notifier for ARM PMU could not be registered: %d\n",
891 ret);
892 return ret;
893}
894subsys_initcall(arm_pmu_hp_init);