blob: 94e265cb5146ddc02569017e6c710f987d84a8f0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/mmu_context.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996 Russell King.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Changelog:
11 * 27-06-1996 RMK Created
12 */
13#ifndef __ASM_ARM_MMU_CONTEXT_H
14#define __ASM_ARM_MMU_CONTEXT_H
15
Russell King8dc39b82005-11-16 17:23:57 +000016#include <linux/compiler.h>
Russell King87c52572008-11-29 17:35:51 +000017#include <linux/sched.h>
Russell King4fe15ba2005-11-06 19:47:04 +000018#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010019#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/proc-fns.h>
Will Deaconf9d4861f2012-01-20 12:01:13 +010021#include <asm-generic/mm_hooks.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Russell Kingff0daca2006-06-29 20:17:15 +010023void __check_kvm_seq(struct mm_struct *mm);
24
Russell King516793c2007-05-17 10:19:23 +010025#ifdef CONFIG_CPU_HAS_ASID
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27/*
28 * On ARMv6, we have the following structure in the Context ID:
29 *
30 * 31 7 0
31 * +-------------------------+-----------+
32 * | process ID | ASID |
33 * +-------------------------+-----------+
34 * | context ID |
35 * +-------------------------------------+
36 *
37 * The ASID is used to tag entries in the CPU caches and TLBs.
38 * The context ID is used by debuggers and trace logic, and
39 * should be unique within all running processes.
40 */
Russell King8678c1f2007-05-08 20:03:09 +010041#define ASID_BITS 8
42#define ASID_MASK ((~0) << ASID_BITS)
43#define ASID_FIRST_VERSION (1 << ASID_BITS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45extern unsigned int cpu_last_asid;
Catalin Marinas11805bc2010-01-26 19:09:42 +010046#ifdef CONFIG_SMP
47DECLARE_PER_CPU(struct mm_struct *, current_mm);
48#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50void __init_new_context(struct task_struct *tsk, struct mm_struct *mm);
51void __new_context(struct mm_struct *mm);
Catalin Marinas7fec1b52011-11-28 13:53:28 +000052void cpu_set_reserved_ttbr0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Catalin Marinas7fec1b52011-11-28 13:53:28 +000054static inline void switch_new_context(struct mm_struct *mm)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
Catalin Marinas7fec1b52011-11-28 13:53:28 +000056 unsigned long flags;
Russell Kingff0daca2006-06-29 20:17:15 +010057
Catalin Marinas7fec1b52011-11-28 13:53:28 +000058 __new_context(mm);
59
60 local_irq_save(flags);
61 cpu_switch_mm(mm->pgd, mm);
62 local_irq_restore(flags);
63}
64
65static inline void check_and_switch_context(struct mm_struct *mm,
66 struct task_struct *tsk)
67{
Russell Kingff0daca2006-06-29 20:17:15 +010068 if (unlikely(mm->context.kvm_seq != init_mm.context.kvm_seq))
69 __check_kvm_seq(mm);
Catalin Marinas7fec1b52011-11-28 13:53:28 +000070
71 /*
72 * Required during context switch to avoid speculative page table
73 * walking with the wrong TTBR.
74 */
75 cpu_set_reserved_ttbr0();
76
77 if (!((mm->context.id ^ cpu_last_asid) >> ASID_BITS))
78 /*
79 * The ASID is from the current generation, just switch to the
80 * new pgd. This condition is only true for calls from
81 * context_switch() and interrupts are already disabled.
82 */
83 cpu_switch_mm(mm->pgd, mm);
84 else if (irqs_disabled())
85 /*
86 * Defer the new ASID allocation until after the context
87 * switch critical region since __new_context() cannot be
88 * called with interrupts disabled (it sends IPIs).
89 */
90 set_ti_thread_flag(task_thread_info(tsk), TIF_SWITCH_MM);
91 else
92 /*
93 * That is a direct call to switch_mm() or activate_mm() with
94 * interrupts enabled and a new context.
95 */
96 switch_new_context(mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097}
98
99#define init_new_context(tsk,mm) (__init_new_context(tsk,mm),0)
100
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000101#define finish_arch_post_lock_switch \
102 finish_arch_post_lock_switch
103static inline void finish_arch_post_lock_switch(void)
104{
105 if (test_and_clear_thread_flag(TIF_SWITCH_MM))
106 switch_new_context(current->mm);
107}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000109#else /* !CONFIG_CPU_HAS_ASID */
110
111static inline void check_and_switch_context(struct mm_struct *mm,
112 struct task_struct *tsk)
Russell Kingff0daca2006-06-29 20:17:15 +0100113{
Catalin Marinas9a45f022009-07-24 12:34:56 +0100114#ifdef CONFIG_MMU
Russell Kingff0daca2006-06-29 20:17:15 +0100115 if (unlikely(mm->context.kvm_seq != init_mm.context.kvm_seq))
116 __check_kvm_seq(mm);
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000117 cpu_switch_mm(mm->pgd, mm);
Catalin Marinas9a45f022009-07-24 12:34:56 +0100118#endif
Russell Kingff0daca2006-06-29 20:17:15 +0100119}
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#define init_new_context(tsk,mm) 0
122
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000123#define finish_arch_post_lock_switch() do { } while (0)
124
125#endif /* CONFIG_CPU_HAS_ASID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
127#define destroy_context(mm) do { } while(0)
128
129/*
130 * This is called when "tsk" is about to enter lazy TLB mode.
131 *
132 * mm: describes the currently active mm context
133 * tsk: task which is entering lazy tlb
134 * cpu: cpu number which is entering lazy tlb
135 *
136 * tsk->mm will be NULL
137 */
138static inline void
139enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
140{
141}
142
143/*
144 * This is the actual mm switch as far as the scheduler
145 * is concerned. No registers are touched. We avoid
146 * calling the CPU specific function when the mm hasn't
147 * actually changed.
148 */
149static inline void
150switch_mm(struct mm_struct *prev, struct mm_struct *next,
151 struct task_struct *tsk)
152{
Russell King002547b2006-06-20 20:46:52 +0100153#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 unsigned int cpu = smp_processor_id();
155
Catalin Marinas826cbda2008-06-13 10:28:36 +0100156#ifdef CONFIG_SMP
157 /* check for possible thread migration */
Rusty Russell56f8ba82009-09-24 09:34:49 -0600158 if (!cpumask_empty(mm_cpumask(next)) &&
159 !cpumask_test_cpu(cpu, mm_cpumask(next)))
Catalin Marinas826cbda2008-06-13 10:28:36 +0100160 __flush_icache_all();
161#endif
Rusty Russell56f8ba82009-09-24 09:34:49 -0600162 if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) {
Catalin Marinas11805bc2010-01-26 19:09:42 +0100163#ifdef CONFIG_SMP
164 struct mm_struct **crt_mm = &per_cpu(current_mm, cpu);
165 *crt_mm = next;
166#endif
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000167 check_and_switch_context(next, tsk);
Russell King7e5e6e92005-11-03 20:32:45 +0000168 if (cache_is_vivt())
Rusty Russell56f8ba82009-09-24 09:34:49 -0600169 cpumask_clear_cpu(cpu, mm_cpumask(prev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 }
Russell King002547b2006-06-20 20:46:52 +0100171#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172}
173
174#define deactivate_mm(tsk,mm) do { } while (0)
175#define activate_mm(prev,next) switch_mm(prev, next, NULL)
176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#endif