Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Russell King | 4baa992 | 2008-08-02 10:55:55 +0100 | [diff] [blame] | 2 | * arch/arm/include/asm/mmu_context.h |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 1996 Russell King. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Changelog: |
| 11 | * 27-06-1996 RMK Created |
| 12 | */ |
| 13 | #ifndef __ASM_ARM_MMU_CONTEXT_H |
| 14 | #define __ASM_ARM_MMU_CONTEXT_H |
| 15 | |
Russell King | 8dc39b8 | 2005-11-16 17:23:57 +0000 | [diff] [blame] | 16 | #include <linux/compiler.h> |
Russell King | 87c5257 | 2008-11-29 17:35:51 +0000 | [diff] [blame] | 17 | #include <linux/sched.h> |
Russell King | 4fe15ba | 2005-11-06 19:47:04 +0000 | [diff] [blame] | 18 | #include <asm/cacheflush.h> |
Russell King | 46097c7 | 2008-08-10 18:10:19 +0100 | [diff] [blame] | 19 | #include <asm/cachetype.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | #include <asm/proc-fns.h> |
Will Deacon | f9d4861f | 2012-01-20 12:01:13 +0100 | [diff] [blame] | 21 | #include <asm-generic/mm_hooks.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | |
Russell King | ff0daca | 2006-06-29 20:17:15 +0100 | [diff] [blame] | 23 | void __check_kvm_seq(struct mm_struct *mm); |
| 24 | |
Russell King | 516793c | 2007-05-17 10:19:23 +0100 | [diff] [blame] | 25 | #ifdef CONFIG_CPU_HAS_ASID |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | |
| 27 | /* |
| 28 | * On ARMv6, we have the following structure in the Context ID: |
| 29 | * |
| 30 | * 31 7 0 |
| 31 | * +-------------------------+-----------+ |
| 32 | * | process ID | ASID | |
| 33 | * +-------------------------+-----------+ |
| 34 | * | context ID | |
| 35 | * +-------------------------------------+ |
| 36 | * |
| 37 | * The ASID is used to tag entries in the CPU caches and TLBs. |
| 38 | * The context ID is used by debuggers and trace logic, and |
| 39 | * should be unique within all running processes. |
| 40 | */ |
Russell King | 8678c1f | 2007-05-08 20:03:09 +0100 | [diff] [blame] | 41 | #define ASID_BITS 8 |
| 42 | #define ASID_MASK ((~0) << ASID_BITS) |
| 43 | #define ASID_FIRST_VERSION (1 << ASID_BITS) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | |
| 45 | extern unsigned int cpu_last_asid; |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 46 | #ifdef CONFIG_SMP |
| 47 | DECLARE_PER_CPU(struct mm_struct *, current_mm); |
| 48 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
| 50 | void __init_new_context(struct task_struct *tsk, struct mm_struct *mm); |
| 51 | void __new_context(struct mm_struct *mm); |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 52 | void cpu_set_reserved_ttbr0(void); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 54 | static inline void switch_new_context(struct mm_struct *mm) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | { |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 56 | unsigned long flags; |
Russell King | ff0daca | 2006-06-29 20:17:15 +0100 | [diff] [blame] | 57 | |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 58 | __new_context(mm); |
| 59 | |
| 60 | local_irq_save(flags); |
| 61 | cpu_switch_mm(mm->pgd, mm); |
| 62 | local_irq_restore(flags); |
| 63 | } |
| 64 | |
| 65 | static inline void check_and_switch_context(struct mm_struct *mm, |
| 66 | struct task_struct *tsk) |
| 67 | { |
Russell King | ff0daca | 2006-06-29 20:17:15 +0100 | [diff] [blame] | 68 | if (unlikely(mm->context.kvm_seq != init_mm.context.kvm_seq)) |
| 69 | __check_kvm_seq(mm); |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 70 | |
| 71 | /* |
| 72 | * Required during context switch to avoid speculative page table |
| 73 | * walking with the wrong TTBR. |
| 74 | */ |
| 75 | cpu_set_reserved_ttbr0(); |
| 76 | |
| 77 | if (!((mm->context.id ^ cpu_last_asid) >> ASID_BITS)) |
| 78 | /* |
| 79 | * The ASID is from the current generation, just switch to the |
| 80 | * new pgd. This condition is only true for calls from |
| 81 | * context_switch() and interrupts are already disabled. |
| 82 | */ |
| 83 | cpu_switch_mm(mm->pgd, mm); |
| 84 | else if (irqs_disabled()) |
| 85 | /* |
| 86 | * Defer the new ASID allocation until after the context |
| 87 | * switch critical region since __new_context() cannot be |
| 88 | * called with interrupts disabled (it sends IPIs). |
| 89 | */ |
| 90 | set_ti_thread_flag(task_thread_info(tsk), TIF_SWITCH_MM); |
| 91 | else |
| 92 | /* |
| 93 | * That is a direct call to switch_mm() or activate_mm() with |
| 94 | * interrupts enabled and a new context. |
| 95 | */ |
| 96 | switch_new_context(mm); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | } |
| 98 | |
| 99 | #define init_new_context(tsk,mm) (__init_new_context(tsk,mm),0) |
| 100 | |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 101 | #define finish_arch_post_lock_switch \ |
| 102 | finish_arch_post_lock_switch |
| 103 | static inline void finish_arch_post_lock_switch(void) |
| 104 | { |
| 105 | if (test_and_clear_thread_flag(TIF_SWITCH_MM)) |
| 106 | switch_new_context(current->mm); |
| 107 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 109 | #else /* !CONFIG_CPU_HAS_ASID */ |
| 110 | |
| 111 | static inline void check_and_switch_context(struct mm_struct *mm, |
| 112 | struct task_struct *tsk) |
Russell King | ff0daca | 2006-06-29 20:17:15 +0100 | [diff] [blame] | 113 | { |
Catalin Marinas | 9a45f02 | 2009-07-24 12:34:56 +0100 | [diff] [blame] | 114 | #ifdef CONFIG_MMU |
Russell King | ff0daca | 2006-06-29 20:17:15 +0100 | [diff] [blame] | 115 | if (unlikely(mm->context.kvm_seq != init_mm.context.kvm_seq)) |
| 116 | __check_kvm_seq(mm); |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 117 | cpu_switch_mm(mm->pgd, mm); |
Catalin Marinas | 9a45f02 | 2009-07-24 12:34:56 +0100 | [diff] [blame] | 118 | #endif |
Russell King | ff0daca | 2006-06-29 20:17:15 +0100 | [diff] [blame] | 119 | } |
| 120 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | #define init_new_context(tsk,mm) 0 |
| 122 | |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 123 | #define finish_arch_post_lock_switch() do { } while (0) |
| 124 | |
| 125 | #endif /* CONFIG_CPU_HAS_ASID */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | |
| 127 | #define destroy_context(mm) do { } while(0) |
| 128 | |
| 129 | /* |
| 130 | * This is called when "tsk" is about to enter lazy TLB mode. |
| 131 | * |
| 132 | * mm: describes the currently active mm context |
| 133 | * tsk: task which is entering lazy tlb |
| 134 | * cpu: cpu number which is entering lazy tlb |
| 135 | * |
| 136 | * tsk->mm will be NULL |
| 137 | */ |
| 138 | static inline void |
| 139 | enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk) |
| 140 | { |
| 141 | } |
| 142 | |
| 143 | /* |
| 144 | * This is the actual mm switch as far as the scheduler |
| 145 | * is concerned. No registers are touched. We avoid |
| 146 | * calling the CPU specific function when the mm hasn't |
| 147 | * actually changed. |
| 148 | */ |
| 149 | static inline void |
| 150 | switch_mm(struct mm_struct *prev, struct mm_struct *next, |
| 151 | struct task_struct *tsk) |
| 152 | { |
Russell King | 002547b | 2006-06-20 20:46:52 +0100 | [diff] [blame] | 153 | #ifdef CONFIG_MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | unsigned int cpu = smp_processor_id(); |
| 155 | |
Catalin Marinas | 826cbda | 2008-06-13 10:28:36 +0100 | [diff] [blame] | 156 | #ifdef CONFIG_SMP |
| 157 | /* check for possible thread migration */ |
Rusty Russell | 56f8ba8 | 2009-09-24 09:34:49 -0600 | [diff] [blame] | 158 | if (!cpumask_empty(mm_cpumask(next)) && |
| 159 | !cpumask_test_cpu(cpu, mm_cpumask(next))) |
Catalin Marinas | 826cbda | 2008-06-13 10:28:36 +0100 | [diff] [blame] | 160 | __flush_icache_all(); |
| 161 | #endif |
Rusty Russell | 56f8ba8 | 2009-09-24 09:34:49 -0600 | [diff] [blame] | 162 | if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) { |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 163 | #ifdef CONFIG_SMP |
| 164 | struct mm_struct **crt_mm = &per_cpu(current_mm, cpu); |
| 165 | *crt_mm = next; |
| 166 | #endif |
Catalin Marinas | 7fec1b5 | 2011-11-28 13:53:28 +0000 | [diff] [blame^] | 167 | check_and_switch_context(next, tsk); |
Russell King | 7e5e6e9 | 2005-11-03 20:32:45 +0000 | [diff] [blame] | 168 | if (cache_is_vivt()) |
Rusty Russell | 56f8ba8 | 2009-09-24 09:34:49 -0600 | [diff] [blame] | 169 | cpumask_clear_cpu(cpu, mm_cpumask(prev)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | } |
Russell King | 002547b | 2006-06-20 20:46:52 +0100 | [diff] [blame] | 171 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | #define deactivate_mm(tsk,mm) do { } while (0) |
| 175 | #define activate_mm(prev,next) switch_mm(prev, next, NULL) |
| 176 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | #endif |