blob: 13b6afd678265d96040f5bd7fa15d62fd6937d3f [file] [log] [blame]
Sujithf1dc5602008-10-29 10:16:30 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujithf1dc5602008-10-29 10:16:30 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070017#include "hw.h"
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -040018#include "hw-ops.h"
Paul Gortmakeree40fa02011-05-27 16:14:23 -040019#include <linux/export.h>
Sujithf1dc5602008-10-29 10:16:30 +053020
Sujithcbe61d82009-02-09 13:27:12 +053021static void ath9k_hw_set_txq_interrupts(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +053022 struct ath9k_tx_queue_info *qi)
23{
Joe Perchesd2182b62011-12-15 14:55:53 -080024 ath_dbg(ath9k_hw_common(ah), INTERRUPT,
Joe Perches226afe62010-12-02 19:12:37 -080025 "tx ok 0x%x err 0x%x desc 0x%x eol 0x%x urn 0x%x\n",
26 ah->txok_interrupt_mask, ah->txerr_interrupt_mask,
27 ah->txdesc_interrupt_mask, ah->txeol_interrupt_mask,
28 ah->txurn_interrupt_mask);
Sujithf1dc5602008-10-29 10:16:30 +053029
Sujith7d0d0df2010-04-16 11:53:57 +053030 ENABLE_REGWRITE_BUFFER(ah);
31
Sujithf1dc5602008-10-29 10:16:30 +053032 REG_WRITE(ah, AR_IMR_S0,
Sujith2660b812009-02-09 13:27:26 +053033 SM(ah->txok_interrupt_mask, AR_IMR_S0_QCU_TXOK)
34 | SM(ah->txdesc_interrupt_mask, AR_IMR_S0_QCU_TXDESC));
Sujithf1dc5602008-10-29 10:16:30 +053035 REG_WRITE(ah, AR_IMR_S1,
Sujith2660b812009-02-09 13:27:26 +053036 SM(ah->txerr_interrupt_mask, AR_IMR_S1_QCU_TXERR)
37 | SM(ah->txeol_interrupt_mask, AR_IMR_S1_QCU_TXEOL));
Pavel Roskin74bad5c2010-02-23 18:15:27 -050038
39 ah->imrs2_reg &= ~AR_IMR_S2_QCU_TXURN;
40 ah->imrs2_reg |= (ah->txurn_interrupt_mask & AR_IMR_S2_QCU_TXURN);
41 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujith7d0d0df2010-04-16 11:53:57 +053042
43 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +053044}
45
Sujithcbe61d82009-02-09 13:27:12 +053046u32 ath9k_hw_gettxbuf(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053047{
48 return REG_READ(ah, AR_QTXDP(q));
49}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040050EXPORT_SYMBOL(ath9k_hw_gettxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053051
Sujith54e4cec2009-08-07 09:45:09 +053052void ath9k_hw_puttxbuf(struct ath_hw *ah, u32 q, u32 txdp)
Sujithf1dc5602008-10-29 10:16:30 +053053{
54 REG_WRITE(ah, AR_QTXDP(q), txdp);
Sujithf1dc5602008-10-29 10:16:30 +053055}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040056EXPORT_SYMBOL(ath9k_hw_puttxbuf);
Sujithf1dc5602008-10-29 10:16:30 +053057
Sujith54e4cec2009-08-07 09:45:09 +053058void ath9k_hw_txstart(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053059{
Joe Perchesd2182b62011-12-15 14:55:53 -080060 ath_dbg(ath9k_hw_common(ah), QUEUE, "Enable TXE on queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +053061 REG_WRITE(ah, AR_Q_TXE, 1 << q);
Sujithf1dc5602008-10-29 10:16:30 +053062}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040063EXPORT_SYMBOL(ath9k_hw_txstart);
Sujithf1dc5602008-10-29 10:16:30 +053064
Sujithcbe61d82009-02-09 13:27:12 +053065u32 ath9k_hw_numtxpending(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +053066{
67 u32 npend;
68
69 npend = REG_READ(ah, AR_QSTS(q)) & AR_Q_STS_PEND_FR_CNT;
70 if (npend == 0) {
71
72 if (REG_READ(ah, AR_Q_TXE) & (1 << q))
73 npend = 1;
74 }
75
76 return npend;
77}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040078EXPORT_SYMBOL(ath9k_hw_numtxpending);
Sujithf1dc5602008-10-29 10:16:30 +053079
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -050080/**
81 * ath9k_hw_updatetxtriglevel - adjusts the frame trigger level
82 *
83 * @ah: atheros hardware struct
84 * @bIncTrigLevel: whether or not the frame trigger level should be updated
85 *
86 * The frame trigger level specifies the minimum number of bytes,
87 * in units of 64 bytes, that must be DMA'ed into the PCU TX FIFO
88 * before the PCU will initiate sending the frame on the air. This can
89 * mean we initiate transmit before a full frame is on the PCU TX FIFO.
90 * Resets to 0x1 (meaning 64 bytes or a full frame, whichever occurs
91 * first)
92 *
93 * Caution must be taken to ensure to set the frame trigger level based
94 * on the DMA request size. For example if the DMA request size is set to
95 * 128 bytes the trigger level cannot exceed 6 * 64 = 384. This is because
96 * there need to be enough space in the tx FIFO for the requested transfer
97 * size. Hence the tx FIFO will stop with 512 - 128 = 384 bytes. If we set
98 * the threshold to a value beyond 6, then the transmit will hang.
99 *
100 * Current dual stream devices have a PCU TX FIFO size of 8 KB.
101 * Current single stream devices have a PCU TX FIFO size of 4 KB, however,
102 * there is a hardware issue which forces us to use 2 KB instead so the
103 * frame trigger level must not exceed 2 KB for these chipsets.
104 */
Sujithcbe61d82009-02-09 13:27:12 +0530105bool ath9k_hw_updatetxtriglevel(struct ath_hw *ah, bool bIncTrigLevel)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Sujithf1dc5602008-10-29 10:16:30 +0530107 u32 txcfg, curLevel, newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530108
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500109 if (ah->tx_trig_level >= ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530110 return false;
111
Felix Fietkau4df30712010-11-08 20:54:47 +0100112 ath9k_hw_disable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530113
114 txcfg = REG_READ(ah, AR_TXCFG);
115 curLevel = MS(txcfg, AR_FTRIG);
116 newLevel = curLevel;
117 if (bIncTrigLevel) {
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500118 if (curLevel < ah->config.max_txtrig_level)
Sujithf1dc5602008-10-29 10:16:30 +0530119 newLevel++;
120 } else if (curLevel > MIN_TX_FIFO_THRESHOLD)
121 newLevel--;
122 if (newLevel != curLevel)
123 REG_WRITE(ah, AR_TXCFG,
124 (txcfg & ~AR_FTRIG) | SM(newLevel, AR_FTRIG));
125
Felix Fietkau4df30712010-11-08 20:54:47 +0100126 ath9k_hw_enable_interrupts(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530127
Sujith2660b812009-02-09 13:27:26 +0530128 ah->tx_trig_level = newLevel;
Sujithf1dc5602008-10-29 10:16:30 +0530129
130 return newLevel != curLevel;
131}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400132EXPORT_SYMBOL(ath9k_hw_updatetxtriglevel);
Sujithf1dc5602008-10-29 10:16:30 +0530133
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100134void ath9k_hw_abort_tx_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530135{
Felix Fietkau0d51ccc2011-03-11 21:38:18 +0100136 int i, q;
137
138 REG_WRITE(ah, AR_Q_TXD, AR_Q_TXD_M);
139
140 REG_SET_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
141 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
142 REG_SET_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
143
144 for (q = 0; q < AR_NUM_QCU; q++) {
145 for (i = 0; i < 1000; i++) {
146 if (i)
147 udelay(5);
148
149 if (!ath9k_hw_numtxpending(ah, q))
150 break;
151 }
152 }
153
154 REG_CLR_BIT(ah, AR_PCU_MISC, AR_PCU_FORCE_QUIET_COLL | AR_PCU_CLEAR_VMF);
155 REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
156 REG_CLR_BIT(ah, AR_D_GBL_IFS_MISC, AR_D_GBL_IFS_MISC_IGNORE_BACKOFF);
157
158 REG_WRITE(ah, AR_Q_TXD, 0);
159}
160EXPORT_SYMBOL(ath9k_hw_abort_tx_dma);
161
Felix Fietkauefff3952011-03-11 21:38:20 +0100162bool ath9k_hw_stop_dma_queue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkauefff3952011-03-11 21:38:20 +0100164#define ATH9K_TX_STOP_DMA_TIMEOUT 1000 /* usec */
Sujith94ff91d2009-01-27 15:06:38 +0530165#define ATH9K_TIME_QUANTUM 100 /* usec */
Felix Fietkauefff3952011-03-11 21:38:20 +0100166 int wait_time = ATH9K_TX_STOP_DMA_TIMEOUT / ATH9K_TIME_QUANTUM;
167 int wait;
Sujithf1dc5602008-10-29 10:16:30 +0530168
169 REG_WRITE(ah, AR_Q_TXD, 1 << q);
170
Sujith94ff91d2009-01-27 15:06:38 +0530171 for (wait = wait_time; wait != 0; wait--) {
Felix Fietkauefff3952011-03-11 21:38:20 +0100172 if (wait != wait_time)
173 udelay(ATH9K_TIME_QUANTUM);
174
Sujithf1dc5602008-10-29 10:16:30 +0530175 if (ath9k_hw_numtxpending(ah, q) == 0)
176 break;
Sujithf1dc5602008-10-29 10:16:30 +0530177 }
178
179 REG_WRITE(ah, AR_Q_TXD, 0);
Felix Fietkauefff3952011-03-11 21:38:20 +0100180
Sujithf1dc5602008-10-29 10:16:30 +0530181 return wait != 0;
Sujith94ff91d2009-01-27 15:06:38 +0530182
183#undef ATH9K_TX_STOP_DMA_TIMEOUT
184#undef ATH9K_TIME_QUANTUM
Sujithf1dc5602008-10-29 10:16:30 +0530185}
Felix Fietkauefff3952011-03-11 21:38:20 +0100186EXPORT_SYMBOL(ath9k_hw_stop_dma_queue);
Sujithf1dc5602008-10-29 10:16:30 +0530187
Sujithcbe61d82009-02-09 13:27:12 +0530188void ath9k_hw_gettxintrtxqs(struct ath_hw *ah, u32 *txqs)
Sujithf1dc5602008-10-29 10:16:30 +0530189{
Sujith2660b812009-02-09 13:27:26 +0530190 *txqs &= ah->intr_txqs;
191 ah->intr_txqs &= ~(*txqs);
Sujithf1dc5602008-10-29 10:16:30 +0530192}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400193EXPORT_SYMBOL(ath9k_hw_gettxintrtxqs);
Sujithf1dc5602008-10-29 10:16:30 +0530194
Sujithcbe61d82009-02-09 13:27:12 +0530195bool ath9k_hw_set_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530196 const struct ath9k_tx_queue_info *qinfo)
197{
198 u32 cw;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700199 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530200 struct ath9k_tx_queue_info *qi;
201
Sujith2660b812009-02-09 13:27:26 +0530202 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530203 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800204 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -0800205 "Set TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530206 return false;
207 }
208
Joe Perchesd2182b62011-12-15 14:55:53 -0800209 ath_dbg(common, QUEUE, "Set queue properties for: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530210
211 qi->tqi_ver = qinfo->tqi_ver;
212 qi->tqi_subtype = qinfo->tqi_subtype;
213 qi->tqi_qflags = qinfo->tqi_qflags;
214 qi->tqi_priority = qinfo->tqi_priority;
215 if (qinfo->tqi_aifs != ATH9K_TXQ_USEDEFAULT)
216 qi->tqi_aifs = min(qinfo->tqi_aifs, 255U);
217 else
218 qi->tqi_aifs = INIT_AIFS;
219 if (qinfo->tqi_cwmin != ATH9K_TXQ_USEDEFAULT) {
220 cw = min(qinfo->tqi_cwmin, 1024U);
221 qi->tqi_cwmin = 1;
222 while (qi->tqi_cwmin < cw)
223 qi->tqi_cwmin = (qi->tqi_cwmin << 1) | 1;
224 } else
225 qi->tqi_cwmin = qinfo->tqi_cwmin;
226 if (qinfo->tqi_cwmax != ATH9K_TXQ_USEDEFAULT) {
227 cw = min(qinfo->tqi_cwmax, 1024U);
228 qi->tqi_cwmax = 1;
229 while (qi->tqi_cwmax < cw)
230 qi->tqi_cwmax = (qi->tqi_cwmax << 1) | 1;
231 } else
232 qi->tqi_cwmax = INIT_CWMAX;
233
234 if (qinfo->tqi_shretry != 0)
235 qi->tqi_shretry = min((u32) qinfo->tqi_shretry, 15U);
236 else
237 qi->tqi_shretry = INIT_SH_RETRY;
238 if (qinfo->tqi_lgretry != 0)
239 qi->tqi_lgretry = min((u32) qinfo->tqi_lgretry, 15U);
240 else
241 qi->tqi_lgretry = INIT_LG_RETRY;
242 qi->tqi_cbrPeriod = qinfo->tqi_cbrPeriod;
243 qi->tqi_cbrOverflowLimit = qinfo->tqi_cbrOverflowLimit;
244 qi->tqi_burstTime = qinfo->tqi_burstTime;
245 qi->tqi_readyTime = qinfo->tqi_readyTime;
246
247 switch (qinfo->tqi_subtype) {
248 case ATH9K_WME_UPSD:
249 if (qi->tqi_type == ATH9K_TX_QUEUE_DATA)
250 qi->tqi_intFlags = ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS;
251 break;
252 default:
253 break;
254 }
255
256 return true;
257}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400258EXPORT_SYMBOL(ath9k_hw_set_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530259
Sujithcbe61d82009-02-09 13:27:12 +0530260bool ath9k_hw_get_txq_props(struct ath_hw *ah, int q,
Sujithf1dc5602008-10-29 10:16:30 +0530261 struct ath9k_tx_queue_info *qinfo)
262{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700263 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530264 struct ath9k_tx_queue_info *qi;
265
Sujith2660b812009-02-09 13:27:26 +0530266 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530267 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800268 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -0800269 "Get TXQ properties, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530270 return false;
271 }
272
273 qinfo->tqi_qflags = qi->tqi_qflags;
274 qinfo->tqi_ver = qi->tqi_ver;
275 qinfo->tqi_subtype = qi->tqi_subtype;
276 qinfo->tqi_qflags = qi->tqi_qflags;
277 qinfo->tqi_priority = qi->tqi_priority;
278 qinfo->tqi_aifs = qi->tqi_aifs;
279 qinfo->tqi_cwmin = qi->tqi_cwmin;
280 qinfo->tqi_cwmax = qi->tqi_cwmax;
281 qinfo->tqi_shretry = qi->tqi_shretry;
282 qinfo->tqi_lgretry = qi->tqi_lgretry;
283 qinfo->tqi_cbrPeriod = qi->tqi_cbrPeriod;
284 qinfo->tqi_cbrOverflowLimit = qi->tqi_cbrOverflowLimit;
285 qinfo->tqi_burstTime = qi->tqi_burstTime;
286 qinfo->tqi_readyTime = qi->tqi_readyTime;
287
288 return true;
289}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400290EXPORT_SYMBOL(ath9k_hw_get_txq_props);
Sujithf1dc5602008-10-29 10:16:30 +0530291
Sujithcbe61d82009-02-09 13:27:12 +0530292int ath9k_hw_setuptxqueue(struct ath_hw *ah, enum ath9k_tx_queue type,
Sujithf1dc5602008-10-29 10:16:30 +0530293 const struct ath9k_tx_queue_info *qinfo)
294{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700295 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530296 struct ath9k_tx_queue_info *qi;
Sujithf1dc5602008-10-29 10:16:30 +0530297 int q;
298
299 switch (type) {
300 case ATH9K_TX_QUEUE_BEACON:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100301 q = ATH9K_NUM_TX_QUEUES - 1;
Sujithf1dc5602008-10-29 10:16:30 +0530302 break;
303 case ATH9K_TX_QUEUE_CAB:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100304 q = ATH9K_NUM_TX_QUEUES - 2;
Sujithf1dc5602008-10-29 10:16:30 +0530305 break;
306 case ATH9K_TX_QUEUE_PSPOLL:
307 q = 1;
308 break;
309 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100310 q = ATH9K_NUM_TX_QUEUES - 3;
Sujithf1dc5602008-10-29 10:16:30 +0530311 break;
312 case ATH9K_TX_QUEUE_DATA:
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100313 for (q = 0; q < ATH9K_NUM_TX_QUEUES; q++)
Sujith2660b812009-02-09 13:27:26 +0530314 if (ah->txq[q].tqi_type ==
Sujithf1dc5602008-10-29 10:16:30 +0530315 ATH9K_TX_QUEUE_INACTIVE)
316 break;
Felix Fietkauf4c607d2011-03-23 20:57:28 +0100317 if (q == ATH9K_NUM_TX_QUEUES) {
Joe Perches38002762010-12-02 19:12:36 -0800318 ath_err(common, "No available TX queue\n");
Sujithf1dc5602008-10-29 10:16:30 +0530319 return -1;
320 }
321 break;
322 default:
Joe Perches38002762010-12-02 19:12:36 -0800323 ath_err(common, "Invalid TX queue type: %u\n", type);
Sujithf1dc5602008-10-29 10:16:30 +0530324 return -1;
325 }
326
Joe Perchesd2182b62011-12-15 14:55:53 -0800327 ath_dbg(common, QUEUE, "Setup TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530328
Sujith2660b812009-02-09 13:27:26 +0530329 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530330 if (qi->tqi_type != ATH9K_TX_QUEUE_INACTIVE) {
Joe Perches38002762010-12-02 19:12:36 -0800331 ath_err(common, "TX queue: %u already active\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530332 return -1;
333 }
334 memset(qi, 0, sizeof(struct ath9k_tx_queue_info));
335 qi->tqi_type = type;
Rajkumar Manoharan479c6892011-08-13 10:28:12 +0530336 qi->tqi_physCompBuf = qinfo->tqi_physCompBuf;
337 (void) ath9k_hw_set_txq_props(ah, q, qinfo);
Sujithf1dc5602008-10-29 10:16:30 +0530338
339 return q;
340}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400341EXPORT_SYMBOL(ath9k_hw_setuptxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530342
Felix Fietkau7e030722012-03-14 16:40:21 +0100343static void ath9k_hw_clear_queue_interrupts(struct ath_hw *ah, u32 q)
344{
345 ah->txok_interrupt_mask &= ~(1 << q);
346 ah->txerr_interrupt_mask &= ~(1 << q);
347 ah->txdesc_interrupt_mask &= ~(1 << q);
348 ah->txeol_interrupt_mask &= ~(1 << q);
349 ah->txurn_interrupt_mask &= ~(1 << q);
350}
351
Sujithcbe61d82009-02-09 13:27:12 +0530352bool ath9k_hw_releasetxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530353{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700354 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530355 struct ath9k_tx_queue_info *qi;
356
Sujith2660b812009-02-09 13:27:26 +0530357 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530358 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800359 ath_dbg(common, QUEUE, "Release TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530360 return false;
361 }
362
Joe Perchesd2182b62011-12-15 14:55:53 -0800363 ath_dbg(common, QUEUE, "Release TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530364
365 qi->tqi_type = ATH9K_TX_QUEUE_INACTIVE;
Felix Fietkau7e030722012-03-14 16:40:21 +0100366 ath9k_hw_clear_queue_interrupts(ah, q);
Sujithf1dc5602008-10-29 10:16:30 +0530367 ath9k_hw_set_txq_interrupts(ah, qi);
368
369 return true;
370}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400371EXPORT_SYMBOL(ath9k_hw_releasetxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530372
Sujithcbe61d82009-02-09 13:27:12 +0530373bool ath9k_hw_resettxqueue(struct ath_hw *ah, u32 q)
Sujithf1dc5602008-10-29 10:16:30 +0530374{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700375 struct ath_common *common = ath9k_hw_common(ah);
Sujith2660b812009-02-09 13:27:26 +0530376 struct ath9k_channel *chan = ah->curchan;
Sujithf1dc5602008-10-29 10:16:30 +0530377 struct ath9k_tx_queue_info *qi;
378 u32 cwMin, chanCwMin, value;
379
Sujith2660b812009-02-09 13:27:26 +0530380 qi = &ah->txq[q];
Sujithf1dc5602008-10-29 10:16:30 +0530381 if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800382 ath_dbg(common, QUEUE, "Reset TXQ, inactive queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530383 return true;
384 }
385
Joe Perchesd2182b62011-12-15 14:55:53 -0800386 ath_dbg(common, QUEUE, "Reset TX queue: %u\n", q);
Sujithf1dc5602008-10-29 10:16:30 +0530387
388 if (qi->tqi_cwmin == ATH9K_TXQ_USEDEFAULT) {
389 if (chan && IS_CHAN_B(chan))
390 chanCwMin = INIT_CWMIN_11B;
391 else
392 chanCwMin = INIT_CWMIN;
393
394 for (cwMin = 1; cwMin < chanCwMin; cwMin = (cwMin << 1) | 1);
395 } else
396 cwMin = qi->tqi_cwmin;
397
Sujith7d0d0df2010-04-16 11:53:57 +0530398 ENABLE_REGWRITE_BUFFER(ah);
399
Sujithf1dc5602008-10-29 10:16:30 +0530400 REG_WRITE(ah, AR_DLCL_IFS(q),
401 SM(cwMin, AR_D_LCL_IFS_CWMIN) |
402 SM(qi->tqi_cwmax, AR_D_LCL_IFS_CWMAX) |
403 SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
404
405 REG_WRITE(ah, AR_DRETRY_LIMIT(q),
406 SM(INIT_SSH_RETRY, AR_D_RETRY_LIMIT_STA_SH) |
407 SM(INIT_SLG_RETRY, AR_D_RETRY_LIMIT_STA_LG) |
408 SM(qi->tqi_shretry, AR_D_RETRY_LIMIT_FR_SH));
409
410 REG_WRITE(ah, AR_QMISC(q), AR_Q_MISC_DCU_EARLY_TERM_REQ);
Rajkumar Manoharan94333f52011-05-09 19:11:27 +0530411
412 if (AR_SREV_9340(ah))
413 REG_WRITE(ah, AR_DMISC(q),
414 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x1);
415 else
416 REG_WRITE(ah, AR_DMISC(q),
417 AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x2);
Sujithf1dc5602008-10-29 10:16:30 +0530418
419 if (qi->tqi_cbrPeriod) {
420 REG_WRITE(ah, AR_QCBRCFG(q),
421 SM(qi->tqi_cbrPeriod, AR_Q_CBRCFG_INTERVAL) |
422 SM(qi->tqi_cbrOverflowLimit, AR_Q_CBRCFG_OVF_THRESH));
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100423 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_FSP_CBR |
424 (qi->tqi_cbrOverflowLimit ?
425 AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN : 0));
Sujithf1dc5602008-10-29 10:16:30 +0530426 }
427 if (qi->tqi_readyTime && (qi->tqi_type != ATH9K_TX_QUEUE_CAB)) {
428 REG_WRITE(ah, AR_QRDYTIMECFG(q),
429 SM(qi->tqi_readyTime, AR_Q_RDYTIMECFG_DURATION) |
430 AR_Q_RDYTIMECFG_EN);
431 }
432
433 REG_WRITE(ah, AR_DCHNTIME(q),
434 SM(qi->tqi_burstTime, AR_D_CHNTIME_DUR) |
435 (qi->tqi_burstTime ? AR_D_CHNTIME_EN : 0));
436
437 if (qi->tqi_burstTime
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100438 && (qi->tqi_qflags & TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE))
439 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_RDYTIME_EXP_POLICY);
Sujithf1dc5602008-10-29 10:16:30 +0530440
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100441 if (qi->tqi_qflags & TXQ_FLAG_BACKOFF_DISABLE)
442 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530443
444 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530445
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100446 if (qi->tqi_qflags & TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE)
447 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_FRAG_BKOFF_EN);
448
Sujithf1dc5602008-10-29 10:16:30 +0530449 switch (qi->tqi_type) {
450 case ATH9K_TX_QUEUE_BEACON:
Sujith7d0d0df2010-04-16 11:53:57 +0530451 ENABLE_REGWRITE_BUFFER(ah);
452
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100453 REG_SET_BIT(ah, AR_QMISC(q),
454 AR_Q_MISC_FSP_DBA_GATED
455 | AR_Q_MISC_BEACON_USE
456 | AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530457
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100458 REG_SET_BIT(ah, AR_DMISC(q),
459 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530460 AR_D_MISC_ARB_LOCKOUT_CNTRL_S)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100461 | AR_D_MISC_BEACON_USE
462 | AR_D_MISC_POST_FR_BKOFF_DIS);
Sujith7d0d0df2010-04-16 11:53:57 +0530463
464 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530465
Luis R. Rodriguez9a2af882010-06-14 20:17:36 -0400466 /*
467 * cwmin and cwmax should be 0 for beacon queue
468 * but not for IBSS as we would create an imbalance
469 * on beaconing fairness for participating nodes.
470 */
471 if (AR_SREV_9300_20_OR_LATER(ah) &&
472 ah->opmode != NL80211_IFTYPE_ADHOC) {
Luis R. Rodriguez3deb4da2010-04-15 17:39:32 -0400473 REG_WRITE(ah, AR_DLCL_IFS(q), SM(0, AR_D_LCL_IFS_CWMIN)
474 | SM(0, AR_D_LCL_IFS_CWMAX)
475 | SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
476 }
Sujithf1dc5602008-10-29 10:16:30 +0530477 break;
478 case ATH9K_TX_QUEUE_CAB:
Sujith7d0d0df2010-04-16 11:53:57 +0530479 ENABLE_REGWRITE_BUFFER(ah);
480
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100481 REG_SET_BIT(ah, AR_QMISC(q),
482 AR_Q_MISC_FSP_DBA_GATED
483 | AR_Q_MISC_CBR_INCR_DIS1
484 | AR_Q_MISC_CBR_INCR_DIS0);
Sujithf1dc5602008-10-29 10:16:30 +0530485 value = (qi->tqi_readyTime -
Sujith2660b812009-02-09 13:27:26 +0530486 (ah->config.sw_beacon_response_time -
487 ah->config.dma_beacon_response_time) -
488 ah->config.additional_swba_backoff) * 1024;
Sujithf1dc5602008-10-29 10:16:30 +0530489 REG_WRITE(ah, AR_QRDYTIMECFG(q),
490 value | AR_Q_RDYTIMECFG_EN);
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100491 REG_SET_BIT(ah, AR_DMISC(q),
492 (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
Sujithf1dc5602008-10-29 10:16:30 +0530493 AR_D_MISC_ARB_LOCKOUT_CNTRL_S));
Sujith7d0d0df2010-04-16 11:53:57 +0530494
495 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530496
Sujithf1dc5602008-10-29 10:16:30 +0530497 break;
498 case ATH9K_TX_QUEUE_PSPOLL:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100499 REG_SET_BIT(ah, AR_QMISC(q), AR_Q_MISC_CBR_INCR_DIS1);
Sujithf1dc5602008-10-29 10:16:30 +0530500 break;
501 case ATH9K_TX_QUEUE_UAPSD:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100502 REG_SET_BIT(ah, AR_DMISC(q), AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530503 break;
504 default:
505 break;
506 }
507
508 if (qi->tqi_intFlags & ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100509 REG_SET_BIT(ah, AR_DMISC(q),
510 SM(AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL,
511 AR_D_MISC_ARB_LOCKOUT_CNTRL) |
512 AR_D_MISC_POST_FR_BKOFF_DIS);
Sujithf1dc5602008-10-29 10:16:30 +0530513 }
514
Luis R. Rodriguez79de2372010-04-15 17:39:31 -0400515 if (AR_SREV_9300_20_OR_LATER(ah))
516 REG_WRITE(ah, AR_Q_DESC_CRCCHK, AR_Q_DESC_CRCCHK_EN);
517
Felix Fietkau7e030722012-03-14 16:40:21 +0100518 ath9k_hw_clear_queue_interrupts(ah, q);
Sujithf1dc5602008-10-29 10:16:30 +0530519 if (qi->tqi_qflags & TXQ_FLAG_TXOKINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530520 ah->txok_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530521 if (qi->tqi_qflags & TXQ_FLAG_TXERRINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530522 ah->txerr_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530523 if (qi->tqi_qflags & TXQ_FLAG_TXDESCINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530524 ah->txdesc_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530525 if (qi->tqi_qflags & TXQ_FLAG_TXEOLINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530526 ah->txeol_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530527 if (qi->tqi_qflags & TXQ_FLAG_TXURNINT_ENABLE)
Sujith2660b812009-02-09 13:27:26 +0530528 ah->txurn_interrupt_mask |= 1 << q;
Sujithf1dc5602008-10-29 10:16:30 +0530529 ath9k_hw_set_txq_interrupts(ah, qi);
530
531 return true;
532}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400533EXPORT_SYMBOL(ath9k_hw_resettxqueue);
Sujithf1dc5602008-10-29 10:16:30 +0530534
Sujithcbe61d82009-02-09 13:27:12 +0530535int ath9k_hw_rxprocdesc(struct ath_hw *ah, struct ath_desc *ds,
Rajkumar Manoharan3de21112011-08-13 10:28:11 +0530536 struct ath_rx_status *rs)
Sujithf1dc5602008-10-29 10:16:30 +0530537{
538 struct ar5416_desc ads;
539 struct ar5416_desc *adsp = AR5416DESC(ds);
540 u32 phyerr;
541
542 if ((adsp->ds_rxstatus8 & AR_RxDone) == 0)
543 return -EINPROGRESS;
544
545 ads.u.rx = adsp->u.rx;
546
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700547 rs->rs_status = 0;
548 rs->rs_flags = 0;
Sujithf1dc5602008-10-29 10:16:30 +0530549
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700550 rs->rs_datalen = ads.ds_rxstatus1 & AR_DataLen;
551 rs->rs_tstamp = ads.AR_RcvTimestamp;
Sujithf1dc5602008-10-29 10:16:30 +0530552
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400553 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700554 rs->rs_rssi = ATH9K_RSSI_BAD;
555 rs->rs_rssi_ctl0 = ATH9K_RSSI_BAD;
556 rs->rs_rssi_ctl1 = ATH9K_RSSI_BAD;
557 rs->rs_rssi_ctl2 = ATH9K_RSSI_BAD;
558 rs->rs_rssi_ext0 = ATH9K_RSSI_BAD;
559 rs->rs_rssi_ext1 = ATH9K_RSSI_BAD;
560 rs->rs_rssi_ext2 = ATH9K_RSSI_BAD;
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400561 } else {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700562 rs->rs_rssi = MS(ads.ds_rxstatus4, AR_RxRSSICombined);
563 rs->rs_rssi_ctl0 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400564 AR_RxRSSIAnt00);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700565 rs->rs_rssi_ctl1 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400566 AR_RxRSSIAnt01);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700567 rs->rs_rssi_ctl2 = MS(ads.ds_rxstatus0,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400568 AR_RxRSSIAnt02);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700569 rs->rs_rssi_ext0 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400570 AR_RxRSSIAnt10);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700571 rs->rs_rssi_ext1 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400572 AR_RxRSSIAnt11);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700573 rs->rs_rssi_ext2 = MS(ads.ds_rxstatus4,
Senthil Balasubramaniandd8b15b2009-07-14 20:17:08 -0400574 AR_RxRSSIAnt12);
575 }
Sujithf1dc5602008-10-29 10:16:30 +0530576 if (ads.ds_rxstatus8 & AR_RxKeyIdxValid)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700577 rs->rs_keyix = MS(ads.ds_rxstatus8, AR_KeyIdx);
Sujithf1dc5602008-10-29 10:16:30 +0530578 else
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700579 rs->rs_keyix = ATH9K_RXKEYIX_INVALID;
Sujithf1dc5602008-10-29 10:16:30 +0530580
Felix Fietkau1b8714f2011-09-15 14:25:35 +0200581 rs->rs_rate = MS(ads.ds_rxstatus0, AR_RxRate);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700582 rs->rs_more = (ads.ds_rxstatus1 & AR_RxMore) ? 1 : 0;
Sujithf1dc5602008-10-29 10:16:30 +0530583
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700584 rs->rs_isaggr = (ads.ds_rxstatus8 & AR_RxAggr) ? 1 : 0;
585 rs->rs_moreaggr =
Sujithf1dc5602008-10-29 10:16:30 +0530586 (ads.ds_rxstatus8 & AR_RxMoreAggr) ? 1 : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700587 rs->rs_antenna = MS(ads.ds_rxstatus3, AR_RxAntenna);
588 rs->rs_flags =
Sujithf1dc5602008-10-29 10:16:30 +0530589 (ads.ds_rxstatus3 & AR_GI) ? ATH9K_RX_GI : 0;
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700590 rs->rs_flags |=
Sujithf1dc5602008-10-29 10:16:30 +0530591 (ads.ds_rxstatus3 & AR_2040) ? ATH9K_RX_2040 : 0;
592
593 if (ads.ds_rxstatus8 & AR_PreDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700594 rs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
Sujithf1dc5602008-10-29 10:16:30 +0530595 if (ads.ds_rxstatus8 & AR_PostDelimCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700596 rs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
Sujithf1dc5602008-10-29 10:16:30 +0530597 if (ads.ds_rxstatus8 & AR_DecryptBusyErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700598 rs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
Sujithf1dc5602008-10-29 10:16:30 +0530599
600 if ((ads.ds_rxstatus8 & AR_RxFrameOK) == 0) {
Felix Fietkau115dad72011-01-14 00:06:27 +0100601 /*
602 * Treat these errors as mutually exclusive to avoid spurious
603 * extra error reports from the hardware. If a CRC error is
604 * reported, then decryption and MIC errors are irrelevant,
605 * the frame is going to be dropped either way
606 */
Sujithf1dc5602008-10-29 10:16:30 +0530607 if (ads.ds_rxstatus8 & AR_CRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700608 rs->rs_status |= ATH9K_RXERR_CRC;
Felix Fietkau115dad72011-01-14 00:06:27 +0100609 else if (ads.ds_rxstatus8 & AR_PHYErr) {
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700610 rs->rs_status |= ATH9K_RXERR_PHY;
Sujithf1dc5602008-10-29 10:16:30 +0530611 phyerr = MS(ads.ds_rxstatus8, AR_PHYErrCode);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700612 rs->rs_phyerr = phyerr;
Felix Fietkau115dad72011-01-14 00:06:27 +0100613 } else if (ads.ds_rxstatus8 & AR_DecryptCRCErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700614 rs->rs_status |= ATH9K_RXERR_DECRYPT;
Felix Fietkau115dad72011-01-14 00:06:27 +0100615 else if (ads.ds_rxstatus8 & AR_MichaelErr)
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700616 rs->rs_status |= ATH9K_RXERR_MIC;
Sujithf1dc5602008-10-29 10:16:30 +0530617 }
618
Felix Fietkau7a532fe2012-01-14 15:08:34 +0100619 if (ads.ds_rxstatus8 & AR_KeyMiss)
620 rs->rs_status |= ATH9K_RXERR_KEYMISS;
621
Sujithf1dc5602008-10-29 10:16:30 +0530622 return 0;
623}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400624EXPORT_SYMBOL(ath9k_hw_rxprocdesc);
Sujithf1dc5602008-10-29 10:16:30 +0530625
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -0500626/*
627 * This can stop or re-enables RX.
628 *
629 * If bool is set this will kill any frame which is currently being
630 * transferred between the MAC and baseband and also prevent any new
631 * frames from getting started.
632 */
Sujithcbe61d82009-02-09 13:27:12 +0530633bool ath9k_hw_setrxabort(struct ath_hw *ah, bool set)
Sujithf1dc5602008-10-29 10:16:30 +0530634{
635 u32 reg;
636
637 if (set) {
638 REG_SET_BIT(ah, AR_DIAG_SW,
639 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
640
Sujith0caa7b12009-02-16 13:23:20 +0530641 if (!ath9k_hw_wait(ah, AR_OBS_BUS_1, AR_OBS_BUS_1_RX_STATE,
642 0, AH_WAIT_TIMEOUT)) {
Sujithf1dc5602008-10-29 10:16:30 +0530643 REG_CLR_BIT(ah, AR_DIAG_SW,
644 (AR_DIAG_RX_DIS |
645 AR_DIAG_RX_ABORT));
646
647 reg = REG_READ(ah, AR_OBS_BUS_1);
Joe Perches38002762010-12-02 19:12:36 -0800648 ath_err(ath9k_hw_common(ah),
649 "RX failed to go idle in 10 ms RXSM=0x%x\n",
650 reg);
Sujithf1dc5602008-10-29 10:16:30 +0530651
652 return false;
653 }
654 } else {
655 REG_CLR_BIT(ah, AR_DIAG_SW,
656 (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
657 }
658
659 return true;
660}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400661EXPORT_SYMBOL(ath9k_hw_setrxabort);
Sujithf1dc5602008-10-29 10:16:30 +0530662
Sujithcbe61d82009-02-09 13:27:12 +0530663void ath9k_hw_putrxbuf(struct ath_hw *ah, u32 rxdp)
Sujithf1dc5602008-10-29 10:16:30 +0530664{
665 REG_WRITE(ah, AR_RXDP, rxdp);
666}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400667EXPORT_SYMBOL(ath9k_hw_putrxbuf);
Sujithf1dc5602008-10-29 10:16:30 +0530668
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400669void ath9k_hw_startpcureceive(struct ath_hw *ah, bool is_scanning)
Sujithf1dc5602008-10-29 10:16:30 +0530670{
Sujithf1dc5602008-10-29 10:16:30 +0530671 ath9k_enable_mib_counters(ah);
672
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400673 ath9k_ani_reset(ah, is_scanning);
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530674
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +0530675 REG_CLR_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
Sujithf1dc5602008-10-29 10:16:30 +0530676}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400677EXPORT_SYMBOL(ath9k_hw_startpcureceive);
Sujithf1dc5602008-10-29 10:16:30 +0530678
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -0400679void ath9k_hw_abortpcurecv(struct ath_hw *ah)
680{
681 REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_ABORT | AR_DIAG_RX_DIS);
682
683 ath9k_hw_disable_mib_counters(ah);
684}
685EXPORT_SYMBOL(ath9k_hw_abortpcurecv);
686
Felix Fietkau5882da022011-04-08 20:13:18 +0200687bool ath9k_hw_stopdmarecv(struct ath_hw *ah, bool *reset)
Sujithf1dc5602008-10-29 10:16:30 +0530688{
Sujith0caa7b12009-02-16 13:23:20 +0530689#define AH_RX_STOP_DMA_TIMEOUT 10000 /* usec */
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700690 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau5882da022011-04-08 20:13:18 +0200691 u32 mac_status, last_mac_status = 0;
Sujith0caa7b12009-02-16 13:23:20 +0530692 int i;
693
Felix Fietkau5882da022011-04-08 20:13:18 +0200694 /* Enable access to the DMA observation bus */
695 REG_WRITE(ah, AR_MACMISC,
696 ((AR_MACMISC_DMA_OBS_LINE_8 << AR_MACMISC_DMA_OBS_S) |
697 (AR_MACMISC_MISC_OBS_BUS_1 <<
698 AR_MACMISC_MISC_OBS_BUS_MSB_S)));
699
Sujithf1dc5602008-10-29 10:16:30 +0530700 REG_WRITE(ah, AR_CR, AR_CR_RXD);
701
Sujith0caa7b12009-02-16 13:23:20 +0530702 /* Wait for rx enable bit to go low */
703 for (i = AH_RX_STOP_DMA_TIMEOUT / AH_TIME_QUANTUM; i != 0; i--) {
704 if ((REG_READ(ah, AR_CR) & AR_CR_RXE) == 0)
705 break;
Felix Fietkau5882da022011-04-08 20:13:18 +0200706
707 if (!AR_SREV_9300_20_OR_LATER(ah)) {
708 mac_status = REG_READ(ah, AR_DMADBG_7) & 0x7f0;
709 if (mac_status == 0x1c0 && mac_status == last_mac_status) {
710 *reset = true;
711 break;
712 }
713
714 last_mac_status = mac_status;
715 }
716
Sujith0caa7b12009-02-16 13:23:20 +0530717 udelay(AH_TIME_QUANTUM);
718 }
719
720 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -0800721 ath_err(common,
Felix Fietkau5882da022011-04-08 20:13:18 +0200722 "DMA failed to stop in %d ms AR_CR=0x%08x AR_DIAG_SW=0x%08x DMADBG_7=0x%08x\n",
Joe Perches38002762010-12-02 19:12:36 -0800723 AH_RX_STOP_DMA_TIMEOUT / 1000,
724 REG_READ(ah, AR_CR),
Felix Fietkau5882da022011-04-08 20:13:18 +0200725 REG_READ(ah, AR_DIAG_SW),
726 REG_READ(ah, AR_DMADBG_7));
Sujithf1dc5602008-10-29 10:16:30 +0530727 return false;
728 } else {
729 return true;
730 }
Sujith0caa7b12009-02-16 13:23:20 +0530731
Sujith0caa7b12009-02-16 13:23:20 +0530732#undef AH_RX_STOP_DMA_TIMEOUT
Sujithf1dc5602008-10-29 10:16:30 +0530733}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400734EXPORT_SYMBOL(ath9k_hw_stopdmarecv);
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400735
736int ath9k_hw_beaconq_setup(struct ath_hw *ah)
737{
738 struct ath9k_tx_queue_info qi;
739
740 memset(&qi, 0, sizeof(qi));
741 qi.tqi_aifs = 1;
742 qi.tqi_cwmin = 0;
743 qi.tqi_cwmax = 0;
Felix Fietkau627e67a2012-02-27 19:58:41 +0100744
745 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
746 qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
747 TXQ_FLAG_TXERRINT_ENABLE;
748
Luis R. Rodriguez536b3a72009-10-06 21:19:11 -0400749 return ath9k_hw_setuptxqueue(ah, ATH9K_TX_QUEUE_BEACON, &qi);
750}
751EXPORT_SYMBOL(ath9k_hw_beaconq_setup);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400752
753bool ath9k_hw_intrpend(struct ath_hw *ah)
754{
755 u32 host_isr;
756
757 if (AR_SREV_9100(ah))
758 return true;
759
760 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
Mohammed Shafi Shajakhane3584812011-11-30 10:41:20 +0530761
762 if (((host_isr & AR_INTR_MAC_IRQ) ||
763 (host_isr & AR_INTR_ASYNC_MASK_MCI)) &&
764 (host_isr != AR_INTR_SPURIOUS))
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400765 return true;
766
767 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
768 if ((host_isr & AR_INTR_SYNC_DEFAULT)
769 && (host_isr != AR_INTR_SPURIOUS))
770 return true;
771
772 return false;
773}
774EXPORT_SYMBOL(ath9k_hw_intrpend);
775
Felix Fietkau4df30712010-11-08 20:54:47 +0100776void ath9k_hw_disable_interrupts(struct ath_hw *ah)
777{
778 struct ath_common *common = ath9k_hw_common(ah);
779
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530780 if (!(ah->imask & ATH9K_INT_GLOBAL))
781 atomic_set(&ah->intr_ref_cnt, -1);
782 else
783 atomic_dec(&ah->intr_ref_cnt);
784
Joe Perchesd2182b62011-12-15 14:55:53 -0800785 ath_dbg(common, INTERRUPT, "disable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100786 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
787 (void) REG_READ(ah, AR_IER);
788 if (!AR_SREV_9100(ah)) {
789 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
790 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
791
792 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
793 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
794 }
795}
796EXPORT_SYMBOL(ath9k_hw_disable_interrupts);
797
798void ath9k_hw_enable_interrupts(struct ath_hw *ah)
799{
800 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530801 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530802 u32 async_mask;
Felix Fietkau4df30712010-11-08 20:54:47 +0100803
804 if (!(ah->imask & ATH9K_INT_GLOBAL))
805 return;
806
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530807 if (!atomic_inc_and_test(&ah->intr_ref_cnt)) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800808 ath_dbg(common, INTERRUPT, "Do not enable IER ref count %d\n",
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530809 atomic_read(&ah->intr_ref_cnt));
810 return;
811 }
812
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530813 if (AR_SREV_9340(ah))
814 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
815
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530816 async_mask = AR_INTR_MAC_IRQ;
817
818 if (ah->imask & ATH9K_INT_MCI)
819 async_mask |= AR_INTR_ASYNC_MASK_MCI;
820
Joe Perchesd2182b62011-12-15 14:55:53 -0800821 ath_dbg(common, INTERRUPT, "enable IER\n");
Felix Fietkau4df30712010-11-08 20:54:47 +0100822 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
823 if (!AR_SREV_9100(ah)) {
Mohammed Shafi Shajakhanf229f812011-11-30 10:41:19 +0530824 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, async_mask);
825 REG_WRITE(ah, AR_INTR_ASYNC_MASK, async_mask);
Felix Fietkau4df30712010-11-08 20:54:47 +0100826
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530827 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
828 REG_WRITE(ah, AR_INTR_SYNC_MASK, sync_default);
Felix Fietkau4df30712010-11-08 20:54:47 +0100829 }
Joe Perchesd2182b62011-12-15 14:55:53 -0800830 ath_dbg(common, INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800831 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
Felix Fietkau4df30712010-11-08 20:54:47 +0100832}
833EXPORT_SYMBOL(ath9k_hw_enable_interrupts);
834
Felix Fietkau72d874c2011-10-08 20:06:19 +0200835void ath9k_hw_set_interrupts(struct ath_hw *ah)
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400836{
Felix Fietkau72d874c2011-10-08 20:06:19 +0200837 enum ath9k_int ints = ah->imask;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400838 u32 mask, mask2;
839 struct ath9k_hw_capabilities *pCap = &ah->caps;
840 struct ath_common *common = ath9k_hw_common(ah);
841
Felix Fietkau4df30712010-11-08 20:54:47 +0100842 if (!(ints & ATH9K_INT_GLOBAL))
Stanislaw Gruszka385918c2011-02-21 15:02:41 +0100843 ath9k_hw_disable_interrupts(ah);
Felix Fietkau4df30712010-11-08 20:54:47 +0100844
Joe Perchesd2182b62011-12-15 14:55:53 -0800845 ath_dbg(common, INTERRUPT, "New interrupt mask 0x%x\n", ints);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400846
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400847 mask = ints & ATH9K_INT_COMMON;
848 mask2 = 0;
849
850 if (ints & ATH9K_INT_TX) {
851 if (ah->config.tx_intr_mitigation)
852 mask |= AR_IMR_TXMINTR | AR_IMR_TXINTM;
Luis R. Rodriguez5bea4002010-04-26 15:04:41 -0400853 else {
854 if (ah->txok_interrupt_mask)
855 mask |= AR_IMR_TXOK;
856 if (ah->txdesc_interrupt_mask)
857 mask |= AR_IMR_TXDESC;
858 }
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400859 if (ah->txerr_interrupt_mask)
860 mask |= AR_IMR_TXERR;
861 if (ah->txeol_interrupt_mask)
862 mask |= AR_IMR_TXEOL;
863 }
864 if (ints & ATH9K_INT_RX) {
865 if (AR_SREV_9300_20_OR_LATER(ah)) {
866 mask |= AR_IMR_RXERR | AR_IMR_RXOK_HP;
867 if (ah->config.rx_intr_mitigation) {
868 mask &= ~AR_IMR_RXOK_LP;
869 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
870 } else {
871 mask |= AR_IMR_RXOK_LP;
872 }
873 } else {
874 if (ah->config.rx_intr_mitigation)
875 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
876 else
877 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
878 }
879 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
880 mask |= AR_IMR_GENTMR;
881 }
882
Vivek Natarajanf78eb652011-04-26 10:39:54 +0530883 if (ints & ATH9K_INT_GENTIMER)
884 mask |= AR_IMR_GENTMR;
885
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400886 if (ints & (ATH9K_INT_BMISC)) {
887 mask |= AR_IMR_BCNMISC;
888 if (ints & ATH9K_INT_TIM)
889 mask2 |= AR_IMR_S2_TIM;
890 if (ints & ATH9K_INT_DTIM)
891 mask2 |= AR_IMR_S2_DTIM;
892 if (ints & ATH9K_INT_DTIMSYNC)
893 mask2 |= AR_IMR_S2_DTIMSYNC;
894 if (ints & ATH9K_INT_CABEND)
895 mask2 |= AR_IMR_S2_CABEND;
896 if (ints & ATH9K_INT_TSFOOR)
897 mask2 |= AR_IMR_S2_TSFOOR;
898 }
899
900 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
901 mask |= AR_IMR_BCNMISC;
902 if (ints & ATH9K_INT_GTT)
903 mask2 |= AR_IMR_S2_GTT;
904 if (ints & ATH9K_INT_CST)
905 mask2 |= AR_IMR_S2_CST;
906 }
907
Joe Perchesd2182b62011-12-15 14:55:53 -0800908 ath_dbg(common, INTERRUPT, "new IMR 0x%x\n", mask);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400909 REG_WRITE(ah, AR_IMR, mask);
910 ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
911 AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
912 AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
913 ah->imrs2_reg |= mask2;
914 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
915
916 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
917 if (ints & ATH9K_INT_TIM_TIMER)
918 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
919 else
920 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
921 }
922
Felix Fietkau4df30712010-11-08 20:54:47 +0100923 return;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400924}
925EXPORT_SYMBOL(ath9k_hw_set_interrupts);