blob: 8ab442158e158f6d336135bbbcef431a3fcd6982 [file] [log] [blame]
Chander Kashyap34dcedf2013-06-19 00:29:35 +09001/*
2 * SAMSUNG EXYNOS5420 SoC device tree source
3 *
4 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
8 * EXYNOS5420 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Andrzej Hajda1dd4e592014-02-26 09:53:30 +090016#include <dt-bindings/clock/exynos5420.h>
Chander Kashyap34dcedf2013-06-19 00:29:35 +090017#include "exynos5.dtsi"
Padmavathi Venna0bd03f62013-08-19 04:56:33 +090018#include "exynos5420-pinctrl.dtsi"
Andrew Bresticker35e82772013-08-19 04:58:38 +090019
Tushar Behera602408e2014-03-21 04:31:30 +090020#include <dt-bindings/clock/exynos-audss-clk.h>
Andrew Bresticker35e82772013-08-19 04:58:38 +090021
Chander Kashyap34dcedf2013-06-19 00:29:35 +090022/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090023 compatible = "samsung,exynos5420", "samsung,exynos5";
Chander Kashyap34dcedf2013-06-19 00:29:35 +090024
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090025 aliases {
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +090026 mshc0 = &mmc_0;
27 mshc1 = &mmc_1;
28 mshc2 = &mmc_2;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090029 pinctrl0 = &pinctrl_0;
30 pinctrl1 = &pinctrl_1;
31 pinctrl2 = &pinctrl_2;
32 pinctrl3 = &pinctrl_3;
33 pinctrl4 = &pinctrl_4;
Andrew Brestickerf49e3472013-10-08 06:49:46 +090034 i2c0 = &i2c_0;
35 i2c1 = &i2c_1;
36 i2c2 = &i2c_2;
37 i2c3 = &i2c_3;
Sachin Kamat1a9110d2013-12-12 07:01:11 +090038 i2c4 = &hsi2c_4;
39 i2c5 = &hsi2c_5;
40 i2c6 = &hsi2c_6;
41 i2c7 = &hsi2c_7;
42 i2c8 = &hsi2c_8;
43 i2c9 = &hsi2c_9;
44 i2c10 = &hsi2c_10;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +090045 gsc0 = &gsc_0;
46 gsc1 = &gsc_1;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +090047 spi0 = &spi_0;
48 spi1 = &spi_1;
49 spi2 = &spi_2;
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +090050 usbdrdphy0 = &usbdrd_phy0;
51 usbdrdphy1 = &usbdrd_phy1;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090052 };
53
Chander Kashyap34dcedf2013-06-19 00:29:35 +090054 cpus {
55 #address-cells = <1>;
56 #size-cells = <0>;
57
58 cpu0: cpu@0 {
59 device_type = "cpu";
60 compatible = "arm,cortex-a15";
61 reg = <0x0>;
62 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090063 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090064 };
65
66 cpu1: cpu@1 {
67 device_type = "cpu";
68 compatible = "arm,cortex-a15";
69 reg = <0x1>;
70 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090071 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090072 };
73
74 cpu2: cpu@2 {
75 device_type = "cpu";
76 compatible = "arm,cortex-a15";
77 reg = <0x2>;
78 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090079 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090080 };
81
82 cpu3: cpu@3 {
83 device_type = "cpu";
84 compatible = "arm,cortex-a15";
85 reg = <0x3>;
86 clock-frequency = <1800000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090087 cci-control-port = <&cci_control1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +090088 };
Chander Kashyap1c0e0852013-12-02 07:49:59 +090089
90 cpu4: cpu@100 {
91 device_type = "cpu";
92 compatible = "arm,cortex-a7";
93 reg = <0x100>;
94 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +090095 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +090096 };
97
98 cpu5: cpu@101 {
99 device_type = "cpu";
100 compatible = "arm,cortex-a7";
101 reg = <0x101>;
102 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900103 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900104 };
105
106 cpu6: cpu@102 {
107 device_type = "cpu";
108 compatible = "arm,cortex-a7";
109 reg = <0x102>;
110 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900111 cci-control-port = <&cci_control0>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900112 };
113
114 cpu7: cpu@103 {
115 device_type = "cpu";
116 compatible = "arm,cortex-a7";
117 reg = <0x103>;
118 clock-frequency = <1000000000>;
Andrew Bresticker5b566422014-05-16 04:23:26 +0900119 cci-control-port = <&cci_control0>;
120 };
121 };
122
Abhilash Kesavan25217fef2015-01-10 08:41:36 +0530123 cci: cci@10d20000 {
Andrew Bresticker5b566422014-05-16 04:23:26 +0900124 compatible = "arm,cci-400";
125 #address-cells = <1>;
126 #size-cells = <1>;
127 reg = <0x10d20000 0x1000>;
128 ranges = <0x0 0x10d20000 0x6000>;
129
130 cci_control0: slave-if@4000 {
131 compatible = "arm,cci-400-ctrl-if";
132 interface-type = "ace";
133 reg = <0x4000 0x1000>;
134 };
135 cci_control1: slave-if@5000 {
136 compatible = "arm,cci-400-ctrl-if";
137 interface-type = "ace";
138 reg = <0x5000 0x1000>;
Chander Kashyap1c0e0852013-12-02 07:49:59 +0900139 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900140 };
141
Sachin Kamatb3205de2014-05-13 07:13:44 +0900142 sysram@02020000 {
143 compatible = "mmio-sram";
144 reg = <0x02020000 0x54000>;
145 #address-cells = <1>;
146 #size-cells = <1>;
147 ranges = <0 0x02020000 0x54000>;
148
149 smp-sysram@0 {
150 compatible = "samsung,exynos4210-sysram";
151 reg = <0x0 0x1000>;
152 };
153
154 smp-sysram@53000 {
155 compatible = "samsung,exynos4210-sysram-ns";
156 reg = <0x53000 0x1000>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900157 };
158 };
159
160 clock: clock-controller@10010000 {
161 compatible = "samsung,exynos5420-clock";
162 reg = <0x10010000 0x30000>;
163 #clock-cells = <1>;
164 };
165
166 clock_audss: audss-clock-controller@3810000 {
167 compatible = "samsung,exynos5420-audss-clock";
168 reg = <0x03810000 0x0C>;
169 #clock-cells = <1>;
Tushar Beherabe0b4202014-07-08 08:31:41 +0900170 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MAU_EPLL>,
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900171 <&clock CLK_SCLK_MAUDIO0>, <&clock CLK_SCLK_MAUPCM0>;
Andrew Bresticker59d711e2013-09-25 14:12:52 -0700172 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
Andrew Bresticker35e82772013-08-19 04:58:38 +0900173 };
174
Arun Kumar K8e371a92014-05-09 06:06:24 +0900175 mfc: codec@11000000 {
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900176 compatible = "samsung,mfc-v7";
177 reg = <0x11000000 0x10000>;
178 interrupts = <0 96 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900179 clocks = <&clock CLK_MFC>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900180 clock-names = "mfc";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900181 power-domains = <&mfc_pd>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900182 };
183
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900184 mmc_0: mmc@12200000 {
185 compatible = "samsung,exynos5420-dw-mshc-smu";
186 interrupts = <0 75 0>;
187 #address-cells = <1>;
188 #size-cells = <0>;
189 reg = <0x12200000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900190 clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900191 clock-names = "biu", "ciu";
192 fifo-depth = <0x40>;
193 status = "disabled";
194 };
195
196 mmc_1: mmc@12210000 {
197 compatible = "samsung,exynos5420-dw-mshc-smu";
198 interrupts = <0 76 0>;
199 #address-cells = <1>;
200 #size-cells = <0>;
201 reg = <0x12210000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900202 clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900203 clock-names = "biu", "ciu";
204 fifo-depth = <0x40>;
205 status = "disabled";
206 };
207
208 mmc_2: mmc@12220000 {
209 compatible = "samsung,exynos5420-dw-mshc";
210 interrupts = <0 77 0>;
211 #address-cells = <1>;
212 #size-cells = <0>;
213 reg = <0x12220000 0x1000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900214 clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900215 clock-names = "biu", "ciu";
216 fifo-depth = <0x40>;
217 status = "disabled";
218 };
219
Arun Kumar K8e371a92014-05-09 06:06:24 +0900220 mct: mct@101C0000 {
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900221 compatible = "samsung,exynos4210-mct";
222 reg = <0x101C0000 0x800>;
223 interrupt-controller;
Anand Moonf27b9072015-03-27 01:55:10 +0900224 #interrupt-cells = <1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900225 interrupt-parent = <&mct_map>;
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900226 interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>,
227 <8>, <9>, <10>, <11>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900228 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900229 clock-names = "fin_pll", "mct";
230
231 mct_map: mct-map {
232 #interrupt-cells = <1>;
233 #address-cells = <0>;
234 #size-cells = <0>;
235 interrupt-map = <0 &combiner 23 3>,
236 <1 &combiner 23 4>,
237 <2 &combiner 25 2>,
238 <3 &combiner 25 3>,
239 <4 &gic 0 120 0>,
240 <5 &gic 0 121 0>,
241 <6 &gic 0 122 0>,
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900242 <7 &gic 0 123 0>,
243 <8 &gic 0 128 0>,
244 <9 &gic 0 129 0>,
245 <10 &gic 0 130 0>,
246 <11 &gic 0 131 0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900247 };
248 };
249
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900250 gsc_pd: power-domain@10044000 {
251 compatible = "samsung,exynos4210-pd";
252 reg = <0x10044000 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900253 #power-domain-cells = <0>;
Andrzej Hajdafa87bd42015-03-18 02:14:07 +0900254 clocks = <&clock CLK_GSCL0>, <&clock CLK_GSCL1>;
255 clock-names = "asb0", "asb1";
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900256 };
257
258 isp_pd: power-domain@10044020 {
259 compatible = "samsung,exynos4210-pd";
260 reg = <0x10044020 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900261 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900262 };
263
264 mfc_pd: power-domain@10044060 {
265 compatible = "samsung,exynos4210-pd";
266 reg = <0x10044060 0x20>;
Arun Kumar Kcacaeb82014-07-11 08:04:03 +0900267 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_SW_ACLK333>,
268 <&clock CLK_MOUT_USER_ACLK333>;
269 clock-names = "oscclk", "pclk0", "clk0";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900270 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900271 };
272
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900273 msc_pd: power-domain@10044120 {
274 compatible = "samsung,exynos4210-pd";
275 reg = <0x10044120 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +0900276 #power-domain-cells = <0>;
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900277 };
278
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900279 disp_pd: power-domain@100440C0 {
280 compatible = "samsung,exynos4210-pd";
281 reg = <0x100440C0 0x20>;
282 #power-domain-cells = <0>;
283 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MOUT_SW_ACLK200>,
284 <&clock CLK_MOUT_USER_ACLK200_DISP1>,
285 <&clock CLK_MOUT_SW_ACLK300>,
286 <&clock CLK_MOUT_USER_ACLK300_DISP1>,
287 <&clock CLK_MOUT_SW_ACLK400>,
Andrzej Hajdaffb8b1e2015-03-18 02:14:07 +0900288 <&clock CLK_MOUT_USER_ACLK400_DISP1>,
289 <&clock CLK_FIMD1>, <&clock CLK_MIXER>;
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900290 clock-names = "oscclk", "pclk0", "clk0",
Andrzej Hajdaffb8b1e2015-03-18 02:14:07 +0900291 "pclk1", "clk1", "pclk2", "clk2",
292 "asb0", "asb1";
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900293 };
294
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +0900295 pinctrl_0: pinctrl@13400000 {
296 compatible = "samsung,exynos5420-pinctrl";
297 reg = <0x13400000 0x1000>;
298 interrupts = <0 45 0>;
299
300 wakeup-interrupt-controller {
301 compatible = "samsung,exynos4210-wakeup-eint";
302 interrupt-parent = <&gic>;
303 interrupts = <0 32 0>;
304 };
305 };
306
307 pinctrl_1: pinctrl@13410000 {
308 compatible = "samsung,exynos5420-pinctrl";
309 reg = <0x13410000 0x1000>;
310 interrupts = <0 78 0>;
311 };
312
313 pinctrl_2: pinctrl@14000000 {
314 compatible = "samsung,exynos5420-pinctrl";
315 reg = <0x14000000 0x1000>;
316 interrupts = <0 46 0>;
317 };
318
319 pinctrl_3: pinctrl@14010000 {
320 compatible = "samsung,exynos5420-pinctrl";
321 reg = <0x14010000 0x1000>;
322 interrupts = <0 50 0>;
323 };
324
325 pinctrl_4: pinctrl@03860000 {
326 compatible = "samsung,exynos5420-pinctrl";
327 reg = <0x03860000 0x1000>;
328 interrupts = <0 47 0>;
329 };
330
Arun Kumar K8e371a92014-05-09 06:06:24 +0900331 rtc: rtc@101E0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900332 clocks = <&clock CLK_RTC>;
Vikas Sajjana81951d2013-08-26 02:28:05 +0900333 clock-names = "rtc";
Marc Zyngier8b283c02015-03-11 15:44:52 +0000334 interrupt-parent = <&pmu_system_controller>;
Sachin Kamat451c4022014-02-24 08:47:28 +0900335 status = "disabled";
Vikas Sajjana81951d2013-08-26 02:28:05 +0900336 };
337
Padmavathi Vennae3188532013-12-19 02:32:41 +0900338 amba {
339 #address-cells = <1>;
340 #size-cells = <1>;
341 compatible = "arm,amba-bus";
342 interrupt-parent = <&gic>;
343 ranges;
344
Sachin Kamat6dd2f1c2014-02-24 08:47:28 +0900345 adma: adma@03880000 {
346 compatible = "arm,pl330", "arm,primecell";
347 reg = <0x03880000 0x1000>;
348 interrupts = <0 110 0>;
349 clocks = <&clock_audss EXYNOS_ADMA>;
350 clock-names = "apb_pclk";
351 #dma-cells = <1>;
352 #dma-channels = <6>;
353 #dma-requests = <16>;
354 };
355
Padmavathi Vennae3188532013-12-19 02:32:41 +0900356 pdma0: pdma@121A0000 {
357 compatible = "arm,pl330", "arm,primecell";
358 reg = <0x121A0000 0x1000>;
359 interrupts = <0 34 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900360 clocks = <&clock CLK_PDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900361 clock-names = "apb_pclk";
362 #dma-cells = <1>;
363 #dma-channels = <8>;
364 #dma-requests = <32>;
365 };
366
367 pdma1: pdma@121B0000 {
368 compatible = "arm,pl330", "arm,primecell";
369 reg = <0x121B0000 0x1000>;
370 interrupts = <0 35 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900371 clocks = <&clock CLK_PDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900372 clock-names = "apb_pclk";
373 #dma-cells = <1>;
374 #dma-channels = <8>;
375 #dma-requests = <32>;
376 };
377
378 mdma0: mdma@10800000 {
379 compatible = "arm,pl330", "arm,primecell";
380 reg = <0x10800000 0x1000>;
381 interrupts = <0 33 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900382 clocks = <&clock CLK_MDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900383 clock-names = "apb_pclk";
384 #dma-cells = <1>;
385 #dma-channels = <8>;
386 #dma-requests = <1>;
387 };
388
389 mdma1: mdma@11C10000 {
390 compatible = "arm,pl330", "arm,primecell";
391 reg = <0x11C10000 0x1000>;
392 interrupts = <0 124 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900393 clocks = <&clock CLK_MDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900394 clock-names = "apb_pclk";
395 #dma-cells = <1>;
396 #dma-channels = <8>;
397 #dma-requests = <1>;
Seungwon Jeone6015c12014-05-09 07:02:33 +0900398 /*
399 * MDMA1 can support both secure and non-secure
400 * AXI transactions. When this is enabled in the kernel
401 * for boards that run in secure mode, we are getting
402 * imprecise external aborts causing the kernel to oops.
403 */
404 status = "disabled";
Padmavathi Vennae3188532013-12-19 02:32:41 +0900405 };
406 };
407
Sachin Kamat98bcb542014-02-24 08:47:28 +0900408 i2s0: i2s@03830000 {
409 compatible = "samsung,exynos5420-i2s";
410 reg = <0x03830000 0x100>;
411 dmas = <&adma 0
412 &adma 2
413 &adma 1>;
414 dma-names = "tx", "rx", "tx-sec";
415 clocks = <&clock_audss EXYNOS_I2S_BUS>,
416 <&clock_audss EXYNOS_I2S_BUS>,
417 <&clock_audss EXYNOS_SCLK_I2S>;
418 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
Inha Song7a548b12015-04-10 16:32:58 +0900419 #clock-cells = <1>;
420 clock-output-names = "i2s_cdclk0";
421 #sound-dai-cells = <1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900422 samsung,idma-addr = <0x03000000>;
423 pinctrl-names = "default";
424 pinctrl-0 = <&i2s0_bus>;
425 status = "disabled";
426 };
427
428 i2s1: i2s@12D60000 {
429 compatible = "samsung,exynos5420-i2s";
430 reg = <0x12D60000 0x100>;
431 dmas = <&pdma1 12
432 &pdma1 11>;
433 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900434 clocks = <&clock CLK_I2S1>, <&clock CLK_SCLK_I2S1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900435 clock-names = "iis", "i2s_opclk0";
Inha Song7a548b12015-04-10 16:32:58 +0900436 #clock-cells = <1>;
437 clock-output-names = "i2s_cdclk1";
438 #sound-dai-cells = <1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900439 pinctrl-names = "default";
440 pinctrl-0 = <&i2s1_bus>;
441 status = "disabled";
442 };
443
444 i2s2: i2s@12D70000 {
445 compatible = "samsung,exynos5420-i2s";
446 reg = <0x12D70000 0x100>;
447 dmas = <&pdma0 12
448 &pdma0 11>;
449 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900450 clocks = <&clock CLK_I2S2>, <&clock CLK_SCLK_I2S2>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900451 clock-names = "iis", "i2s_opclk0";
Inha Song7a548b12015-04-10 16:32:58 +0900452 #clock-cells = <1>;
453 clock-output-names = "i2s_cdclk2";
454 #sound-dai-cells = <1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900455 pinctrl-names = "default";
456 pinctrl-0 = <&i2s2_bus>;
457 status = "disabled";
458 };
459
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900460 spi_0: spi@12d20000 {
461 compatible = "samsung,exynos4210-spi";
462 reg = <0x12d20000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900463 interrupts = <0 68 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900464 dmas = <&pdma0 5
465 &pdma0 4>;
466 dma-names = "tx", "rx";
467 #address-cells = <1>;
468 #size-cells = <0>;
469 pinctrl-names = "default";
470 pinctrl-0 = <&spi0_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900471 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900472 clock-names = "spi", "spi_busclk0";
473 status = "disabled";
474 };
475
476 spi_1: spi@12d30000 {
477 compatible = "samsung,exynos4210-spi";
478 reg = <0x12d30000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900479 interrupts = <0 69 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900480 dmas = <&pdma1 5
481 &pdma1 4>;
482 dma-names = "tx", "rx";
483 #address-cells = <1>;
484 #size-cells = <0>;
485 pinctrl-names = "default";
486 pinctrl-0 = <&spi1_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900487 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900488 clock-names = "spi", "spi_busclk0";
489 status = "disabled";
490 };
491
492 spi_2: spi@12d40000 {
493 compatible = "samsung,exynos4210-spi";
494 reg = <0x12d40000 0x100>;
Sachin Kamate3b6c272014-05-20 01:14:03 +0900495 interrupts = <0 70 0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900496 dmas = <&pdma0 7
497 &pdma0 6>;
498 dma-names = "tx", "rx";
499 #address-cells = <1>;
500 #size-cells = <0>;
501 pinctrl-names = "default";
502 pinctrl-0 = <&spi2_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900503 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900504 clock-names = "spi", "spi_busclk0";
505 status = "disabled";
506 };
507
Arun Kumar K8e371a92014-05-09 06:06:24 +0900508 uart_0: serial@12C00000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900509 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900510 clock-names = "uart", "clk_uart_baud0";
511 };
512
Arun Kumar K8e371a92014-05-09 06:06:24 +0900513 uart_1: serial@12C10000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900514 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900515 clock-names = "uart", "clk_uart_baud0";
516 };
517
Arun Kumar K8e371a92014-05-09 06:06:24 +0900518 uart_2: serial@12C20000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900519 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900520 clock-names = "uart", "clk_uart_baud0";
521 };
522
Arun Kumar K8e371a92014-05-09 06:06:24 +0900523 uart_3: serial@12C30000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900524 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900525 clock-names = "uart", "clk_uart_baud0";
526 };
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900527
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900528 pwm: pwm@12dd0000 {
529 compatible = "samsung,exynos4210-pwm";
530 reg = <0x12dd0000 0x100>;
531 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
532 #pwm-cells = <3>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900533 clocks = <&clock CLK_PWM>;
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900534 clock-names = "timers";
535 };
536
Vikas Sajjan1339d332013-08-14 17:15:06 +0900537 dp_phy: video-phy@10040728 {
Vivek Gautame93e5452015-01-09 01:08:48 +0900538 compatible = "samsung,exynos5420-dp-video-phy";
539 samsung,pmu-syscon = <&pmu_system_controller>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900540 #phy-cells = <0>;
541 };
542
Arun Kumar K8e371a92014-05-09 06:06:24 +0900543 dp: dp-controller@145B0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900544 clocks = <&clock CLK_DP1>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900545 clock-names = "dp";
546 phys = <&dp_phy>;
547 phy-names = "dp";
548 };
549
YoungJun Chodc9ec8c2014-07-17 18:01:28 +0900550 mipi_phy: video-phy@10040714 {
551 compatible = "samsung,s5pv210-mipi-video-phy";
Tomeu Vizosod1ed0d22015-05-16 12:36:29 +0900552 syscon = <&pmu_system_controller>;
YoungJun Chodc9ec8c2014-07-17 18:01:28 +0900553 #phy-cells = <1>;
554 };
555
YoungJun Cho5a8da522014-07-17 18:01:29 +0900556 dsi@14500000 {
557 compatible = "samsung,exynos5410-mipi-dsi";
558 reg = <0x14500000 0x10000>;
559 interrupts = <0 82 0>;
YoungJun Cho5a8da522014-07-17 18:01:29 +0900560 phys = <&mipi_phy 1>;
561 phy-names = "dsim";
562 clocks = <&clock CLK_DSIM1>, <&clock CLK_SCLK_MIPI1>;
563 clock-names = "bus_clk", "pll_clk";
564 #address-cells = <1>;
565 #size-cells = <0>;
566 status = "disabled";
567 };
568
Arun Kumar K8e371a92014-05-09 06:06:24 +0900569 fimd: fimd@14400000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900570 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900571 clock-names = "sclk_fimd", "fimd";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900572 power-domains = <&disp_pd>;
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900573 };
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900574
575 adc: adc@12D10000 {
576 compatible = "samsung,exynos-adc-v2";
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100577 reg = <0x12D10000 0x100>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900578 interrupts = <0 106 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900579 clocks = <&clock CLK_TSADC>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900580 clock-names = "adc";
581 #io-channel-cells = <1>;
582 io-channel-ranges;
Naveen Krishna Chatradhidb9bf4d2014-09-16 09:58:00 +0100583 samsung,syscon-phandle = <&pmu_system_controller>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900584 status = "disabled";
585 };
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900586
587 i2c_0: i2c@12C60000 {
588 compatible = "samsung,s3c2440-i2c";
589 reg = <0x12C60000 0x100>;
590 interrupts = <0 56 0>;
591 #address-cells = <1>;
592 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900593 clocks = <&clock CLK_I2C0>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900594 clock-names = "i2c";
595 pinctrl-names = "default";
596 pinctrl-0 = <&i2c0_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900597 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900598 status = "disabled";
599 };
600
601 i2c_1: i2c@12C70000 {
602 compatible = "samsung,s3c2440-i2c";
603 reg = <0x12C70000 0x100>;
604 interrupts = <0 57 0>;
605 #address-cells = <1>;
606 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900607 clocks = <&clock CLK_I2C1>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900608 clock-names = "i2c";
609 pinctrl-names = "default";
610 pinctrl-0 = <&i2c1_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900611 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900612 status = "disabled";
613 };
614
615 i2c_2: i2c@12C80000 {
616 compatible = "samsung,s3c2440-i2c";
617 reg = <0x12C80000 0x100>;
618 interrupts = <0 58 0>;
619 #address-cells = <1>;
620 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900621 clocks = <&clock CLK_I2C2>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900622 clock-names = "i2c";
623 pinctrl-names = "default";
624 pinctrl-0 = <&i2c2_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900625 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900626 status = "disabled";
627 };
628
629 i2c_3: i2c@12C90000 {
630 compatible = "samsung,s3c2440-i2c";
631 reg = <0x12C90000 0x100>;
632 interrupts = <0 59 0>;
633 #address-cells = <1>;
634 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900635 clocks = <&clock CLK_I2C3>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900636 clock-names = "i2c";
637 pinctrl-names = "default";
638 pinctrl-0 = <&i2c3_bus>;
Pankaj Dubey1888eb72014-11-27 03:24:45 +0900639 samsung,sysreg-phandle = <&sysreg_system_controller>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900640 status = "disabled";
641 };
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900642
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900643 hsi2c_4: i2c@12CA0000 {
644 compatible = "samsung,exynos5-hsi2c";
645 reg = <0x12CA0000 0x1000>;
646 interrupts = <0 60 0>;
647 #address-cells = <1>;
648 #size-cells = <0>;
649 pinctrl-names = "default";
650 pinctrl-0 = <&i2c4_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530651 clocks = <&clock CLK_USI0>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900652 clock-names = "hsi2c";
653 status = "disabled";
654 };
655
656 hsi2c_5: i2c@12CB0000 {
657 compatible = "samsung,exynos5-hsi2c";
658 reg = <0x12CB0000 0x1000>;
659 interrupts = <0 61 0>;
660 #address-cells = <1>;
661 #size-cells = <0>;
662 pinctrl-names = "default";
663 pinctrl-0 = <&i2c5_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530664 clocks = <&clock CLK_USI1>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900665 clock-names = "hsi2c";
666 status = "disabled";
667 };
668
669 hsi2c_6: i2c@12CC0000 {
670 compatible = "samsung,exynos5-hsi2c";
671 reg = <0x12CC0000 0x1000>;
672 interrupts = <0 62 0>;
673 #address-cells = <1>;
674 #size-cells = <0>;
675 pinctrl-names = "default";
676 pinctrl-0 = <&i2c6_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530677 clocks = <&clock CLK_USI2>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900678 clock-names = "hsi2c";
679 status = "disabled";
680 };
681
682 hsi2c_7: i2c@12CD0000 {
683 compatible = "samsung,exynos5-hsi2c";
684 reg = <0x12CD0000 0x1000>;
685 interrupts = <0 63 0>;
686 #address-cells = <1>;
687 #size-cells = <0>;
688 pinctrl-names = "default";
689 pinctrl-0 = <&i2c7_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530690 clocks = <&clock CLK_USI3>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900691 clock-names = "hsi2c";
692 status = "disabled";
693 };
694
695 hsi2c_8: i2c@12E00000 {
696 compatible = "samsung,exynos5-hsi2c";
697 reg = <0x12E00000 0x1000>;
698 interrupts = <0 87 0>;
699 #address-cells = <1>;
700 #size-cells = <0>;
701 pinctrl-names = "default";
702 pinctrl-0 = <&i2c8_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530703 clocks = <&clock CLK_USI4>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900704 clock-names = "hsi2c";
705 status = "disabled";
706 };
707
708 hsi2c_9: i2c@12E10000 {
709 compatible = "samsung,exynos5-hsi2c";
710 reg = <0x12E10000 0x1000>;
711 interrupts = <0 88 0>;
712 #address-cells = <1>;
713 #size-cells = <0>;
714 pinctrl-names = "default";
715 pinctrl-0 = <&i2c9_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530716 clocks = <&clock CLK_USI5>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900717 clock-names = "hsi2c";
718 status = "disabled";
719 };
720
721 hsi2c_10: i2c@12E20000 {
722 compatible = "samsung,exynos5-hsi2c";
723 reg = <0x12E20000 0x1000>;
724 interrupts = <0 203 0>;
725 #address-cells = <1>;
726 #size-cells = <0>;
727 pinctrl-names = "default";
728 pinctrl-0 = <&i2c10_hs_bus>;
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530729 clocks = <&clock CLK_USI6>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900730 clock-names = "hsi2c";
731 status = "disabled";
732 };
733
Arun Kumar K8e371a92014-05-09 06:06:24 +0900734 hdmi: hdmi@14530000 {
Rahul Sharma2963c552014-05-16 05:23:16 +0900735 compatible = "samsung,exynos5420-hdmi";
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900736 reg = <0x14530000 0x70000>;
737 interrupts = <0 95 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900738 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
739 <&clock CLK_DOUT_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
740 <&clock CLK_MOUT_HDMI>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900741 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
742 "sclk_hdmiphy", "mout_hdmi";
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900743 phy = <&hdmiphy>;
Rahul Sharma3a7e5dd2014-05-23 02:45:45 +0900744 samsung,syscon-phandle = <&pmu_system_controller>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900745 status = "disabled";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900746 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900747 };
748
Rahul Sharma6ac189f2014-05-16 05:23:21 +0900749 hdmiphy: hdmiphy@145D0000 {
750 reg = <0x145D0000 0x20>;
751 };
752
Arun Kumar K8e371a92014-05-09 06:06:24 +0900753 mixer: mixer@14450000 {
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900754 compatible = "samsung,exynos5420-mixer";
755 reg = <0x14450000 0x10000>;
756 interrupts = <0 94 0>;
Marek Szyprowskic950ea62015-02-04 23:44:16 +0900757 clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
758 <&clock CLK_SCLK_HDMI>;
759 clock-names = "mixer", "hdmi", "sclk_hdmi";
Javier Martinez Canillasea08de12015-01-24 13:25:35 +0900760 power-domains = <&disp_pd>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900761 };
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900762
763 gsc_0: video-scaler@13e00000 {
764 compatible = "samsung,exynos5-gsc";
765 reg = <0x13e00000 0x1000>;
766 interrupts = <0 85 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900767 clocks = <&clock CLK_GSCL0>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900768 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900769 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900770 };
771
772 gsc_1: video-scaler@13e10000 {
773 compatible = "samsung,exynos5-gsc";
774 reg = <0x13e10000 0x1000>;
775 interrupts = <0 86 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900776 clocks = <&clock CLK_GSCL1>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900777 clock-names = "gscl";
Marek Szyprowski0da65872015-01-24 13:16:15 +0900778 power-domains = <&gsc_pd>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900779 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900780
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900781 pmu_system_controller: system-controller@10040000 {
782 compatible = "samsung,exynos5420-pmu", "syscon";
783 reg = <0x10040000 0x5000>;
Tomasz Figad19bb392014-06-24 18:08:27 +0200784 clock-names = "clkout16";
785 clocks = <&clock CLK_FIN_PLL>;
786 #clock-cells = <1>;
Marc Zyngier8b283c02015-03-11 15:44:52 +0000787 interrupt-controller;
788 #interrupt-cells = <3>;
789 interrupt-parent = <&gic>;
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900790 };
791
Vivek Gautamdfbbdbf2014-05-22 07:49:13 +0900792 sysreg_system_controller: syscon@10050000 {
793 compatible = "samsung,exynos5-sysreg", "syscon";
794 reg = <0x10050000 0x5000>;
795 };
796
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900797 tmu_cpu0: tmu@10060000 {
798 compatible = "samsung,exynos5420-tmu";
799 reg = <0x10060000 0x100>;
800 interrupts = <0 65 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900801 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900802 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900803 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900804 };
805
806 tmu_cpu1: tmu@10064000 {
807 compatible = "samsung,exynos5420-tmu";
808 reg = <0x10064000 0x100>;
809 interrupts = <0 183 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900810 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900811 clock-names = "tmu_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900812 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900813 };
814
815 tmu_cpu2: tmu@10068000 {
816 compatible = "samsung,exynos5420-tmu-ext-triminfo";
817 reg = <0x10068000 0x100>, <0x1006c000 0x4>;
818 interrupts = <0 184 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900819 clocks = <&clock CLK_TMU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900820 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900821 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900822 };
823
824 tmu_cpu3: tmu@1006c000 {
825 compatible = "samsung,exynos5420-tmu-ext-triminfo";
826 reg = <0x1006c000 0x100>, <0x100a0000 0x4>;
827 interrupts = <0 185 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900828 clocks = <&clock CLK_TMU>, <&clock CLK_TMU_GPU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900829 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900830 #include "exynos4412-tmu-sensor-conf.dtsi"
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900831 };
832
833 tmu_gpu: tmu@100a0000 {
834 compatible = "samsung,exynos5420-tmu-ext-triminfo";
835 reg = <0x100a0000 0x100>, <0x10068000 0x4>;
836 interrupts = <0 215 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900837 clocks = <&clock CLK_TMU_GPU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900838 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
Lukasz Majewski9843a222015-01-30 08:26:03 +0900839 #include "exynos4412-tmu-sensor-conf.dtsi"
840 };
841
842 thermal-zones {
843 cpu0_thermal: cpu0-thermal {
844 thermal-sensors = <&tmu_cpu0>;
845 #include "exynos5420-trip-points.dtsi"
846 };
847 cpu1_thermal: cpu1-thermal {
848 thermal-sensors = <&tmu_cpu1>;
849 #include "exynos5420-trip-points.dtsi"
850 };
851 cpu2_thermal: cpu2-thermal {
852 thermal-sensors = <&tmu_cpu2>;
853 #include "exynos5420-trip-points.dtsi"
854 };
855 cpu3_thermal: cpu3-thermal {
856 thermal-sensors = <&tmu_cpu3>;
857 #include "exynos5420-trip-points.dtsi"
858 };
859 gpu_thermal: gpu-thermal {
860 thermal-sensors = <&tmu_gpu>;
861 #include "exynos5420-trip-points.dtsi"
862 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900863 };
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900864
Arun Kumar K8e371a92014-05-09 06:06:24 +0900865 watchdog: watchdog@101D0000 {
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900866 compatible = "samsung,exynos5420-wdt";
867 reg = <0x101D0000 0x100>;
868 interrupts = <0 42 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900869 clocks = <&clock CLK_WDT>;
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900870 clock-names = "watchdog";
871 samsung,syscon-phandle = <&pmu_system_controller>;
872 };
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900873
Arun Kumar K8e371a92014-05-09 06:06:24 +0900874 sss: sss@10830000 {
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900875 compatible = "samsung,exynos4210-secss";
876 reg = <0x10830000 0x10000>;
877 interrupts = <0 112 0>;
Beomho Seoab3a1582014-05-23 02:38:48 +0900878 clocks = <&clock CLK_SSS>;
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900879 clock-names = "secss";
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900880 };
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900881
Vivek Gautamf0702672014-05-16 06:38:01 +0900882 usbdrd3_0: usb@12000000 {
883 compatible = "samsung,exynos5250-dwusb3";
884 clocks = <&clock CLK_USBD300>;
885 clock-names = "usbdrd30";
886 #address-cells = <1>;
887 #size-cells = <1>;
888 ranges;
889
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900890 usbdrd_dwc3_0: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900891 compatible = "snps,dwc3";
892 reg = <0x12000000 0x10000>;
893 interrupts = <0 72 0>;
894 phys = <&usbdrd_phy0 0>, <&usbdrd_phy0 1>;
895 phy-names = "usb2-phy", "usb3-phy";
896 };
897 };
898
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900899 usbdrd_phy0: phy@12100000 {
900 compatible = "samsung,exynos5420-usbdrd-phy";
901 reg = <0x12100000 0x100>;
902 clocks = <&clock CLK_USBD300>, <&clock CLK_SCLK_USBPHY300>;
903 clock-names = "phy", "ref";
904 samsung,pmu-syscon = <&pmu_system_controller>;
905 #phy-cells = <1>;
906 };
907
Vivek Gautamf0702672014-05-16 06:38:01 +0900908 usbdrd3_1: usb@12400000 {
909 compatible = "samsung,exynos5250-dwusb3";
910 clocks = <&clock CLK_USBD301>;
911 clock-names = "usbdrd30";
912 #address-cells = <1>;
913 #size-cells = <1>;
914 ranges;
915
Sjoerd Simonse1c69ef2014-09-25 17:32:14 +0900916 usbdrd_dwc3_1: dwc3 {
Vivek Gautamf0702672014-05-16 06:38:01 +0900917 compatible = "snps,dwc3";
918 reg = <0x12400000 0x10000>;
919 interrupts = <0 73 0>;
920 phys = <&usbdrd_phy1 0>, <&usbdrd_phy1 1>;
921 phy-names = "usb2-phy", "usb3-phy";
922 };
923 };
924
Vivek Gautam3cb7d1c2014-05-16 06:37:03 +0900925 usbdrd_phy1: phy@12500000 {
926 compatible = "samsung,exynos5420-usbdrd-phy";
927 reg = <0x12500000 0x100>;
928 clocks = <&clock CLK_USBD301>, <&clock CLK_SCLK_USBPHY301>;
929 clock-names = "phy", "ref";
930 samsung,pmu-syscon = <&pmu_system_controller>;
931 #phy-cells = <1>;
932 };
Vivek Gautam8d535262014-05-22 07:50:52 +0900933
Vivek Gautam6674fd92014-05-22 07:51:59 +0900934 usbhost2: usb@12110000 {
935 compatible = "samsung,exynos4210-ehci";
936 reg = <0x12110000 0x100>;
937 interrupts = <0 71 0>;
938
939 clocks = <&clock CLK_USBH20>;
940 clock-names = "usbhost";
941 #address-cells = <1>;
942 #size-cells = <0>;
943 port@0 {
944 reg = <0>;
945 phys = <&usb2_phy 1>;
946 };
947 };
948
949 usbhost1: usb@12120000 {
950 compatible = "samsung,exynos4210-ohci";
951 reg = <0x12120000 0x100>;
952 interrupts = <0 71 0>;
953
954 clocks = <&clock CLK_USBH20>;
955 clock-names = "usbhost";
956 #address-cells = <1>;
957 #size-cells = <0>;
958 port@0 {
959 reg = <0>;
960 phys = <&usb2_phy 1>;
961 };
962 };
963
Vivek Gautam8d535262014-05-22 07:50:52 +0900964 usb2_phy: phy@12130000 {
965 compatible = "samsung,exynos5250-usb2-phy";
966 reg = <0x12130000 0x100>;
967 clocks = <&clock CLK_USBH20>, <&clock CLK_SCLK_USBPHY300>;
968 clock-names = "phy", "ref";
969 #phy-cells = <1>;
970 samsung,sysreg-phandle = <&sysreg_system_controller>;
971 samsung,pmureg-phandle = <&pmu_system_controller>;
972 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900973};