blob: f02e52aca7467d571f893beb55ffa8cfbe8abab4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
Chris Wilsonf899fc62010-07-20 15:44:45 -07003 * Copyright © 2006-2008,2010 Intel Corporation
Jesse Barnes79e53942008-11-07 14:24:08 -08004 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
Chris Wilsonf899fc62010-07-20 15:44:45 -070027 * Chris Wilson <chris@chris-wilson.co.uk>
Jesse Barnes79e53942008-11-07 14:24:08 -080028 */
29#include <linux/i2c.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c-algo-bit.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "drmP.h"
33#include "drm.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
37
Daniel Kurtz2ed06c92012-03-28 02:36:15 +080038struct gmbus_port {
39 const char *name;
40 int reg;
41};
42
43static const struct gmbus_port gmbus_ports[] = {
44 { "ssc", GPIOB },
45 { "vga", GPIOA },
46 { "panel", GPIOC },
47 { "dpc", GPIOD },
48 { "dpb", GPIOE },
49 { "dpd", GPIOF },
50};
51
Chris Wilsonf899fc62010-07-20 15:44:45 -070052/* Intel GPIO access functions */
53
Jean Delvare1849ecb2012-01-28 11:07:09 +010054#define I2C_RISEFALL_TIME 10
Chris Wilsonf899fc62010-07-20 15:44:45 -070055
Chris Wilsone957d772010-09-24 12:52:03 +010056static inline struct intel_gmbus *
57to_intel_gmbus(struct i2c_adapter *i2c)
58{
59 return container_of(i2c, struct intel_gmbus, adapter);
60}
61
Chris Wilsonf899fc62010-07-20 15:44:45 -070062void
63intel_i2c_reset(struct drm_device *dev)
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080064{
65 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter110447fc2012-03-23 23:43:36 +010066 I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
Chris Wilsonf899fc62010-07-20 15:44:45 -070067}
68
69static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
70{
Chris Wilsonb222f262010-09-11 21:48:25 +010071 u32 val;
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080072
73 /* When using bit bashing for I2C, this bit needs to be set to 1 */
Chris Wilsonf899fc62010-07-20 15:44:45 -070074 if (!IS_PINEVIEW(dev_priv->dev))
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080075 return;
Chris Wilsonb222f262010-09-11 21:48:25 +010076
77 val = I915_READ(DSPCLK_GATE_D);
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080078 if (enable)
Chris Wilsonb222f262010-09-11 21:48:25 +010079 val |= DPCUNIT_CLOCK_GATE_DISABLE;
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080080 else
Chris Wilsonb222f262010-09-11 21:48:25 +010081 val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
82 I915_WRITE(DSPCLK_GATE_D, val);
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080083}
84
Daniel Vetter36c785f2012-02-14 22:37:22 +010085static u32 get_reserved(struct intel_gmbus *bus)
Chris Wilsone957d772010-09-24 12:52:03 +010086{
Daniel Vetter36c785f2012-02-14 22:37:22 +010087 struct drm_i915_private *dev_priv = bus->dev_priv;
Chris Wilsone957d772010-09-24 12:52:03 +010088 struct drm_device *dev = dev_priv->dev;
89 u32 reserved = 0;
90
91 /* On most chips, these bits must be preserved in software. */
92 if (!IS_I830(dev) && !IS_845G(dev))
Daniel Vetter36c785f2012-02-14 22:37:22 +010093 reserved = I915_READ_NOTRACE(bus->gpio_reg) &
Yuanhan Liudb5e4172010-11-08 09:58:16 +000094 (GPIO_DATA_PULLUP_DISABLE |
95 GPIO_CLOCK_PULLUP_DISABLE);
Chris Wilsone957d772010-09-24 12:52:03 +010096
97 return reserved;
98}
99
Jesse Barnes79e53942008-11-07 14:24:08 -0800100static int get_clock(void *data)
101{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100102 struct intel_gmbus *bus = data;
103 struct drm_i915_private *dev_priv = bus->dev_priv;
104 u32 reserved = get_reserved(bus);
105 I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
106 I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
107 return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800108}
109
110static int get_data(void *data)
111{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100112 struct intel_gmbus *bus = data;
113 struct drm_i915_private *dev_priv = bus->dev_priv;
114 u32 reserved = get_reserved(bus);
115 I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
116 I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
117 return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800118}
119
120static void set_clock(void *data, int state_high)
121{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100122 struct intel_gmbus *bus = data;
123 struct drm_i915_private *dev_priv = bus->dev_priv;
124 u32 reserved = get_reserved(bus);
Chris Wilsone957d772010-09-24 12:52:03 +0100125 u32 clock_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
127 if (state_high)
128 clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
129 else
130 clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
131 GPIO_CLOCK_VAL_MASK;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700132
Daniel Vetter36c785f2012-02-14 22:37:22 +0100133 I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
134 POSTING_READ(bus->gpio_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800135}
136
137static void set_data(void *data, int state_high)
138{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100139 struct intel_gmbus *bus = data;
140 struct drm_i915_private *dev_priv = bus->dev_priv;
141 u32 reserved = get_reserved(bus);
Chris Wilsone957d772010-09-24 12:52:03 +0100142 u32 data_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -0800143
144 if (state_high)
145 data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
146 else
147 data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
148 GPIO_DATA_VAL_MASK;
149
Daniel Vetter36c785f2012-02-14 22:37:22 +0100150 I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
151 POSTING_READ(bus->gpio_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800152}
153
Daniel Kurtz489fbc12012-03-28 02:36:13 +0800154static int
155intel_gpio_pre_xfer(struct i2c_adapter *adapter)
156{
157 struct intel_gmbus *bus = container_of(adapter,
158 struct intel_gmbus,
159 adapter);
160 struct drm_i915_private *dev_priv = bus->dev_priv;
161
162 intel_i2c_reset(dev_priv->dev);
163 intel_i2c_quirk_set(dev_priv, true);
164 set_data(bus, 1);
165 set_clock(bus, 1);
166 udelay(I2C_RISEFALL_TIME);
167 return 0;
168}
169
170static void
171intel_gpio_post_xfer(struct i2c_adapter *adapter)
172{
173 struct intel_gmbus *bus = container_of(adapter,
174 struct intel_gmbus,
175 adapter);
176 struct drm_i915_private *dev_priv = bus->dev_priv;
177
178 set_data(bus, 1);
179 set_clock(bus, 1);
180 intel_i2c_quirk_set(dev_priv, false);
181}
182
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800183static void
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100184intel_gpio_setup(struct intel_gmbus *bus, u32 pin)
Eric Anholtf0217c42009-12-01 11:56:30 -0800185{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100186 struct drm_i915_private *dev_priv = bus->dev_priv;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100187 struct i2c_algo_bit_data *algo;
Eric Anholtf0217c42009-12-01 11:56:30 -0800188
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100189 algo = &bus->bit_algo;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100190
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800191 /* -1 to map pin pair to gmbus index */
192 bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_ports[pin - 1].reg;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700193
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100194 bus->adapter.algo_data = algo;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100195 algo->setsda = set_data;
196 algo->setscl = set_clock;
197 algo->getsda = get_data;
198 algo->getscl = get_clock;
Daniel Kurtz489fbc12012-03-28 02:36:13 +0800199 algo->pre_xfer = intel_gpio_pre_xfer;
200 algo->post_xfer = intel_gpio_post_xfer;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100201 algo->udelay = I2C_RISEFALL_TIME;
202 algo->timeout = usecs_to_jiffies(2200);
203 algo->data = bus;
Jesse Barnes79e53942008-11-07 14:24:08 -0800204}
205
Chris Wilsonf899fc62010-07-20 15:44:45 -0700206static int
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800207gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
208 bool last)
209{
210 int reg_offset = dev_priv->gpio_mmio_base;
211 u16 len = msg->len;
212 u8 *buf = msg->buf;
213
214 I915_WRITE(GMBUS1 + reg_offset,
215 GMBUS_CYCLE_WAIT |
216 (last ? GMBUS_CYCLE_STOP : 0) |
217 (len << GMBUS_BYTE_COUNT_SHIFT) |
218 (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
219 GMBUS_SLAVE_READ | GMBUS_SW_RDY);
220 POSTING_READ(GMBUS2 + reg_offset);
221 do {
222 u32 val, loop = 0;
223
224 if (wait_for(I915_READ(GMBUS2 + reg_offset) &
225 (GMBUS_SATOER | GMBUS_HW_RDY),
226 50))
227 return -ETIMEDOUT;
228 if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
229 return -ENXIO;
230
231 val = I915_READ(GMBUS3 + reg_offset);
232 do {
233 *buf++ = val & 0xff;
234 val >>= 8;
235 } while (--len && ++loop < 4);
236 } while (len);
237
238 return 0;
239}
240
241static int
242gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
243 bool last)
244{
245 int reg_offset = dev_priv->gpio_mmio_base;
246 u16 len = msg->len;
247 u8 *buf = msg->buf;
248 u32 val, loop;
249
250 val = loop = 0;
Daniel Kurtz26883c32012-03-30 19:46:36 +0800251 while (len && loop < 4) {
252 val |= *buf++ << (8 * loop++);
253 len -= 1;
254 }
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800255
256 I915_WRITE(GMBUS3 + reg_offset, val);
257 I915_WRITE(GMBUS1 + reg_offset,
258 GMBUS_CYCLE_WAIT |
259 (last ? GMBUS_CYCLE_STOP : 0) |
260 (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
261 (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
262 GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
263 POSTING_READ(GMBUS2 + reg_offset);
264 while (len) {
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800265 val = loop = 0;
266 do {
267 val |= *buf++ << (8 * loop);
268 } while (--len && ++loop < 4);
269
270 I915_WRITE(GMBUS3 + reg_offset, val);
271 POSTING_READ(GMBUS2 + reg_offset);
Daniel Kurtz7a39a9d2012-03-30 19:46:37 +0800272
273 if (wait_for(I915_READ(GMBUS2 + reg_offset) &
274 (GMBUS_SATOER | GMBUS_HW_RDY),
275 50))
276 return -ETIMEDOUT;
277 if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
278 return -ENXIO;
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800279 }
280 return 0;
281}
282
283static int
Chris Wilsonf899fc62010-07-20 15:44:45 -0700284gmbus_xfer(struct i2c_adapter *adapter,
285 struct i2c_msg *msgs,
286 int num)
287{
288 struct intel_gmbus *bus = container_of(adapter,
289 struct intel_gmbus,
290 adapter);
Daniel Vetterc2b91522012-02-14 22:37:19 +0100291 struct drm_i915_private *dev_priv = bus->dev_priv;
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500292 int i, reg_offset, ret;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700293
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500294 mutex_lock(&dev_priv->gmbus_mutex);
295
296 if (bus->force_bit) {
Daniel Kurtz489fbc12012-03-28 02:36:13 +0800297 ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500298 goto out;
299 }
Chris Wilsonf899fc62010-07-20 15:44:45 -0700300
Daniel Vetter110447fc2012-03-23 23:43:36 +0100301 reg_offset = dev_priv->gpio_mmio_base;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700302
Chris Wilsone957d772010-09-24 12:52:03 +0100303 I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700304
305 for (i = 0; i < num; i++) {
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800306 bool last = i + 1 == num;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700307
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800308 if (msgs[i].flags & I2C_M_RD)
309 ret = gmbus_xfer_read(dev_priv, &msgs[i], last);
310 else
311 ret = gmbus_xfer_write(dev_priv, &msgs[i], last);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700312
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800313 if (ret == -ETIMEDOUT)
314 goto timeout;
315 if (ret == -ENXIO)
316 goto clear_err;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700317
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800318 if (!last &&
319 wait_for(I915_READ(GMBUS2 + reg_offset) &
320 (GMBUS_SATOER | GMBUS_HW_WAIT_PHASE),
321 50))
Chris Wilsonf899fc62010-07-20 15:44:45 -0700322 goto timeout;
323 if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
Chris Wilson7f58aab2011-03-30 16:20:43 +0100324 goto clear_err;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700325 }
326
Chris Wilson7f58aab2011-03-30 16:20:43 +0100327 goto done;
328
329clear_err:
330 /* Toggle the Software Clear Interrupt bit. This has the effect
331 * of resetting the GMBUS controller and so clearing the
332 * BUS_ERROR raised by the slave's NAK.
333 */
334 I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
335 I915_WRITE(GMBUS1 + reg_offset, 0);
336
337done:
Benson Leungcaae7452012-02-09 12:03:17 -0800338 /* Mark the GMBUS interface as disabled after waiting for idle.
339 * We will re-enable it at the start of the next xfer,
340 * till then let it sleep.
Chris Wilson7f58aab2011-03-30 16:20:43 +0100341 */
Benson Leungcaae7452012-02-09 12:03:17 -0800342 if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0, 10))
Daniel Kurtz874e3cc2012-03-28 02:36:11 +0800343 DRM_INFO("GMBUS [%s] timed out waiting for idle\n",
344 bus->adapter.name);
Chris Wilson7f58aab2011-03-30 16:20:43 +0100345 I915_WRITE(GMBUS0 + reg_offset, 0);
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500346 ret = i;
347 goto out;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700348
349timeout:
Daniel Kurtz874e3cc2012-03-28 02:36:11 +0800350 DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
351 bus->adapter.name, bus->reg0 & 0xff);
Chris Wilson7f58aab2011-03-30 16:20:43 +0100352 I915_WRITE(GMBUS0 + reg_offset, 0);
353
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800354 /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
355 bus->force_bit = true;
356 ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
Daniel Kurtz489fbc12012-03-28 02:36:13 +0800357
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500358out:
359 mutex_unlock(&dev_priv->gmbus_mutex);
360 return ret;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700361}
362
363static u32 gmbus_func(struct i2c_adapter *adapter)
364{
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100365 return i2c_bit_algo.functionality(adapter) &
366 (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
Chris Wilsonf899fc62010-07-20 15:44:45 -0700367 /* I2C_FUNC_10BIT_ADDR | */
368 I2C_FUNC_SMBUS_READ_BLOCK_DATA |
369 I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
370}
371
372static const struct i2c_algorithm gmbus_algorithm = {
373 .master_xfer = gmbus_xfer,
374 .functionality = gmbus_func
375};
376
377/**
378 * intel_gmbus_setup - instantiate all Intel i2c GMBuses
379 * @dev: DRM device
380 */
381int intel_setup_gmbus(struct drm_device *dev)
382{
Chris Wilsonf899fc62010-07-20 15:44:45 -0700383 struct drm_i915_private *dev_priv = dev->dev_private;
384 int ret, i;
385
Daniel Vetter110447fc2012-03-23 23:43:36 +0100386 if (HAS_PCH_SPLIT(dev))
387 dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
388 else
389 dev_priv->gpio_mmio_base = 0;
390
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500391 mutex_init(&dev_priv->gmbus_mutex);
392
Chris Wilsonf899fc62010-07-20 15:44:45 -0700393 for (i = 0; i < GMBUS_NUM_PORTS; i++) {
394 struct intel_gmbus *bus = &dev_priv->gmbus[i];
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800395 u32 port = i + 1; /* +1 to map gmbus index to pin pair */
Chris Wilsonf899fc62010-07-20 15:44:45 -0700396
397 bus->adapter.owner = THIS_MODULE;
398 bus->adapter.class = I2C_CLASS_DDC;
399 snprintf(bus->adapter.name,
Jean Delvare69669452010-11-05 18:51:34 +0100400 sizeof(bus->adapter.name),
401 "i915 gmbus %s",
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800402 gmbus_ports[i].name);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700403
404 bus->adapter.dev.parent = &dev->pdev->dev;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100405 bus->dev_priv = dev_priv;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700406
407 bus->adapter.algo = &gmbus_algorithm;
408 ret = i2c_add_adapter(&bus->adapter);
409 if (ret)
410 goto err;
411
Chris Wilsone957d772010-09-24 12:52:03 +0100412 /* By default use a conservative clock rate */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800413 bus->reg0 = port | GMBUS_RATE_100KHZ;
Chris Wilsoncb8ea752010-09-28 13:35:47 +0100414
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800415 intel_gpio_setup(bus, port);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700416 }
417
418 intel_i2c_reset(dev_priv->dev);
419
420 return 0;
421
422err:
423 while (--i) {
424 struct intel_gmbus *bus = &dev_priv->gmbus[i];
425 i2c_del_adapter(&bus->adapter);
426 }
Chris Wilsonf899fc62010-07-20 15:44:45 -0700427 return ret;
428}
429
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800430struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
431 unsigned port)
432{
433 WARN_ON(!intel_gmbus_is_port_valid(port));
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800434 /* -1 to map pin pair to gmbus index */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800435 return (intel_gmbus_is_port_valid(port)) ?
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800436 &dev_priv->gmbus[port - 1].adapter : NULL;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800437}
438
Chris Wilsone957d772010-09-24 12:52:03 +0100439void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
440{
441 struct intel_gmbus *bus = to_intel_gmbus(adapter);
442
Adam Jacksond5090b92011-06-16 16:36:28 -0400443 bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
Chris Wilsone957d772010-09-24 12:52:03 +0100444}
445
446void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
447{
448 struct intel_gmbus *bus = to_intel_gmbus(adapter);
449
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800450 bus->force_bit = force_bit;
Chris Wilsone957d772010-09-24 12:52:03 +0100451}
452
Chris Wilsonf899fc62010-07-20 15:44:45 -0700453void intel_teardown_gmbus(struct drm_device *dev)
454{
455 struct drm_i915_private *dev_priv = dev->dev_private;
456 int i;
457
458 if (dev_priv->gmbus == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 return;
460
Chris Wilsonf899fc62010-07-20 15:44:45 -0700461 for (i = 0; i < GMBUS_NUM_PORTS; i++) {
462 struct intel_gmbus *bus = &dev_priv->gmbus[i];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700463 i2c_del_adapter(&bus->adapter);
464 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800465}