blob: aa0e83ac51f401ef650bcb64e63ec6c359906d9b [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Gabor Juhos6baff7f2009-01-14 20:17:06 +010019#include <linux/nl80211.h>
20#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020021#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010022#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040023#include <linux/module.h>
Sujith394cf0a2009-02-09 13:26:54 +053024#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010025
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000026static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010027 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
30 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
31 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
32 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050033 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053034 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
35 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040036 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080037 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Luis R. Rodrigueza508a6e2011-08-23 13:37:07 -070038 { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053039 { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010040 { 0 }
41};
42
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +020043
Gabor Juhos6baff7f2009-01-14 20:17:06 +010044/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070045static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010046{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040047 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010048 u8 u8tmp;
49
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053050 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010051 *csz = (int)u8tmp;
52
53 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030054 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010055 * the bootrom has not fully initialized all PCI devices.
56 * Sometimes the cache line size register is not set
57 */
58
59 if (*csz == 0)
60 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
61}
62
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070063static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010064{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010065 struct ath_softc *sc = (struct ath_softc *) common->priv;
66 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070067
Felix Fietkaua05b5d452010-11-17 04:25:33 +010068 if (pdata) {
69 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080070 ath_err(common,
71 "%s: eeprom read failed, offset %08x is out of range\n",
72 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +010073 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010074
Felix Fietkaua05b5d452010-11-17 04:25:33 +010075 *data = pdata->eeprom_data[off];
76 } else {
77 struct ath_hw *ah = (struct ath_hw *) common->ah;
78
79 common->ops->read(ah, AR5416_EEPROM_OFFSET +
80 (off << AR5416_EEPROM_S));
81
82 if (!ath9k_hw_wait(ah,
83 AR_EEPROM_STATUS_DATA,
84 AR_EEPROM_STATUS_DATA_BUSY |
85 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
86 AH_WAIT_TIMEOUT)) {
87 return false;
88 }
89
90 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
91 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010092 }
93
Gabor Juhos9dbeb912009-01-14 20:17:08 +010094 return true;
95}
96
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -080097static void ath_pci_extn_synch_enable(struct ath_common *common)
98{
99 struct ath_softc *sc = (struct ath_softc *) common->priv;
100 struct pci_dev *pdev = to_pci_dev(sc->dev);
101 u8 lnkctl;
102
103 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
104 lnkctl |= PCI_EXP_LNKCTL_ES;
105 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
106}
107
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200108/* Need to be called after we discover btcoex capabilities */
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200109static void ath_pci_aspm_init(struct ath_common *common)
110{
111 struct ath_softc *sc = (struct ath_softc *) common->priv;
112 struct ath_hw *ah = sc->sc_ah;
113 struct pci_dev *pdev = to_pci_dev(sc->dev);
114 struct pci_dev *parent;
115 int pos;
116 u8 aspm;
117
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530118 if (!ah->is_pciexpress)
119 return;
120
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200121 pos = pci_pcie_cap(pdev);
122 if (!pos)
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200123 return;
124
125 parent = pdev->bus->self;
John W. Linville22c55e62011-08-24 14:08:41 -0400126 if (!parent)
127 return;
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200128
Felix Fietkau8a309302011-12-17 16:47:56 +0100129 if (ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) {
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200130 /* Bluetooth coexistance requires disabling ASPM. */
131 pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
132 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
133 pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
134
135 /*
136 * Both upstream and downstream PCIe components should
137 * have the same ASPM settings.
138 */
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200139 pos = pci_pcie_cap(parent);
140 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
141 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
142 pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
143
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530144 ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200145 return;
146 }
147
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200148 pos = pci_pcie_cap(parent);
149 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
150 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
151 ah->aspm_enabled = true;
152 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200153 ath9k_hw_configpcipowersave(ah, false);
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530154 ath_info(common, "ASPM enabled: 0x%x\n", aspm);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200155 }
156}
157
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100158static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530159 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100160 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100161 .eeprom_read = ath_pci_eeprom_read,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800162 .extn_synch_en = ath_pci_extn_synch_enable,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200163 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100164};
165
166static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
167{
168 void __iomem *mem;
169 struct ath_softc *sc;
170 struct ieee80211_hw *hw;
171 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300172 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100173 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400174 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100175
176 if (pci_enable_device(pdev))
177 return -EIO;
178
Yang Hongyange9304382009-04-13 14:40:14 -0700179 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100180 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700181 pr_err("32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530182 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100183 }
184
Yang Hongyange9304382009-04-13 14:40:14 -0700185 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100186 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700187 pr_err("32-bit DMA consistent DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530188 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100189 }
190
191 /*
192 * Cache line size is used to size and align various
193 * structures used to communicate with the hardware.
194 */
195 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
196 if (csz == 0) {
197 /*
198 * Linux 2.4.18 (at least) writes the cache line size
199 * register as a 16-bit wide register which is wrong.
200 * We must have this setup properly for rx buffer
201 * DMA to work so force a reasonable value here if it
202 * comes up zero.
203 */
204 csz = L1_CACHE_BYTES / sizeof(u32);
205 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
206 }
207 /*
208 * The default setting of latency timer yields poor results,
209 * set it to the value used by other systems. It may be worth
210 * tweaking this setting more.
211 */
212 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
213
214 pci_set_master(pdev);
215
Jouni Malinenf0214842009-06-16 11:59:23 +0300216 /*
217 * Disable the RETRY_TIMEOUT register (0x41) to keep
218 * PCI Tx retries from interfering with C3 CPU state.
219 */
220 pci_read_config_dword(pdev, 0x40, &val);
221 if ((val & 0x0000ff00) != 0)
222 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
223
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100224 ret = pci_request_region(pdev, 0, "ath9k");
225 if (ret) {
226 dev_err(&pdev->dev, "PCI memory region reserve error\n");
227 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530228 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100229 }
230
231 mem = pci_iomap(pdev, 0, 0);
232 if (!mem) {
Joe Perches516304b2012-03-18 17:30:52 -0700233 pr_err("PCI memory map error\n") ;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100234 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530235 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100236 }
237
Felix Fietkau9ac586152011-01-24 19:23:18 +0100238 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700239 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530240 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700241 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530242 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100243 }
244
245 SET_IEEE80211_DEV(hw, &pdev->dev);
246 pci_set_drvdata(pdev, hw);
247
Felix Fietkau9ac586152011-01-24 19:23:18 +0100248 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100249 sc->hw = hw;
250 sc->dev = &pdev->dev;
251 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100252
Sujith5e4ea1f2010-01-14 10:20:57 +0530253 /* Will be cleared in ath9k_start() */
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530254 set_bit(SC_OP_INVALID, &sc->sc_flags);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100255
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700256 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700257 if (ret) {
258 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530259 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100260 }
261
262 sc->irq = pdev->irq;
263
Pavel Roskineb93e892011-07-23 03:55:39 -0400264 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530265 if (ret) {
266 dev_err(&pdev->dev, "Failed to initialize device\n");
267 goto err_init;
268 }
269
270 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700271 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
272 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100273
274 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530275
276err_init:
277 free_irq(sc->irq, sc);
278err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100279 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530280err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100281 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530282err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100283 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530284err_region:
285 /* Nothing */
286err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100287 pci_disable_device(pdev);
288 return ret;
289}
290
291static void ath_pci_remove(struct pci_dev *pdev)
292{
293 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100294 struct ath_softc *sc = hw->priv;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500295 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100296
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530297 if (!is_ath9k_unloaded)
298 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530299 ath9k_deinit_device(sc);
300 free_irq(sc->irq, sc);
301 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500302
303 pci_iounmap(pdev, mem);
304 pci_disable_device(pdev);
305 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100306}
307
308#ifdef CONFIG_PM
309
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200310static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100311{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200312 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100313 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100314 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100315
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530316 /* The device has to be moved to FULLSLEEP forcibly.
317 * Otherwise the chip never moved to full sleep,
318 * when no interface is up.
319 */
Felix Fietkauc0c11742011-11-16 13:08:41 +0100320 ath9k_hw_disable(sc->sc_ah);
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530321 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
322
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100323 return 0;
324}
325
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200326static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100327{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200328 struct pci_dev *pdev = to_pci_dev(device);
Jouni Malinenf0214842009-06-16 11:59:23 +0300329 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530330
Jouni Malinenf0214842009-06-16 11:59:23 +0300331 /*
332 * Suspend/Resume resets the PCI configuration space, so we have to
333 * re-disable the RETRY_TIMEOUT register (0x41) to keep
334 * PCI Tx retries from interfering with C3 CPU state
335 */
336 pci_read_config_dword(pdev, 0x40, &val);
337 if ((val & 0x0000ff00) != 0)
338 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100339
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100340 return 0;
341}
342
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200343static const struct dev_pm_ops ath9k_pm_ops = {
344 .suspend = ath_pci_suspend,
345 .resume = ath_pci_resume,
346 .freeze = ath_pci_suspend,
347 .thaw = ath_pci_resume,
348 .poweroff = ath_pci_suspend,
349 .restore = ath_pci_resume,
350};
351
352#define ATH9K_PM_OPS (&ath9k_pm_ops)
353
354#else /* !CONFIG_PM */
355
356#define ATH9K_PM_OPS NULL
357
358#endif /* !CONFIG_PM */
359
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100360
361MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
362
363static struct pci_driver ath_pci_driver = {
364 .name = "ath9k",
365 .id_table = ath_pci_id_table,
366 .probe = ath_pci_probe,
367 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200368 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100369};
370
Sujithdb0f41f2009-02-20 15:13:26 +0530371int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100372{
373 return pci_register_driver(&ath_pci_driver);
374}
375
376void ath_pci_exit(void)
377{
378 pci_unregister_driver(&ath_pci_driver);
379}