blob: 21f8a616e997255551a27e188b893918ca8c8731 [file] [log] [blame]
Stephen M. Cameronedd16362009-12-08 14:09:11 -08001/*
2 * Disk Array driver for HP Smart Array SAS controllers
3 * Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_CMD_H
22#define HPSA_CMD_H
23
24/* general boundary defintions */
25#define SENSEINFOBYTES 32 /* may vary between hbas */
Stephen M. Camerond66ae082012-01-19 14:00:48 -060026#define SG_ENTRIES_IN_CMD 32 /* Max SG entries excluding chain blocks */
Stephen M. Cameron33a2ffc2010-02-25 14:03:27 -060027#define HPSA_SG_CHAIN 0x80000000
Matt Gatese1d9cbf2014-02-18 13:55:12 -060028#define HPSA_SG_LAST 0x40000000
Stephen M. Cameronedd16362009-12-08 14:09:11 -080029#define MAXREPLYQS 256
30
31/* Command Status value */
32#define CMD_SUCCESS 0x0000
33#define CMD_TARGET_STATUS 0x0001
34#define CMD_DATA_UNDERRUN 0x0002
35#define CMD_DATA_OVERRUN 0x0003
36#define CMD_INVALID 0x0004
37#define CMD_PROTOCOL_ERR 0x0005
38#define CMD_HARDWARE_ERR 0x0006
39#define CMD_CONNECTION_LOST 0x0007
40#define CMD_ABORTED 0x0008
41#define CMD_ABORT_FAILED 0x0009
42#define CMD_UNSOLICITED_ABORT 0x000A
43#define CMD_TIMEOUT 0x000B
44#define CMD_UNABORTABLE 0x000C
Stephen M. Cameron283b4a92014-02-18 13:55:33 -060045#define CMD_IOACCEL_DISABLED 0x000E
46
Stephen M. Cameronedd16362009-12-08 14:09:11 -080047
48/* Unit Attentions ASC's as defined for the MSA2012sa */
49#define POWER_OR_RESET 0x29
50#define STATE_CHANGED 0x2a
51#define UNIT_ATTENTION_CLEARED 0x2f
52#define LUN_FAILED 0x3e
53#define REPORT_LUNS_CHANGED 0x3f
54
55/* Unit Attentions ASCQ's as defined for the MSA2012sa */
56
57 /* These ASCQ's defined for ASC = POWER_OR_RESET */
58#define POWER_ON_RESET 0x00
59#define POWER_ON_REBOOT 0x01
60#define SCSI_BUS_RESET 0x02
61#define MSA_TARGET_RESET 0x03
62#define CONTROLLER_FAILOVER 0x04
63#define TRANSCEIVER_SE 0x05
64#define TRANSCEIVER_LVD 0x06
65
66 /* These ASCQ's defined for ASC = STATE_CHANGED */
67#define RESERVATION_PREEMPTED 0x03
68#define ASYM_ACCESS_CHANGED 0x06
69#define LUN_CAPACITY_CHANGED 0x09
70
71/* transfer direction */
72#define XFER_NONE 0x00
73#define XFER_WRITE 0x01
74#define XFER_READ 0x02
75#define XFER_RSVD 0x03
76
77/* task attribute */
78#define ATTR_UNTAGGED 0x00
79#define ATTR_SIMPLE 0x04
80#define ATTR_HEADOFQUEUE 0x05
81#define ATTR_ORDERED 0x06
82#define ATTR_ACA 0x07
83
84/* cdb type */
85#define TYPE_CMD 0x00
86#define TYPE_MSG 0x01
87
Stephen M. Cameron75167d22012-05-01 11:42:51 -050088/* Message Types */
89#define HPSA_TASK_MANAGEMENT 0x00
90#define HPSA_RESET 0x01
91#define HPSA_SCAN 0x02
92#define HPSA_NOOP 0x03
93
94#define HPSA_CTLR_RESET_TYPE 0x00
95#define HPSA_BUS_RESET_TYPE 0x01
96#define HPSA_TARGET_RESET_TYPE 0x03
97#define HPSA_LUN_RESET_TYPE 0x04
98#define HPSA_NEXUS_RESET_TYPE 0x05
99
100/* Task Management Functions */
101#define HPSA_TMF_ABORT_TASK 0x00
102#define HPSA_TMF_ABORT_TASK_SET 0x01
103#define HPSA_TMF_CLEAR_ACA 0x02
104#define HPSA_TMF_CLEAR_TASK_SET 0x03
105#define HPSA_TMF_QUERY_TASK 0x04
106#define HPSA_TMF_QUERY_TASK_SET 0x05
107#define HPSA_TMF_QUERY_ASYNCEVENT 0x06
108
109
110
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800111/* config space register offsets */
112#define CFG_VENDORID 0x00
113#define CFG_DEVICEID 0x02
114#define CFG_I2OBAR 0x10
115#define CFG_MEM1BAR 0x14
116
117/* i2o space register offsets */
118#define I2O_IBDB_SET 0x20
119#define I2O_IBDB_CLEAR 0x70
120#define I2O_INT_STATUS 0x30
121#define I2O_INT_MASK 0x34
122#define I2O_IBPOST_Q 0x40
123#define I2O_OBPOST_Q 0x44
124#define I2O_DMA1_CFG 0x214
125
126/* Configuration Table */
127#define CFGTBL_ChangeReq 0x00000001l
128#define CFGTBL_AccCmds 0x00000001l
Stephen M. Cameron1df85522010-06-16 13:51:40 -0500129#define DOORBELL_CTLR_RESET 0x00000004l
Stephen M. Cameroncf0b08d2011-05-03 14:59:46 -0500130#define DOORBELL_CTLR_RESET2 0x00000020l
Stephen M. Cameron76438d02014-02-18 13:55:43 -0600131#define DOORBELL_CLEAR_EVENTS 0x00000040l
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800132
133#define CFGTBL_Trans_Simple 0x00000002l
Don Brace303932f2010-02-04 08:42:40 -0600134#define CFGTBL_Trans_Performant 0x00000004l
Matt Gatese1f7de02014-02-18 13:55:17 -0600135#define CFGTBL_Trans_io_accel1 0x00000080l
Stephen M. Cameron960a30e2011-02-15 15:33:03 -0600136#define CFGTBL_Trans_use_short_tags 0x20000000l
Matt Gates254f7962012-05-01 11:43:06 -0500137#define CFGTBL_Trans_enable_directed_msix (1 << 30)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800138
139#define CFGTBL_BusType_Ultra2 0x00000001l
140#define CFGTBL_BusType_Ultra3 0x00000002l
141#define CFGTBL_BusType_Fibre1G 0x00000100l
142#define CFGTBL_BusType_Fibre2G 0x00000200l
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600143
144/* VPD Inquiry types */
145#define HPSA_VPD_LV_DEVICE_GEOMETRY 0xC1
146#define HPSA_VPD_LV_IOACCEL_STATUS 0xC2
147
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800148struct vals32 {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600149 u32 lower;
150 u32 upper;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800151};
152
153union u64bit {
154 struct vals32 val32;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600155 u64 val;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800156};
157
158/* FIXME this is a per controller value (barf!) */
Scott Teelb7ec0212011-10-26 16:21:12 -0500159#define HPSA_MAX_LUN 1024
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800160#define HPSA_MAX_PHYS_LUN 1024
Scott Teelaca4a522012-01-19 14:01:19 -0600161#define MAX_EXT_TARGETS 32
Scott Teelb7ec0212011-10-26 16:21:12 -0500162#define HPSA_MAX_DEVICES (HPSA_MAX_PHYS_LUN + HPSA_MAX_LUN + \
Scott Teelaca4a522012-01-19 14:01:19 -0600163 MAX_EXT_TARGETS + 1) /* + 1 is for the controller itself */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800164
165/* SCSI-3 Commands */
166#pragma pack(1)
167
168#define HPSA_INQUIRY 0x12
169struct InquiryData {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600170 u8 data_byte[36];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800171};
172
173#define HPSA_REPORT_LOG 0xc2 /* Report Logical LUNs */
174#define HPSA_REPORT_PHYS 0xc3 /* Report Physical LUNs */
Matt Gatesa93aa1f2014-02-18 13:55:07 -0600175#define HPSA_REPORT_PHYS_EXTENDED 0x02
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600176#define HPSA_CISS_READ 0xc0 /* CISS Read */
177#define HPSA_GET_RAID_MAP 0xc8 /* CISS Get RAID Layout Map */
178
179#define RAID_MAP_MAX_ENTRIES 256
180
181struct raid_map_disk_data {
182 u32 ioaccel_handle; /**< Handle to access this disk via the
183 * I/O accelerator */
184 u8 xor_mult[2]; /**< XOR multipliers for this position,
185 * valid for data disks only */
186 u8 reserved[2];
187};
188
189struct raid_map_data {
190 u32 structure_size; /* Size of entire structure in bytes */
191 u32 volume_blk_size; /* bytes / block in the volume */
192 u64 volume_blk_cnt; /* logical blocks on the volume */
193 u8 phys_blk_shift; /* Shift factor to convert between
194 * units of logical blocks and physical
195 * disk blocks */
196 u8 parity_rotation_shift; /* Shift factor to convert between units
197 * of logical stripes and physical
198 * stripes */
199 u16 strip_size; /* blocks used on each disk / stripe */
200 u64 disk_starting_blk; /* First disk block used in volume */
201 u64 disk_blk_cnt; /* disk blocks used by volume / disk */
202 u16 data_disks_per_row; /* data disk entries / row in the map */
203 u16 metadata_disks_per_row; /* mirror/parity disk entries / row
204 * in the map */
205 u16 row_cnt; /* rows in each layout map */
206 u16 layout_map_count; /* layout maps (1 map per mirror/parity
207 * group) */
208 u8 reserved[20];
209 struct raid_map_disk_data data[RAID_MAP_MAX_ENTRIES];
210};
211
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800212struct ReportLUNdata {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600213 u8 LUNListLength[4];
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600214 u8 extended_response_flag;
215 u8 reserved[3];
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600216 u8 LUN[HPSA_MAX_LUN][8];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800217};
218
219struct ReportExtendedLUNdata {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600220 u8 LUNListLength[4];
221 u8 extended_response_flag;
222 u8 reserved[3];
223 u8 LUN[HPSA_MAX_LUN][24];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800224};
225
226struct SenseSubsystem_info {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600227 u8 reserved[36];
228 u8 portname[8];
229 u8 reserved1[1108];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800230};
231
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800232/* BMIC commands */
233#define BMIC_READ 0x26
234#define BMIC_WRITE 0x27
235#define BMIC_CACHE_FLUSH 0xc2
236#define HPSA_CACHE_FLUSH 0x01 /* C2 was already being used by HPSA */
Stephen M. Camerone85c5972012-05-01 11:43:42 -0500237#define BMIC_FLASH_FIRMWARE 0xF7
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800238
239/* Command List Structure */
240union SCSI3Addr {
241 struct {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600242 u8 Dev;
243 u8 Bus:6;
244 u8 Mode:2; /* b00 */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800245 } PeripDev;
246 struct {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600247 u8 DevLSB;
248 u8 DevMSB:6;
249 u8 Mode:2; /* b01 */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800250 } LogDev;
251 struct {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600252 u8 Dev:5;
253 u8 Bus:3;
254 u8 Targ:6;
255 u8 Mode:2; /* b10 */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800256 } LogUnit;
257};
258
259struct PhysDevAddr {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600260 u32 TargetId:24;
261 u32 Bus:6;
262 u32 Mode:2;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800263 /* 2 level target device addr */
264 union SCSI3Addr Target[2];
265};
266
267struct LogDevAddr {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600268 u32 VolId:30;
269 u32 Mode:2;
270 u8 reserved[4];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800271};
272
273union LUNAddr {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600274 u8 LunAddrBytes[8];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800275 union SCSI3Addr SCSI3Lun[4];
276 struct PhysDevAddr PhysDev;
277 struct LogDevAddr LogDev;
278};
279
280struct CommandListHeader {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600281 u8 ReplyQueue;
282 u8 SGList;
283 u16 SGTotal;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800284 struct vals32 Tag;
285 union LUNAddr LUN;
286};
287
288struct RequestBlock {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600289 u8 CDBLen;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800290 struct {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600291 u8 Type:3;
292 u8 Attribute:3;
293 u8 Direction:2;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800294 } Type;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600295 u16 Timeout;
296 u8 CDB[16];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800297};
298
299struct ErrDescriptor {
300 struct vals32 Addr;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600301 u32 Len;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800302};
303
304struct SGDescriptor {
305 struct vals32 Addr;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600306 u32 Len;
307 u32 Ext;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800308};
309
310union MoreErrInfo {
311 struct {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600312 u8 Reserved[3];
313 u8 Type;
314 u32 ErrorInfo;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800315 } Common_Info;
316 struct {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600317 u8 Reserved[2];
318 u8 offense_size; /* size of offending entry */
319 u8 offense_num; /* byte # of offense 0-base */
320 u32 offense_value;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800321 } Invalid_Cmd;
322};
323struct ErrorInfo {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600324 u8 ScsiStatus;
325 u8 SenseLen;
326 u16 CommandStatus;
327 u32 ResidualCnt;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800328 union MoreErrInfo MoreErrInfo;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600329 u8 SenseInfo[SENSEINFOBYTES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800330};
331/* Command types */
332#define CMD_IOCTL_PEND 0x01
333#define CMD_SCSI 0x03
Matt Gatese1f7de02014-02-18 13:55:17 -0600334#define CMD_IOACCEL1 0x04
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800335
Don Brace303932f2010-02-04 08:42:40 -0600336#define DIRECT_LOOKUP_SHIFT 5
337#define DIRECT_LOOKUP_BIT 0x10
Stephen M. Camerond896f3f2011-01-06 14:47:53 -0600338#define DIRECT_LOOKUP_MASK (~((1 << DIRECT_LOOKUP_SHIFT) - 1))
Don Brace303932f2010-02-04 08:42:40 -0600339
340#define HPSA_ERROR_BIT 0x02
341struct ctlr_info; /* defined in hpsa.h */
342/* The size of this structure needs to be divisible by 32
343 * on all architectures because low 5 bits of the addresses
344 * are used as follows:
345 *
346 * bit 0: to device, used to indicate "performant mode" command
347 * from device, indidcates error status.
348 * bit 1-3: to device, indicates block fetch table entry for
349 * reducing DMA in fetching commands from host memory.
350 * bit 4: used to indicate whether tag is "direct lookup" (index),
351 * or a bus address.
352 */
353
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800354struct CommandList {
355 struct CommandListHeader Header;
356 struct RequestBlock Request;
357 struct ErrDescriptor ErrDesc;
Stephen M. Camerond66ae082012-01-19 14:00:48 -0600358 struct SGDescriptor SG[SG_ENTRIES_IN_CMD];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800359 /* information associated with the command */
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600360 u32 busaddr; /* physical addr of this record */
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800361 struct ErrorInfo *err_info; /* pointer to the allocated mem */
362 struct ctlr_info *h;
363 int cmd_type;
364 long cmdindex;
Stephen M. Cameron9e0fc762011-02-15 15:32:48 -0600365 struct list_head list;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800366 struct request *rq;
367 struct completion *waiting;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800368 void *scsi_cmd;
Don Brace303932f2010-02-04 08:42:40 -0600369
370/* on 64 bit architectures, to get this to be 32-byte-aligned
Stephen M. Camerondb61bfc2010-02-25 14:03:22 -0600371 * it so happens we need PAD_64 bytes of padding, on 32 bit systems,
372 * we need PAD_32 bytes of padding (see below). This does that.
373 * If it happens that 64 bit and 32 bit systems need different
374 * padding, PAD_32 and PAD_64 can be set independently, and.
375 * the code below will do the right thing.
Don Brace303932f2010-02-04 08:42:40 -0600376 */
Stephen M. Camerondb61bfc2010-02-25 14:03:22 -0600377#define IS_32_BIT ((8 - sizeof(long))/4)
378#define IS_64_BIT (!IS_32_BIT)
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600379#define PAD_32 (36)
Stephen M. Cameron43aebfa2010-02-25 14:03:32 -0600380#define PAD_64 (4)
Stephen M. Camerondb61bfc2010-02-25 14:03:22 -0600381#define COMMANDLIST_PAD (IS_32_BIT * PAD_32 + IS_64_BIT * PAD_64)
Don Brace303932f2010-02-04 08:42:40 -0600382 u8 pad[COMMANDLIST_PAD];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800383};
384
Matt Gatese1f7de02014-02-18 13:55:17 -0600385/* Max S/G elements in I/O accelerator command */
386#define IOACCEL1_MAXSGENTRIES 24
387
388/*
389 * Structure for I/O accelerator (mode 1) commands.
390 * Note that this structure must be 128-byte aligned in size.
391 */
392struct io_accel1_cmd {
393 u16 dev_handle; /* 0x00 - 0x01 */
394 u8 reserved1; /* 0x02 */
395 u8 function; /* 0x03 */
396 u8 reserved2[8]; /* 0x04 - 0x0B */
397 u32 err_info; /* 0x0C - 0x0F */
398 u8 reserved3[2]; /* 0x10 - 0x11 */
399 u8 err_info_len; /* 0x12 */
400 u8 reserved4; /* 0x13 */
401 u8 sgl_offset; /* 0x14 */
402 u8 reserved5[7]; /* 0x15 - 0x1B */
403 u32 transfer_len; /* 0x1C - 0x1F */
404 u8 reserved6[4]; /* 0x20 - 0x23 */
405 u16 io_flags; /* 0x24 - 0x25 */
406 u8 reserved7[14]; /* 0x26 - 0x33 */
407 u8 LUN[8]; /* 0x34 - 0x3B */
408 u32 control; /* 0x3C - 0x3F */
409 u8 CDB[16]; /* 0x40 - 0x4F */
410 u8 reserved8[16]; /* 0x50 - 0x5F */
411 u16 host_context_flags; /* 0x60 - 0x61 */
412 u16 timeout_sec; /* 0x62 - 0x63 */
413 u8 ReplyQueue; /* 0x64 */
414 u8 reserved9[3]; /* 0x65 - 0x67 */
415 struct vals32 Tag; /* 0x68 - 0x6F */
416 struct vals32 host_addr; /* 0x70 - 0x77 */
417 u8 CISS_LUN[8]; /* 0x78 - 0x7F */
418 struct SGDescriptor SG[IOACCEL1_MAXSGENTRIES];
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600419#define IOACCEL1_PAD_64 0
420#define IOACCEL1_PAD_32 0
421#define IOACCEL1_PAD (IS_32_BIT * IOACCEL1_PAD_32 + \
422 IS_64_BIT * IOACCEL1_PAD_64)
423 u8 pad[IOACCEL1_PAD];
Matt Gatese1f7de02014-02-18 13:55:17 -0600424};
425
426#define IOACCEL1_FUNCTION_SCSIIO 0x00
427#define IOACCEL1_SGLOFFSET 32
428
429#define IOACCEL1_IOFLAGS_IO_REQ 0x4000
430#define IOACCEL1_IOFLAGS_CDBLEN_MASK 0x001F
431#define IOACCEL1_IOFLAGS_CDBLEN_MAX 16
432
433#define IOACCEL1_CONTROL_NODATAXFER 0x00000000
434#define IOACCEL1_CONTROL_DATA_OUT 0x01000000
435#define IOACCEL1_CONTROL_DATA_IN 0x02000000
436#define IOACCEL1_CONTROL_TASKPRIO_MASK 0x00007800
437#define IOACCEL1_CONTROL_TASKPRIO_SHIFT 11
438#define IOACCEL1_CONTROL_SIMPLEQUEUE 0x00000000
439#define IOACCEL1_CONTROL_HEADOFQUEUE 0x00000100
440#define IOACCEL1_CONTROL_ORDEREDQUEUE 0x00000200
441#define IOACCEL1_CONTROL_ACA 0x00000400
442
443#define IOACCEL1_HCFLAGS_CISS_FORMAT 0x0013
444
445#define IOACCEL1_BUSADDR_CMDTYPE 0x00000060
446
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800447/* Configuration Table Structure */
448struct HostWrite {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600449 u32 TransportRequest;
450 u32 Reserved;
451 u32 CoalIntDelay;
452 u32 CoalIntCount;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800453};
454
Don Brace303932f2010-02-04 08:42:40 -0600455#define SIMPLE_MODE 0x02
456#define PERFORMANT_MODE 0x04
457#define MEMQ_MODE 0x08
Matt Gatese1f7de02014-02-18 13:55:17 -0600458#define IOACCEL_MODE_1 0x80
Don Brace303932f2010-02-04 08:42:40 -0600459
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600460#define DRIVER_SUPPORT_UA_ENABLE 0x00000001
461
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800462struct CfgTable {
Don Brace303932f2010-02-04 08:42:40 -0600463 u8 Signature[4];
464 u32 SpecValence;
465 u32 TransportSupport;
466 u32 TransportActive;
467 struct HostWrite HostWrite;
468 u32 CmdsOutMax;
469 u32 BusTypes;
470 u32 TransMethodOffset;
471 u8 ServerName[16];
472 u32 HeartBeat;
Stephen M. Cameron97a5e982013-12-04 17:10:16 -0600473 u32 driver_support;
474#define ENABLE_SCSI_PREFETCH 0x100
Stephen M. Cameron28e13442013-12-04 17:10:21 -0600475#define ENABLE_UNIT_ATTN 0x01
Don Brace303932f2010-02-04 08:42:40 -0600476 u32 MaxScatterGatherElements;
477 u32 MaxLogicalUnits;
478 u32 MaxPhysicalDevices;
479 u32 MaxPhysicalDrivesPerLogicalUnit;
480 u32 MaxPerformantModeCommands;
Stephen M. Cameron75167d22012-05-01 11:42:51 -0500481 u32 MaxBlockFetch;
482 u32 PowerConservationSupport;
483 u32 PowerConservationEnable;
484 u32 TMFSupportFlags;
485 u8 TMFTagMask[8];
486 u8 reserved[0x78 - 0x70];
Stephen M. Cameron1df85522010-06-16 13:51:40 -0500487 u32 misc_fw_support; /* offset 0x78 */
488#define MISC_FW_DOORBELL_RESET (0x02)
Stephen M. Cameroncf0b08d2011-05-03 14:59:46 -0500489#define MISC_FW_DOORBELL_RESET2 (0x010)
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600490#define MISC_FW_RAID_OFFLOAD_BASIC (0x020)
491#define MISC_FW_EVENT_NOTIFY (0x080)
Stephen M. Cameron580ada32011-05-03 14:59:10 -0500492 u8 driver_version[32];
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600493 u32 max_cached_write_size;
494 u8 driver_scratchpad[16];
495 u32 max_error_info_length;
496 u32 io_accel_max_embedded_sg_count;
497 u32 io_accel_request_size_offset;
498 u32 event_notify;
Stephen M. Cameron76438d02014-02-18 13:55:43 -0600499#define HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE (1 << 30)
500#define HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE (1 << 31)
Stephen M. Cameron283b4a92014-02-18 13:55:33 -0600501 u32 clear_event_notify;
Don Brace303932f2010-02-04 08:42:40 -0600502};
503
504#define NUM_BLOCKFETCH_ENTRIES 8
505struct TransTable_struct {
506 u32 BlockFetch[NUM_BLOCKFETCH_ENTRIES];
507 u32 RepQSize;
508 u32 RepQCount;
509 u32 RepQCtrAddrLow32;
510 u32 RepQCtrAddrHigh32;
Matt Gates254f7962012-05-01 11:43:06 -0500511#define MAX_REPLY_QUEUES 8
512 struct vals32 RepQAddr[MAX_REPLY_QUEUES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800513};
514
515struct hpsa_pci_info {
516 unsigned char bus;
517 unsigned char dev_fn;
518 unsigned short domain;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600519 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800520};
521
522#pragma pack()
523#endif /* HPSA_CMD_H */