blob: ad72b3f42ffa06d413b7d2f5a73a5faa00458a71 [file] [log] [blame]
Thomas Gleixnerea2305f2019-05-20 19:08:05 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Zhang Wei173acc72008-03-01 07:42:48 -07002/*
3 * Freescale MPC85xx, MPC83xx DMA Engine support
4 *
Li Yange2c8e4252010-11-11 20:16:29 +08005 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
Zhang Wei173acc72008-03-01 07:42:48 -07006 *
7 * Author:
8 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
9 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
10 *
11 * Description:
12 * DMA engine driver for Freescale MPC8540 DMA controller, which is
13 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
Stefan Weilc2e07b32010-08-03 19:44:52 +020014 * The support for MPC8349 DMA controller is also added.
Zhang Wei173acc72008-03-01 07:42:48 -070015 *
Ira W. Snydera7aea372009-04-23 16:17:54 -070016 * This driver instructs the DMA controller to issue the PCI Read Multiple
17 * command for PCI read operations, instead of using the default PCI Read Line
18 * command. Please be aware that this setting may result in read pre-fetching
19 * on some platforms.
Zhang Wei173acc72008-03-01 07:42:48 -070020 */
21
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Zhang Wei173acc72008-03-01 07:42:48 -070026#include <linux/interrupt.h>
27#include <linux/dmaengine.h>
28#include <linux/delay.h>
29#include <linux/dma-mapping.h>
30#include <linux/dmapool.h>
Rob Herring5af50732013-09-17 14:28:33 -050031#include <linux/of_address.h>
32#include <linux/of_irq.h>
Zhang Wei173acc72008-03-01 07:42:48 -070033#include <linux/of_platform.h>
Vinod Koul0a5642b2014-10-11 21:16:44 +053034#include <linux/fsldma.h>
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000035#include "dmaengine.h"
Zhang Wei173acc72008-03-01 07:42:48 -070036#include "fsldma.h"
37
Ira Snyderb1584712011-03-03 07:54:55 +000038#define chan_dbg(chan, fmt, arg...) \
39 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
40#define chan_err(chan, fmt, arg...) \
41 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
Ira Snyderc14330412010-09-30 11:46:45 +000042
Ira Snyderb1584712011-03-03 07:54:55 +000043static const char msg_ld_oom[] = "No free memory for link descriptor";
Zhang Wei173acc72008-03-01 07:42:48 -070044
Ira Snydere8bd84d2011-03-03 07:54:54 +000045/*
46 * Register Helpers
47 */
Zhang Wei173acc72008-03-01 07:42:48 -070048
Ira Snydera1c03312010-01-06 13:34:05 +000049static void set_sr(struct fsldma_chan *chan, u32 val)
Zhang Wei173acc72008-03-01 07:42:48 -070050{
Wen Hea7359e72018-10-30 10:35:58 +080051 FSL_DMA_OUT(chan, &chan->regs->sr, val, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070052}
53
Ira Snydera1c03312010-01-06 13:34:05 +000054static u32 get_sr(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070055{
Wen Hea7359e72018-10-30 10:35:58 +080056 return FSL_DMA_IN(chan, &chan->regs->sr, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070057}
58
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080059static void set_mr(struct fsldma_chan *chan, u32 val)
60{
Wen Hea7359e72018-10-30 10:35:58 +080061 FSL_DMA_OUT(chan, &chan->regs->mr, val, 32);
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080062}
63
64static u32 get_mr(struct fsldma_chan *chan)
65{
Wen Hea7359e72018-10-30 10:35:58 +080066 return FSL_DMA_IN(chan, &chan->regs->mr, 32);
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080067}
68
Ira Snydera1c03312010-01-06 13:34:05 +000069static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
Zhang Wei173acc72008-03-01 07:42:48 -070070{
Wen Hea7359e72018-10-30 10:35:58 +080071 FSL_DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
Zhang Wei173acc72008-03-01 07:42:48 -070072}
73
Ira Snydera1c03312010-01-06 13:34:05 +000074static dma_addr_t get_cdar(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070075{
Wen Hea7359e72018-10-30 10:35:58 +080076 return FSL_DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
Zhang Wei173acc72008-03-01 07:42:48 -070077}
78
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080079static void set_bcr(struct fsldma_chan *chan, u32 val)
80{
Wen Hea7359e72018-10-30 10:35:58 +080081 FSL_DMA_OUT(chan, &chan->regs->bcr, val, 32);
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080082}
83
Ira Snydera1c03312010-01-06 13:34:05 +000084static u32 get_bcr(struct fsldma_chan *chan)
Zhang Weif79abb62008-03-18 18:45:00 -070085{
Wen Hea7359e72018-10-30 10:35:58 +080086 return FSL_DMA_IN(chan, &chan->regs->bcr, 32);
Zhang Weif79abb62008-03-18 18:45:00 -070087}
88
Ira Snydere8bd84d2011-03-03 07:54:54 +000089/*
90 * Descriptor Helpers
91 */
92
Zhang Wei173acc72008-03-01 07:42:48 -070093static void set_desc_cnt(struct fsldma_chan *chan,
94 struct fsl_dma_ld_hw *hw, u32 count)
Zhang Wei173acc72008-03-01 07:42:48 -070095{
Zhang Wei173acc72008-03-01 07:42:48 -070096 hw->count = CPU_TO_DMA(chan, count, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070097}
98
Zhang Wei173acc72008-03-01 07:42:48 -070099static void set_desc_src(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000100 struct fsl_dma_ld_hw *hw, dma_addr_t src)
Zhang Wei173acc72008-03-01 07:42:48 -0700101{
Zhang Wei173acc72008-03-01 07:42:48 -0700102 u64 snoop_bits;
Dan Williams900325a2009-03-02 15:33:46 -0700103
Zhang Wei173acc72008-03-01 07:42:48 -0700104 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
105 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
106 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700107}
108
Zhang Wei173acc72008-03-01 07:42:48 -0700109static void set_desc_dst(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000110 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
Zhang Wei173acc72008-03-01 07:42:48 -0700111{
112 u64 snoop_bits;
113
114 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
115 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
116 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
117}
118
119static void set_desc_next(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000120 struct fsl_dma_ld_hw *hw, dma_addr_t next)
Zhang Wei173acc72008-03-01 07:42:48 -0700121{
122 u64 snoop_bits;
123
124 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
125 ? FSL_DMA_SNEN : 0;
126 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
127}
128
Ira Snyder31f43062011-03-03 07:54:57 +0000129static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Zhang Wei173acc72008-03-01 07:42:48 -0700130{
Ira Snyder776c8942009-05-15 11:33:20 -0700131 u64 snoop_bits;
132
Ira Snydera1c03312010-01-06 13:34:05 +0000133 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
Ira Snyder776c8942009-05-15 11:33:20 -0700134 ? FSL_DMA_SNEN : 0;
135
Ira Snydera1c03312010-01-06 13:34:05 +0000136 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
137 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
Ira Snyder776c8942009-05-15 11:33:20 -0700138 | snoop_bits, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700139}
140
Ira Snydere8bd84d2011-03-03 07:54:54 +0000141/*
142 * DMA Engine Hardware Control Helpers
143 */
Zhang Wei173acc72008-03-01 07:42:48 -0700144
Ira Snydere8bd84d2011-03-03 07:54:54 +0000145static void dma_init(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700146{
Ira Snydere8bd84d2011-03-03 07:54:54 +0000147 /* Reset the channel */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800148 set_mr(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -0700149
Ira Snydere8bd84d2011-03-03 07:54:54 +0000150 switch (chan->feature & FSL_DMA_IP_MASK) {
151 case FSL_DMA_IP_85XX:
152 /* Set the channel to below modes:
153 * EIE - Error interrupt enable
Ira Snydere8bd84d2011-03-03 07:54:54 +0000154 * EOLNIE - End of links interrupt enable
155 * BWC - Bandwidth sharing among channels
156 */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800157 set_mr(chan, FSL_DMA_MR_BWC | FSL_DMA_MR_EIE
158 | FSL_DMA_MR_EOLNIE);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000159 break;
160 case FSL_DMA_IP_83XX:
161 /* Set the channel to below modes:
162 * EOTIE - End-of-transfer interrupt enable
163 * PRC_RM - PCI read multiple
164 */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800165 set_mr(chan, FSL_DMA_MR_EOTIE | FSL_DMA_MR_PRC_RM);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000166 break;
167 }
Zhang Wei173acc72008-03-01 07:42:48 -0700168}
169
170static int dma_is_idle(struct fsldma_chan *chan)
171{
172 u32 sr = get_sr(chan);
173 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
174}
175
Ira Snyderf04cd402011-03-03 07:54:58 +0000176/*
177 * Start the DMA controller
178 *
179 * Preconditions:
180 * - the CDAR register must point to the start descriptor
181 * - the MRn[CS] bit must be cleared
182 */
Zhang Wei173acc72008-03-01 07:42:48 -0700183static void dma_start(struct fsldma_chan *chan)
184{
185 u32 mode;
186
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800187 mode = get_mr(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700188
Ira Snyderf04cd402011-03-03 07:54:58 +0000189 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800190 set_bcr(chan, 0);
Ira Snyderf04cd402011-03-03 07:54:58 +0000191 mode |= FSL_DMA_MR_EMP_EN;
192 } else {
193 mode &= ~FSL_DMA_MR_EMP_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700194 }
195
Ira Snyderf04cd402011-03-03 07:54:58 +0000196 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
Zhang Wei173acc72008-03-01 07:42:48 -0700197 mode |= FSL_DMA_MR_EMS_EN;
Ira Snyderf04cd402011-03-03 07:54:58 +0000198 } else {
199 mode &= ~FSL_DMA_MR_EMS_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700200 mode |= FSL_DMA_MR_CS;
Ira Snyderf04cd402011-03-03 07:54:58 +0000201 }
Zhang Wei173acc72008-03-01 07:42:48 -0700202
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800203 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700204}
205
206static void dma_halt(struct fsldma_chan *chan)
207{
208 u32 mode;
209 int i;
210
Ira Snydera00ae342011-03-03 07:55:01 +0000211 /* read the mode register */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800212 mode = get_mr(chan);
Ira Snydera00ae342011-03-03 07:55:01 +0000213
214 /*
215 * The 85xx controller supports channel abort, which will stop
216 * the current transfer. On 83xx, this bit is the transfer error
217 * mask bit, which should not be changed.
218 */
219 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
220 mode |= FSL_DMA_MR_CA;
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800221 set_mr(chan, mode);
Ira Snydera00ae342011-03-03 07:55:01 +0000222
223 mode &= ~FSL_DMA_MR_CA;
224 }
225
226 /* stop the DMA controller */
227 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800228 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700229
Ira Snydera00ae342011-03-03 07:55:01 +0000230 /* wait for the DMA controller to become idle */
Zhang Wei173acc72008-03-01 07:42:48 -0700231 for (i = 0; i < 100; i++) {
232 if (dma_is_idle(chan))
233 return;
234
235 udelay(10);
236 }
237
238 if (!dma_is_idle(chan))
Ira Snyderb1584712011-03-03 07:54:55 +0000239 chan_err(chan, "DMA halt timeout!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700240}
241
Zhang Wei173acc72008-03-01 07:42:48 -0700242/**
243 * fsl_chan_set_src_loop_size - Set source address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000244 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700245 * @size : Address loop size, 0 for disable loop
246 *
247 * The set source address hold transfer size. The source
248 * address hold or loop transfer size is when the DMA transfer
249 * data from source address (SA), if the loop size is 4, the DMA will
250 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
251 * SA + 1 ... and so on.
252 */
Ira Snydera1c03312010-01-06 13:34:05 +0000253static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700254{
Ira Snyder272ca652010-01-06 13:33:59 +0000255 u32 mode;
256
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800257 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000258
Zhang Wei173acc72008-03-01 07:42:48 -0700259 switch (size) {
260 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000261 mode &= ~FSL_DMA_MR_SAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700262 break;
263 case 1:
264 case 2:
265 case 4:
266 case 8:
Thomas Breitungccc07722017-06-19 16:40:04 +0200267 mode &= ~FSL_DMA_MR_SAHTS_MASK;
Ira Snyder272ca652010-01-06 13:33:59 +0000268 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
Zhang Wei173acc72008-03-01 07:42:48 -0700269 break;
270 }
Ira Snyder272ca652010-01-06 13:33:59 +0000271
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800272 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700273}
274
275/**
Ira Snyder738f5f72010-01-06 13:34:02 +0000276 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000277 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700278 * @size : Address loop size, 0 for disable loop
279 *
280 * The set destination address hold transfer size. The destination
281 * address hold or loop transfer size is when the DMA transfer
282 * data to destination address (TA), if the loop size is 4, the DMA will
283 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
284 * TA + 1 ... and so on.
285 */
Ira Snydera1c03312010-01-06 13:34:05 +0000286static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700287{
Ira Snyder272ca652010-01-06 13:33:59 +0000288 u32 mode;
289
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800290 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000291
Zhang Wei173acc72008-03-01 07:42:48 -0700292 switch (size) {
293 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000294 mode &= ~FSL_DMA_MR_DAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700295 break;
296 case 1:
297 case 2:
298 case 4:
299 case 8:
Thomas Breitungccc07722017-06-19 16:40:04 +0200300 mode &= ~FSL_DMA_MR_DAHTS_MASK;
Ira Snyder272ca652010-01-06 13:33:59 +0000301 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
Zhang Wei173acc72008-03-01 07:42:48 -0700302 break;
303 }
Ira Snyder272ca652010-01-06 13:33:59 +0000304
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800305 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700306}
307
308/**
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700309 * fsl_chan_set_request_count - Set DMA Request Count for external control
Ira Snydera1c03312010-01-06 13:34:05 +0000310 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700311 * @size : Number of bytes to transfer in a single request
312 *
313 * The Freescale DMA channel can be controlled by the external signal DREQ#.
314 * The DMA request count is how many bytes are allowed to transfer before
315 * pausing the channel, after which a new assertion of DREQ# resumes channel
316 * operation.
317 *
318 * A size of 0 disables external pause control. The maximum size is 1024.
319 */
Ira Snydera1c03312010-01-06 13:34:05 +0000320static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700321{
Ira Snyder272ca652010-01-06 13:33:59 +0000322 u32 mode;
323
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700324 BUG_ON(size > 1024);
Ira Snyder272ca652010-01-06 13:33:59 +0000325
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800326 mode = get_mr(chan);
Thomas Breitungccc07722017-06-19 16:40:04 +0200327 mode &= ~FSL_DMA_MR_BWC_MASK;
328 mode |= (__ilog2(size) << 24) & FSL_DMA_MR_BWC_MASK;
Ira Snyder272ca652010-01-06 13:33:59 +0000329
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800330 set_mr(chan, mode);
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700331}
332
333/**
Zhang Wei173acc72008-03-01 07:42:48 -0700334 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
Ira Snydera1c03312010-01-06 13:34:05 +0000335 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700336 * @enable : 0 is disabled, 1 is enabled.
Zhang Wei173acc72008-03-01 07:42:48 -0700337 *
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700338 * The Freescale DMA channel can be controlled by the external signal DREQ#.
339 * The DMA Request Count feature should be used in addition to this feature
340 * to set the number of bytes to transfer before pausing the channel.
Zhang Wei173acc72008-03-01 07:42:48 -0700341 */
Ira Snydera1c03312010-01-06 13:34:05 +0000342static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700343{
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700344 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000345 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700346 else
Ira Snydera1c03312010-01-06 13:34:05 +0000347 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700348}
349
350/**
351 * fsl_chan_toggle_ext_start - Toggle channel external start status
Ira Snydera1c03312010-01-06 13:34:05 +0000352 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700353 * @enable : 0 is disabled, 1 is enabled.
354 *
355 * If enable the external start, the channel can be started by an
356 * external DMA start pin. So the dma_start() does not start the
357 * transfer immediately. The DMA channel will wait for the
358 * control pin asserted.
359 */
Ira Snydera1c03312010-01-06 13:34:05 +0000360static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700361{
362 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000363 chan->feature |= FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700364 else
Ira Snydera1c03312010-01-06 13:34:05 +0000365 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700366}
367
Vinod Koul0a5642b2014-10-11 21:16:44 +0530368int fsl_dma_external_start(struct dma_chan *dchan, int enable)
369{
370 struct fsldma_chan *chan;
371
372 if (!dchan)
373 return -EINVAL;
374
375 chan = to_fsl_chan(dchan);
376
377 fsl_chan_toggle_ext_start(chan, enable);
378 return 0;
379}
380EXPORT_SYMBOL_GPL(fsl_dma_external_start);
381
Ira Snyder31f43062011-03-03 07:54:57 +0000382static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000383{
384 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
385
386 if (list_empty(&chan->ld_pending))
387 goto out_splice;
388
389 /*
390 * Add the hardware descriptor to the chain of hardware descriptors
391 * that already exists in memory.
392 *
393 * This will un-set the EOL bit of the existing transaction, and the
394 * last link in this transaction will become the EOL descriptor.
395 */
396 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
397
398 /*
399 * Add the software descriptor and all children to the list
400 * of pending transactions
401 */
402out_splice:
403 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
404}
405
Zhang Wei173acc72008-03-01 07:42:48 -0700406static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
407{
Ira Snydera1c03312010-01-06 13:34:05 +0000408 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
Dan Williamseda34232009-09-08 17:53:02 -0700409 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
410 struct fsl_desc_sw *child;
Dan Williamsbbc76562013-12-09 11:16:00 -0800411 dma_cookie_t cookie = -EINVAL;
Zhang Wei173acc72008-03-01 07:42:48 -0700412
Hongbo Zhang2baff572014-05-21 16:03:01 +0800413 spin_lock_bh(&chan->desc_lock);
Zhang Wei173acc72008-03-01 07:42:48 -0700414
Hongbo Zhang14c6a332014-05-21 16:03:02 +0800415#ifdef CONFIG_PM
416 if (unlikely(chan->pm_state != RUNNING)) {
417 chan_dbg(chan, "cannot submit due to suspend\n");
418 spin_unlock_bh(&chan->desc_lock);
419 return -1;
420 }
421#endif
422
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000423 /*
424 * assign cookies to all of the software descriptors
425 * that make up this transaction
426 */
Dan Williamseda34232009-09-08 17:53:02 -0700427 list_for_each_entry(child, &desc->tx_list, node) {
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000428 cookie = dma_cookie_assign(&child->async_tx);
Ira Snyderbcfb7462009-05-15 14:27:16 -0700429 }
430
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000431 /* put this transaction onto the tail of the pending queue */
Ira Snydera1c03312010-01-06 13:34:05 +0000432 append_ld_queue(chan, desc);
Zhang Wei173acc72008-03-01 07:42:48 -0700433
Hongbo Zhang2baff572014-05-21 16:03:01 +0800434 spin_unlock_bh(&chan->desc_lock);
Zhang Wei173acc72008-03-01 07:42:48 -0700435
436 return cookie;
437}
438
439/**
Hongbo Zhang86d19a52014-04-18 16:17:47 +0800440 * fsl_dma_free_descriptor - Free descriptor from channel's DMA pool.
441 * @chan : Freescale DMA channel
442 * @desc: descriptor to be freed
443 */
444static void fsl_dma_free_descriptor(struct fsldma_chan *chan,
445 struct fsl_desc_sw *desc)
446{
447 list_del(&desc->node);
448 chan_dbg(chan, "LD %p free\n", desc);
449 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
450}
451
452/**
Zhang Wei173acc72008-03-01 07:42:48 -0700453 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
Ira Snydera1c03312010-01-06 13:34:05 +0000454 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700455 *
456 * Return - The descriptor allocated. NULL for failed.
457 */
Ira Snyder31f43062011-03-03 07:54:57 +0000458static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700459{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000460 struct fsl_desc_sw *desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700461 dma_addr_t pdesc;
Zhang Wei173acc72008-03-01 07:42:48 -0700462
Julia Lawall43764552016-04-29 22:09:12 +0200463 desc = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000464 if (!desc) {
Ira Snyderb1584712011-03-03 07:54:55 +0000465 chan_dbg(chan, "out of memory for link descriptor\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000466 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700467 }
468
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000469 INIT_LIST_HEAD(&desc->tx_list);
470 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
471 desc->async_tx.tx_submit = fsl_dma_tx_submit;
472 desc->async_tx.phys = pdesc;
473
Ira Snyder0ab09c32011-03-03 07:54:56 +0000474 chan_dbg(chan, "LD %p allocated\n", desc);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000475
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000476 return desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700477}
478
Zhang Wei173acc72008-03-01 07:42:48 -0700479/**
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800480 * fsldma_clean_completed_descriptor - free all descriptors which
481 * has been completed and acked
482 * @chan: Freescale DMA channel
483 *
484 * This function is used on all completed and acked descriptors.
485 * All descriptors should only be freed in this function.
486 */
487static void fsldma_clean_completed_descriptor(struct fsldma_chan *chan)
488{
489 struct fsl_desc_sw *desc, *_desc;
490
491 /* Run the callback for each descriptor, in order */
492 list_for_each_entry_safe(desc, _desc, &chan->ld_completed, node)
493 if (async_tx_test_ack(&desc->async_tx))
494 fsl_dma_free_descriptor(chan, desc);
495}
496
497/**
498 * fsldma_run_tx_complete_actions - cleanup a single link descriptor
499 * @chan: Freescale DMA channel
500 * @desc: descriptor to cleanup and free
501 * @cookie: Freescale DMA transaction identifier
502 *
503 * This function is used on a descriptor which has been executed by the DMA
504 * controller. It will run any callbacks, submit any dependencies.
505 */
506static dma_cookie_t fsldma_run_tx_complete_actions(struct fsldma_chan *chan,
507 struct fsl_desc_sw *desc, dma_cookie_t cookie)
508{
509 struct dma_async_tx_descriptor *txd = &desc->async_tx;
510 dma_cookie_t ret = cookie;
511
512 BUG_ON(txd->cookie < 0);
513
514 if (txd->cookie > 0) {
515 ret = txd->cookie;
516
Dave Jiang9b335972016-07-25 10:33:57 -0700517 dma_descriptor_unmap(txd);
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800518 /* Run the link descriptor callback function */
Dave Jiangaf1a5a52016-07-20 13:11:17 -0700519 dmaengine_desc_get_callback_invoke(txd, NULL);
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800520 }
521
522 /* Run any dependencies */
523 dma_run_dependencies(txd);
524
525 return ret;
526}
527
528/**
529 * fsldma_clean_running_descriptor - move the completed descriptor from
530 * ld_running to ld_completed
531 * @chan: Freescale DMA channel
532 * @desc: the descriptor which is completed
533 *
534 * Free the descriptor directly if acked by async_tx api, or move it to
535 * queue ld_completed.
536 */
537static void fsldma_clean_running_descriptor(struct fsldma_chan *chan,
538 struct fsl_desc_sw *desc)
539{
540 /* Remove from the list of transactions */
541 list_del(&desc->node);
542
543 /*
544 * the client is allowed to attach dependent operations
545 * until 'ack' is set
546 */
547 if (!async_tx_test_ack(&desc->async_tx)) {
548 /*
549 * Move this descriptor to the list of descriptors which is
550 * completed, but still awaiting the 'ack' bit to be set.
551 */
552 list_add_tail(&desc->node, &chan->ld_completed);
553 return;
554 }
555
556 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
557}
558
559/**
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800560 * fsl_chan_xfer_ld_queue - transfer any pending transactions
561 * @chan : Freescale DMA channel
562 *
563 * HARDWARE STATE: idle
564 * LOCKING: must hold chan->desc_lock
565 */
566static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
567{
568 struct fsl_desc_sw *desc;
569
570 /*
571 * If the list of pending descriptors is empty, then we
572 * don't need to do any work at all
573 */
574 if (list_empty(&chan->ld_pending)) {
575 chan_dbg(chan, "no pending LDs\n");
576 return;
577 }
578
579 /*
580 * The DMA controller is not idle, which means that the interrupt
581 * handler will start any queued transactions when it runs after
582 * this transaction finishes
583 */
584 if (!chan->idle) {
585 chan_dbg(chan, "DMA controller still busy\n");
586 return;
587 }
588
589 /*
590 * If there are some link descriptors which have not been
591 * transferred, we need to start the controller
592 */
593
594 /*
595 * Move all elements from the queue of pending transactions
596 * onto the list of running transactions
597 */
598 chan_dbg(chan, "idle, starting controller\n");
599 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
600 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
601
602 /*
603 * The 85xx DMA controller doesn't clear the channel start bit
604 * automatically at the end of a transfer. Therefore we must clear
605 * it in software before starting the transfer.
606 */
607 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
608 u32 mode;
609
610 mode = get_mr(chan);
611 mode &= ~FSL_DMA_MR_CS;
612 set_mr(chan, mode);
613 }
614
615 /*
616 * Program the descriptor's address into the DMA controller,
617 * then start the DMA transaction
618 */
619 set_cdar(chan, desc->async_tx.phys);
620 get_cdar(chan);
621
622 dma_start(chan);
623 chan->idle = false;
624}
625
626/**
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800627 * fsldma_cleanup_descriptors - cleanup link descriptors which are completed
628 * and move them to ld_completed to free until flag 'ack' is set
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800629 * @chan: Freescale DMA channel
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800630 *
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800631 * This function is used on descriptors which have been executed by the DMA
632 * controller. It will run any callbacks, submit any dependencies, then
633 * free these descriptors if flag 'ack' is set.
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800634 */
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800635static void fsldma_cleanup_descriptors(struct fsldma_chan *chan)
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800636{
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800637 struct fsl_desc_sw *desc, *_desc;
638 dma_cookie_t cookie = 0;
639 dma_addr_t curr_phys = get_cdar(chan);
640 int seen_current = 0;
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800641
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800642 fsldma_clean_completed_descriptor(chan);
643
644 /* Run the callback for each descriptor, in order */
645 list_for_each_entry_safe(desc, _desc, &chan->ld_running, node) {
646 /*
647 * do not advance past the current descriptor loaded into the
648 * hardware channel, subsequent descriptors are either in
649 * process or have not been submitted
650 */
651 if (seen_current)
652 break;
653
654 /*
655 * stop the search if we reach the current descriptor and the
656 * channel is busy
657 */
658 if (desc->async_tx.phys == curr_phys) {
659 seen_current = 1;
660 if (!dma_is_idle(chan))
661 break;
662 }
663
664 cookie = fsldma_run_tx_complete_actions(chan, desc, cookie);
665
666 fsldma_clean_running_descriptor(chan, desc);
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800667 }
668
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800669 /*
670 * Start any pending transactions automatically
671 *
672 * In the ideal case, we keep the DMA controller busy while we go
673 * ahead and free the descriptors below.
674 */
675 fsl_chan_xfer_ld_queue(chan);
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800676
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800677 if (cookie > 0)
678 chan->common.completed_cookie = cookie;
Hongbo Zhang2a5ecb72014-04-18 16:17:48 +0800679}
680
681/**
Zhang Wei173acc72008-03-01 07:42:48 -0700682 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000683 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700684 *
685 * This function will create a dma pool for descriptor allocation.
686 *
687 * Return - The number of descriptors allocated.
688 */
Ira Snydera1c03312010-01-06 13:34:05 +0000689static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700690{
Ira Snydera1c03312010-01-06 13:34:05 +0000691 struct fsldma_chan *chan = to_fsl_chan(dchan);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700692
693 /* Has this channel already been allocated? */
Ira Snydera1c03312010-01-06 13:34:05 +0000694 if (chan->desc_pool)
Timur Tabi77cd62e2008-09-26 17:00:11 -0700695 return 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700696
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000697 /*
698 * We need the descriptor to be aligned to 32bytes
Zhang Wei173acc72008-03-01 07:42:48 -0700699 * for meeting FSL DMA specification requirement.
700 */
Ira Snyderb1584712011-03-03 07:54:55 +0000701 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000702 sizeof(struct fsl_desc_sw),
703 __alignof__(struct fsl_desc_sw), 0);
Ira Snydera1c03312010-01-06 13:34:05 +0000704 if (!chan->desc_pool) {
Ira Snyderb1584712011-03-03 07:54:55 +0000705 chan_err(chan, "unable to allocate descriptor pool\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000706 return -ENOMEM;
Zhang Wei173acc72008-03-01 07:42:48 -0700707 }
708
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000709 /* there is at least one descriptor free to be allocated */
Zhang Wei173acc72008-03-01 07:42:48 -0700710 return 1;
711}
712
713/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000714 * fsldma_free_desc_list - Free all descriptors in a queue
715 * @chan: Freescae DMA channel
716 * @list: the list to free
717 *
718 * LOCKING: must hold chan->desc_lock
719 */
720static void fsldma_free_desc_list(struct fsldma_chan *chan,
721 struct list_head *list)
722{
723 struct fsl_desc_sw *desc, *_desc;
724
Hongbo Zhang86d19a52014-04-18 16:17:47 +0800725 list_for_each_entry_safe(desc, _desc, list, node)
726 fsl_dma_free_descriptor(chan, desc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000727}
728
729static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
730 struct list_head *list)
731{
732 struct fsl_desc_sw *desc, *_desc;
733
Hongbo Zhang86d19a52014-04-18 16:17:47 +0800734 list_for_each_entry_safe_reverse(desc, _desc, list, node)
735 fsl_dma_free_descriptor(chan, desc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000736}
737
738/**
Zhang Wei173acc72008-03-01 07:42:48 -0700739 * fsl_dma_free_chan_resources - Free all resources of the channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000740 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700741 */
Ira Snydera1c03312010-01-06 13:34:05 +0000742static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700743{
Ira Snydera1c03312010-01-06 13:34:05 +0000744 struct fsldma_chan *chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700745
Ira Snyderb1584712011-03-03 07:54:55 +0000746 chan_dbg(chan, "free all channel resources\n");
Hongbo Zhang2baff572014-05-21 16:03:01 +0800747 spin_lock_bh(&chan->desc_lock);
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800748 fsldma_cleanup_descriptors(chan);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000749 fsldma_free_desc_list(chan, &chan->ld_pending);
750 fsldma_free_desc_list(chan, &chan->ld_running);
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800751 fsldma_free_desc_list(chan, &chan->ld_completed);
Hongbo Zhang2baff572014-05-21 16:03:01 +0800752 spin_unlock_bh(&chan->desc_lock);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700753
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000754 dma_pool_destroy(chan->desc_pool);
Ira Snydera1c03312010-01-06 13:34:05 +0000755 chan->desc_pool = NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700756}
757
Zhang Wei2187c262008-03-13 17:45:28 -0700758static struct dma_async_tx_descriptor *
Ira Snyder31f43062011-03-03 07:54:57 +0000759fsl_dma_prep_memcpy(struct dma_chan *dchan,
760 dma_addr_t dma_dst, dma_addr_t dma_src,
Zhang Wei173acc72008-03-01 07:42:48 -0700761 size_t len, unsigned long flags)
762{
Ira Snydera1c03312010-01-06 13:34:05 +0000763 struct fsldma_chan *chan;
Zhang Wei173acc72008-03-01 07:42:48 -0700764 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
765 size_t copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700766
Ira Snydera1c03312010-01-06 13:34:05 +0000767 if (!dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700768 return NULL;
769
770 if (!len)
771 return NULL;
772
Ira Snydera1c03312010-01-06 13:34:05 +0000773 chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700774
775 do {
776
777 /* Allocate the link descriptor from DMA pool */
Ira Snydera1c03312010-01-06 13:34:05 +0000778 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700779 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000780 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyder2e077f82009-05-15 09:59:46 -0700781 goto fail;
Zhang Wei173acc72008-03-01 07:42:48 -0700782 }
Zhang Wei173acc72008-03-01 07:42:48 -0700783
Zhang Wei56822842008-03-13 10:45:27 -0700784 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
Zhang Wei173acc72008-03-01 07:42:48 -0700785
Ira Snydera1c03312010-01-06 13:34:05 +0000786 set_desc_cnt(chan, &new->hw, copy);
787 set_desc_src(chan, &new->hw, dma_src);
788 set_desc_dst(chan, &new->hw, dma_dst);
Zhang Wei173acc72008-03-01 07:42:48 -0700789
790 if (!first)
791 first = new;
792 else
Ira Snydera1c03312010-01-06 13:34:05 +0000793 set_desc_next(chan, &prev->hw, new->async_tx.phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700794
795 new->async_tx.cookie = 0;
Dan Williams636bdea2008-04-17 20:17:26 -0700796 async_tx_ack(&new->async_tx);
Zhang Wei173acc72008-03-01 07:42:48 -0700797
798 prev = new;
799 len -= copy;
800 dma_src += copy;
Ira Snyder738f5f72010-01-06 13:34:02 +0000801 dma_dst += copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700802
803 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700804 list_add_tail(&new->node, &first->tx_list);
Zhang Wei173acc72008-03-01 07:42:48 -0700805 } while (len);
806
Dan Williams636bdea2008-04-17 20:17:26 -0700807 new->async_tx.flags = flags; /* client is in control of this ack */
Zhang Wei173acc72008-03-01 07:42:48 -0700808 new->async_tx.cookie = -EBUSY;
809
Ira Snyder31f43062011-03-03 07:54:57 +0000810 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000811 set_ld_eol(chan, new);
Zhang Wei173acc72008-03-01 07:42:48 -0700812
Ira Snyder2e077f82009-05-15 09:59:46 -0700813 return &first->async_tx;
814
815fail:
816 if (!first)
817 return NULL;
818
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000819 fsldma_free_desc_list_reverse(chan, &first->tx_list);
Ira Snyder2e077f82009-05-15 09:59:46 -0700820 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700821}
822
Maxime Ripardb7f75522014-11-17 14:42:24 +0100823static int fsl_dma_device_terminate_all(struct dma_chan *dchan)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700824{
Ira Snydera1c03312010-01-06 13:34:05 +0000825 struct fsldma_chan *chan;
Linus Walleijc3635c72010-03-26 16:44:01 -0700826
Ira Snydera1c03312010-01-06 13:34:05 +0000827 if (!dchan)
Linus Walleijc3635c72010-03-26 16:44:01 -0700828 return -EINVAL;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700829
Ira Snydera1c03312010-01-06 13:34:05 +0000830 chan = to_fsl_chan(dchan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700831
Maxime Ripardb7f75522014-11-17 14:42:24 +0100832 spin_lock_bh(&chan->desc_lock);
Ira Snyderf04cd402011-03-03 07:54:58 +0000833
Maxime Ripardb7f75522014-11-17 14:42:24 +0100834 /* Halt the DMA engine */
835 dma_halt(chan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700836
Maxime Ripardb7f75522014-11-17 14:42:24 +0100837 /* Remove and free all of the descriptors in the LD queue */
838 fsldma_free_desc_list(chan, &chan->ld_pending);
839 fsldma_free_desc_list(chan, &chan->ld_running);
840 fsldma_free_desc_list(chan, &chan->ld_completed);
841 chan->idle = true;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700842
Maxime Ripardb7f75522014-11-17 14:42:24 +0100843 spin_unlock_bh(&chan->desc_lock);
Linus Walleijc3635c72010-03-26 16:44:01 -0700844 return 0;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700845}
846
Maxime Ripardb7f75522014-11-17 14:42:24 +0100847static int fsl_dma_device_config(struct dma_chan *dchan,
848 struct dma_slave_config *config)
849{
850 struct fsldma_chan *chan;
851 int size;
852
853 if (!dchan)
854 return -EINVAL;
855
856 chan = to_fsl_chan(dchan);
857
858 /* make sure the channel supports setting burst size */
859 if (!chan->set_request_count)
860 return -ENXIO;
861
862 /* we set the controller burst size depending on direction */
863 if (config->direction == DMA_MEM_TO_DEV)
864 size = config->dst_addr_width * config->dst_maxburst;
865 else
866 size = config->src_addr_width * config->src_maxburst;
867
868 chan->set_request_count(chan, size);
869 return 0;
870}
871
872
Ira Snyderbbea0b62009-09-08 17:53:04 -0700873/**
Zhang Wei173acc72008-03-01 07:42:48 -0700874 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
Ira Snydera1c03312010-01-06 13:34:05 +0000875 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700876 */
Ira Snydera1c03312010-01-06 13:34:05 +0000877static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700878{
Ira Snydera1c03312010-01-06 13:34:05 +0000879 struct fsldma_chan *chan = to_fsl_chan(dchan);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000880
Hongbo Zhang2baff572014-05-21 16:03:01 +0800881 spin_lock_bh(&chan->desc_lock);
Ira Snydera1c03312010-01-06 13:34:05 +0000882 fsl_chan_xfer_ld_queue(chan);
Hongbo Zhang2baff572014-05-21 16:03:01 +0800883 spin_unlock_bh(&chan->desc_lock);
Zhang Wei173acc72008-03-01 07:42:48 -0700884}
885
Zhang Wei173acc72008-03-01 07:42:48 -0700886/**
Linus Walleij07934482010-03-26 16:50:49 -0700887 * fsl_tx_status - Determine the DMA status
Ira Snydera1c03312010-01-06 13:34:05 +0000888 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700889 */
Linus Walleij07934482010-03-26 16:50:49 -0700890static enum dma_status fsl_tx_status(struct dma_chan *dchan,
Zhang Wei173acc72008-03-01 07:42:48 -0700891 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -0700892 struct dma_tx_state *txstate)
Zhang Wei173acc72008-03-01 07:42:48 -0700893{
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800894 struct fsldma_chan *chan = to_fsl_chan(dchan);
895 enum dma_status ret;
896
897 ret = dma_cookie_status(dchan, cookie, txstate);
898 if (ret == DMA_COMPLETE)
899 return ret;
900
901 spin_lock_bh(&chan->desc_lock);
902 fsldma_cleanup_descriptors(chan);
903 spin_unlock_bh(&chan->desc_lock);
904
Andy Shevchenko9b0b0bd2013-05-27 15:14:35 +0300905 return dma_cookie_status(dchan, cookie, txstate);
Zhang Wei173acc72008-03-01 07:42:48 -0700906}
907
Ira Snyderd3f620b2010-01-06 13:34:04 +0000908/*----------------------------------------------------------------------------*/
909/* Interrupt Handling */
910/*----------------------------------------------------------------------------*/
911
Ira Snydere7a29152010-01-06 13:34:03 +0000912static irqreturn_t fsldma_chan_irq(int irq, void *data)
Zhang Wei173acc72008-03-01 07:42:48 -0700913{
Ira Snydera1c03312010-01-06 13:34:05 +0000914 struct fsldma_chan *chan = data;
Ira Snydera1c03312010-01-06 13:34:05 +0000915 u32 stat;
Zhang Wei173acc72008-03-01 07:42:48 -0700916
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000917 /* save and clear the status register */
Ira Snydera1c03312010-01-06 13:34:05 +0000918 stat = get_sr(chan);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000919 set_sr(chan, stat);
Ira Snyderb1584712011-03-03 07:54:55 +0000920 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
Zhang Wei173acc72008-03-01 07:42:48 -0700921
Ira Snyderf04cd402011-03-03 07:54:58 +0000922 /* check that this was really our device */
Zhang Wei173acc72008-03-01 07:42:48 -0700923 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
924 if (!stat)
925 return IRQ_NONE;
926
927 if (stat & FSL_DMA_SR_TE)
Ira Snyderb1584712011-03-03 07:54:55 +0000928 chan_err(chan, "Transfer Error!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700929
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000930 /*
931 * Programming Error
Zhang Weif79abb62008-03-18 18:45:00 -0700932 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
Masanari Iidad73111c2012-08-04 23:37:53 +0900933 * trigger a PE interrupt.
Zhang Weif79abb62008-03-18 18:45:00 -0700934 */
935 if (stat & FSL_DMA_SR_PE) {
Ira Snyderb1584712011-03-03 07:54:55 +0000936 chan_dbg(chan, "irq: Programming Error INT\n");
Zhang Weif79abb62008-03-18 18:45:00 -0700937 stat &= ~FSL_DMA_SR_PE;
Ira Snyderf04cd402011-03-03 07:54:58 +0000938 if (get_bcr(chan) != 0)
939 chan_err(chan, "Programming Error!\n");
Zhang Wei1c629792008-04-17 20:17:25 -0700940 }
941
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000942 /*
943 * For MPC8349, EOCDI event need to update cookie
Zhang Wei1c629792008-04-17 20:17:25 -0700944 * and start the next transfer if it exist.
945 */
946 if (stat & FSL_DMA_SR_EOCDI) {
Ira Snyderb1584712011-03-03 07:54:55 +0000947 chan_dbg(chan, "irq: End-of-Chain link INT\n");
Zhang Wei1c629792008-04-17 20:17:25 -0700948 stat &= ~FSL_DMA_SR_EOCDI;
Zhang Wei173acc72008-03-01 07:42:48 -0700949 }
950
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000951 /*
952 * If it current transfer is the end-of-transfer,
Zhang Wei173acc72008-03-01 07:42:48 -0700953 * we should clear the Channel Start bit for
954 * prepare next transfer.
955 */
Zhang Wei1c629792008-04-17 20:17:25 -0700956 if (stat & FSL_DMA_SR_EOLNI) {
Ira Snyderb1584712011-03-03 07:54:55 +0000957 chan_dbg(chan, "irq: End-of-link INT\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700958 stat &= ~FSL_DMA_SR_EOLNI;
Zhang Wei173acc72008-03-01 07:42:48 -0700959 }
960
Ira Snyderf04cd402011-03-03 07:54:58 +0000961 /* check that the DMA controller is really idle */
962 if (!dma_is_idle(chan))
963 chan_err(chan, "irq: controller not idle!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700964
Ira Snyderf04cd402011-03-03 07:54:58 +0000965 /* check that we handled all of the bits */
966 if (stat)
967 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
968
969 /*
970 * Schedule the tasklet to handle all cleanup of the current
971 * transaction. It will start a new transaction if there is
972 * one pending.
973 */
Ira Snydera1c03312010-01-06 13:34:05 +0000974 tasklet_schedule(&chan->tasklet);
Ira Snyderf04cd402011-03-03 07:54:58 +0000975 chan_dbg(chan, "irq: Exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700976 return IRQ_HANDLED;
977}
978
Zhang Wei173acc72008-03-01 07:42:48 -0700979static void dma_do_tasklet(unsigned long data)
980{
Ira Snydera1c03312010-01-06 13:34:05 +0000981 struct fsldma_chan *chan = (struct fsldma_chan *)data;
Ira Snyderf04cd402011-03-03 07:54:58 +0000982
983 chan_dbg(chan, "tasklet entry\n");
984
Barry Song1297b642018-08-17 06:00:26 -0700985 spin_lock(&chan->desc_lock);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000986
Ira Snyderdc8d4092011-03-03 07:55:00 +0000987 /* the hardware is now idle and ready for more */
Ira Snyderf04cd402011-03-03 07:54:58 +0000988 chan->idle = true;
Ira Snyderdc8d4092011-03-03 07:55:00 +0000989
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800990 /* Run all cleanup for descriptors which have been completed */
991 fsldma_cleanup_descriptors(chan);
992
Barry Song1297b642018-08-17 06:00:26 -0700993 spin_unlock(&chan->desc_lock);
Ira Snyderf04cd402011-03-03 07:54:58 +0000994
Ira Snyderf04cd402011-03-03 07:54:58 +0000995 chan_dbg(chan, "tasklet exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700996}
997
Ira Snyderd3f620b2010-01-06 13:34:04 +0000998static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
999{
1000 struct fsldma_device *fdev = data;
1001 struct fsldma_chan *chan;
1002 unsigned int handled = 0;
1003 u32 gsr, mask;
1004 int i;
1005
1006 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
1007 : in_le32(fdev->regs);
1008 mask = 0xff000000;
1009 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
1010
1011 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1012 chan = fdev->chan[i];
1013 if (!chan)
1014 continue;
1015
1016 if (gsr & mask) {
1017 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1018 fsldma_chan_irq(irq, chan);
1019 handled++;
1020 }
1021
1022 gsr &= ~mask;
1023 mask >>= 8;
1024 }
1025
1026 return IRQ_RETVAL(handled);
1027}
1028
1029static void fsldma_free_irqs(struct fsldma_device *fdev)
1030{
1031 struct fsldma_chan *chan;
1032 int i;
1033
Michael Ellermanaa570be2016-09-10 19:56:04 +10001034 if (fdev->irq) {
Ira Snyderd3f620b2010-01-06 13:34:04 +00001035 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1036 free_irq(fdev->irq, fdev);
1037 return;
1038 }
1039
1040 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1041 chan = fdev->chan[i];
Michael Ellermanaa570be2016-09-10 19:56:04 +10001042 if (chan && chan->irq) {
Ira Snyderb1584712011-03-03 07:54:55 +00001043 chan_dbg(chan, "free per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001044 free_irq(chan->irq, chan);
1045 }
1046 }
1047}
1048
1049static int fsldma_request_irqs(struct fsldma_device *fdev)
1050{
1051 struct fsldma_chan *chan;
1052 int ret;
1053 int i;
1054
1055 /* if we have a per-controller IRQ, use that */
Michael Ellermanaa570be2016-09-10 19:56:04 +10001056 if (fdev->irq) {
Ira Snyderd3f620b2010-01-06 13:34:04 +00001057 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1058 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1059 "fsldma-controller", fdev);
1060 return ret;
1061 }
1062
1063 /* no per-controller IRQ, use the per-channel IRQs */
1064 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1065 chan = fdev->chan[i];
1066 if (!chan)
1067 continue;
1068
Michael Ellermanaa570be2016-09-10 19:56:04 +10001069 if (!chan->irq) {
Ira Snyderb1584712011-03-03 07:54:55 +00001070 chan_err(chan, "interrupts property missing in device tree\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001071 ret = -ENODEV;
1072 goto out_unwind;
1073 }
1074
Ira Snyderb1584712011-03-03 07:54:55 +00001075 chan_dbg(chan, "request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001076 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1077 "fsldma-chan", chan);
1078 if (ret) {
Ira Snyderb1584712011-03-03 07:54:55 +00001079 chan_err(chan, "unable to request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001080 goto out_unwind;
1081 }
1082 }
1083
1084 return 0;
1085
1086out_unwind:
1087 for (/* none */; i >= 0; i--) {
1088 chan = fdev->chan[i];
1089 if (!chan)
1090 continue;
1091
Michael Ellermanaa570be2016-09-10 19:56:04 +10001092 if (!chan->irq)
Ira Snyderd3f620b2010-01-06 13:34:04 +00001093 continue;
1094
1095 free_irq(chan->irq, chan);
1096 }
1097
1098 return ret;
1099}
1100
Ira Snydera4f56d42010-01-06 13:34:01 +00001101/*----------------------------------------------------------------------------*/
1102/* OpenFirmware Subsystem */
1103/*----------------------------------------------------------------------------*/
1104
Bill Pemberton463a1f82012-11-19 13:22:55 -05001105static int fsl_dma_chan_probe(struct fsldma_device *fdev,
Timur Tabi77cd62e2008-09-26 17:00:11 -07001106 struct device_node *node, u32 feature, const char *compatible)
Zhang Wei173acc72008-03-01 07:42:48 -07001107{
Ira Snydera1c03312010-01-06 13:34:05 +00001108 struct fsldma_chan *chan;
Ira Snyder4ce0e952010-01-06 13:34:00 +00001109 struct resource res;
Zhang Wei173acc72008-03-01 07:42:48 -07001110 int err;
1111
Zhang Wei173acc72008-03-01 07:42:48 -07001112 /* alloc channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001113 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1114 if (!chan) {
Ira Snydere7a29152010-01-06 13:34:03 +00001115 err = -ENOMEM;
1116 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001117 }
1118
Ira Snydere7a29152010-01-06 13:34:03 +00001119 /* ioremap registers for use */
Ira Snydera1c03312010-01-06 13:34:05 +00001120 chan->regs = of_iomap(node, 0);
1121 if (!chan->regs) {
Ira Snydere7a29152010-01-06 13:34:03 +00001122 dev_err(fdev->dev, "unable to ioremap registers\n");
1123 err = -ENOMEM;
Ira Snydera1c03312010-01-06 13:34:05 +00001124 goto out_free_chan;
Ira Snydere7a29152010-01-06 13:34:03 +00001125 }
1126
Ira Snyder4ce0e952010-01-06 13:34:00 +00001127 err = of_address_to_resource(node, 0, &res);
Zhang Wei173acc72008-03-01 07:42:48 -07001128 if (err) {
Ira Snydere7a29152010-01-06 13:34:03 +00001129 dev_err(fdev->dev, "unable to find 'reg' property\n");
1130 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001131 }
1132
Ira Snydera1c03312010-01-06 13:34:05 +00001133 chan->feature = feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001134 if (!fdev->feature)
Ira Snydera1c03312010-01-06 13:34:05 +00001135 fdev->feature = chan->feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001136
Ira Snydere7a29152010-01-06 13:34:03 +00001137 /*
1138 * If the DMA device's feature is different than the feature
1139 * of its channels, report the bug
Zhang Wei173acc72008-03-01 07:42:48 -07001140 */
Ira Snydera1c03312010-01-06 13:34:05 +00001141 WARN_ON(fdev->feature != chan->feature);
Zhang Wei173acc72008-03-01 07:42:48 -07001142
Ira Snydera1c03312010-01-06 13:34:05 +00001143 chan->dev = fdev->dev;
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001144 chan->id = (res.start & 0xfff) < 0x300 ?
1145 ((res.start - 0x100) & 0xfff) >> 7 :
1146 ((res.start - 0x200) & 0xfff) >> 7;
Ira Snydera1c03312010-01-06 13:34:05 +00001147 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
Ira Snydere7a29152010-01-06 13:34:03 +00001148 dev_err(fdev->dev, "too many channels for device\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001149 err = -EINVAL;
Ira Snydere7a29152010-01-06 13:34:03 +00001150 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001151 }
Zhang Wei173acc72008-03-01 07:42:48 -07001152
Ira Snydera1c03312010-01-06 13:34:05 +00001153 fdev->chan[chan->id] = chan;
1154 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
Ira Snyderb1584712011-03-03 07:54:55 +00001155 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
Ira Snydere7a29152010-01-06 13:34:03 +00001156
1157 /* Initialize the channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001158 dma_init(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001159
1160 /* Clear cdar registers */
Ira Snydera1c03312010-01-06 13:34:05 +00001161 set_cdar(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -07001162
Ira Snydera1c03312010-01-06 13:34:05 +00001163 switch (chan->feature & FSL_DMA_IP_MASK) {
Zhang Wei173acc72008-03-01 07:42:48 -07001164 case FSL_DMA_IP_85XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001165 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
Gustavo A. R. Silva7607a122019-08-11 19:22:00 -05001166 /* Fall through */
Zhang Wei173acc72008-03-01 07:42:48 -07001167 case FSL_DMA_IP_83XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001168 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1169 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1170 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1171 chan->set_request_count = fsl_chan_set_request_count;
Zhang Wei173acc72008-03-01 07:42:48 -07001172 }
1173
Ira Snydera1c03312010-01-06 13:34:05 +00001174 spin_lock_init(&chan->desc_lock);
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001175 INIT_LIST_HEAD(&chan->ld_pending);
1176 INIT_LIST_HEAD(&chan->ld_running);
Hongbo Zhang43452fa2014-05-21 16:03:03 +08001177 INIT_LIST_HEAD(&chan->ld_completed);
Ira Snyderf04cd402011-03-03 07:54:58 +00001178 chan->idle = true;
Hongbo Zhang14c6a332014-05-21 16:03:02 +08001179#ifdef CONFIG_PM
1180 chan->pm_state = RUNNING;
1181#endif
Zhang Wei173acc72008-03-01 07:42:48 -07001182
Ira Snydera1c03312010-01-06 13:34:05 +00001183 chan->common.device = &fdev->common;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001184 dma_cookie_init(&chan->common);
Zhang Wei173acc72008-03-01 07:42:48 -07001185
Ira Snyderd3f620b2010-01-06 13:34:04 +00001186 /* find the IRQ line, if it exists in the device tree */
Ira Snydera1c03312010-01-06 13:34:05 +00001187 chan->irq = irq_of_parse_and_map(node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001188
Zhang Wei173acc72008-03-01 07:42:48 -07001189 /* Add the channel to DMA device channel list */
Ira Snydera1c03312010-01-06 13:34:05 +00001190 list_add_tail(&chan->common.device_node, &fdev->common.channels);
Zhang Wei173acc72008-03-01 07:42:48 -07001191
Ira Snydera1c03312010-01-06 13:34:05 +00001192 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
Michael Ellermanaa570be2016-09-10 19:56:04 +10001193 chan->irq ? chan->irq : fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001194
1195 return 0;
Li Yang51ee87f2008-05-29 23:25:45 -07001196
Ira Snydere7a29152010-01-06 13:34:03 +00001197out_iounmap_regs:
Ira Snydera1c03312010-01-06 13:34:05 +00001198 iounmap(chan->regs);
1199out_free_chan:
1200 kfree(chan);
Ira Snydere7a29152010-01-06 13:34:03 +00001201out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001202 return err;
1203}
1204
Ira Snydera1c03312010-01-06 13:34:05 +00001205static void fsl_dma_chan_remove(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -07001206{
Ira Snydera1c03312010-01-06 13:34:05 +00001207 irq_dispose_mapping(chan->irq);
1208 list_del(&chan->common.device_node);
1209 iounmap(chan->regs);
1210 kfree(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001211}
1212
Bill Pemberton463a1f82012-11-19 13:22:55 -05001213static int fsldma_of_probe(struct platform_device *op)
Zhang Wei173acc72008-03-01 07:42:48 -07001214{
Ira Snydera4f56d42010-01-06 13:34:01 +00001215 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001216 struct device_node *child;
Ira Snydere7a29152010-01-06 13:34:03 +00001217 int err;
Zhang Wei173acc72008-03-01 07:42:48 -07001218
Ira Snydera4f56d42010-01-06 13:34:01 +00001219 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
Zhang Wei173acc72008-03-01 07:42:48 -07001220 if (!fdev) {
Ira Snydere7a29152010-01-06 13:34:03 +00001221 err = -ENOMEM;
1222 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001223 }
Ira Snydere7a29152010-01-06 13:34:03 +00001224
1225 fdev->dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001226 INIT_LIST_HEAD(&fdev->common.channels);
1227
Ira Snydere7a29152010-01-06 13:34:03 +00001228 /* ioremap the registers for use */
Grant Likely61c7a082010-04-13 16:12:29 -07001229 fdev->regs = of_iomap(op->dev.of_node, 0);
Ira Snydere7a29152010-01-06 13:34:03 +00001230 if (!fdev->regs) {
1231 dev_err(&op->dev, "unable to ioremap registers\n");
1232 err = -ENOMEM;
Arvind Yadav585a1db2016-09-28 16:15:11 +05301233 goto out_free;
Zhang Wei173acc72008-03-01 07:42:48 -07001234 }
1235
Ira Snyderd3f620b2010-01-06 13:34:04 +00001236 /* map the channel IRQ if it exists, but don't hookup the handler yet */
Grant Likely61c7a082010-04-13 16:12:29 -07001237 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001238
Zhang Wei173acc72008-03-01 07:42:48 -07001239 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
Ira Snyderbbea0b62009-09-08 17:53:04 -07001240 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
Zhang Wei173acc72008-03-01 07:42:48 -07001241 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1242 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
Zhang Wei173acc72008-03-01 07:42:48 -07001243 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
Linus Walleij07934482010-03-26 16:50:49 -07001244 fdev->common.device_tx_status = fsl_tx_status;
Zhang Wei173acc72008-03-01 07:42:48 -07001245 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
Maxime Ripardb7f75522014-11-17 14:42:24 +01001246 fdev->common.device_config = fsl_dma_device_config;
1247 fdev->common.device_terminate_all = fsl_dma_device_terminate_all;
Ira Snydere7a29152010-01-06 13:34:03 +00001248 fdev->common.dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001249
Kevin Hao75dc1772015-01-08 18:38:16 +08001250 fdev->common.src_addr_widths = FSL_DMA_BUSWIDTHS;
1251 fdev->common.dst_addr_widths = FSL_DMA_BUSWIDTHS;
1252 fdev->common.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1253 fdev->common.residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
1254
Li Yange2c8e4252010-11-11 20:16:29 +08001255 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1256
Jingoo Handd3daca2013-05-24 10:10:13 +09001257 platform_set_drvdata(op, fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001258
Ira Snydere7a29152010-01-06 13:34:03 +00001259 /*
1260 * We cannot use of_platform_bus_probe() because there is no
1261 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
Timur Tabi77cd62e2008-09-26 17:00:11 -07001262 * channel object.
1263 */
Grant Likely61c7a082010-04-13 16:12:29 -07001264 for_each_child_of_node(op->dev.of_node, child) {
Ira Snydere7a29152010-01-06 13:34:03 +00001265 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001266 fsl_dma_chan_probe(fdev, child,
1267 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1268 "fsl,eloplus-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001269 }
1270
1271 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001272 fsl_dma_chan_probe(fdev, child,
1273 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1274 "fsl,elo-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001275 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001276 }
Zhang Wei173acc72008-03-01 07:42:48 -07001277
Ira Snyderd3f620b2010-01-06 13:34:04 +00001278 /*
1279 * Hookup the IRQ handler(s)
1280 *
1281 * If we have a per-controller interrupt, we prefer that to the
1282 * per-channel interrupts to reduce the number of shared interrupt
1283 * handlers on the same IRQ line
1284 */
1285 err = fsldma_request_irqs(fdev);
1286 if (err) {
1287 dev_err(fdev->dev, "unable to request IRQs\n");
1288 goto out_free_fdev;
1289 }
1290
Zhang Wei173acc72008-03-01 07:42:48 -07001291 dma_async_device_register(&fdev->common);
1292 return 0;
1293
Ira Snydere7a29152010-01-06 13:34:03 +00001294out_free_fdev:
Ira Snyderd3f620b2010-01-06 13:34:04 +00001295 irq_dispose_mapping(fdev->irq);
Arvind Yadav585a1db2016-09-28 16:15:11 +05301296 iounmap(fdev->regs);
1297out_free:
Zhang Wei173acc72008-03-01 07:42:48 -07001298 kfree(fdev);
Ira Snydere7a29152010-01-06 13:34:03 +00001299out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001300 return err;
1301}
1302
Grant Likely2dc11582010-08-06 09:25:50 -06001303static int fsldma_of_remove(struct platform_device *op)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001304{
Ira Snydera4f56d42010-01-06 13:34:01 +00001305 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001306 unsigned int i;
1307
Jingoo Handd3daca2013-05-24 10:10:13 +09001308 fdev = platform_get_drvdata(op);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001309 dma_async_device_unregister(&fdev->common);
1310
Ira Snyderd3f620b2010-01-06 13:34:04 +00001311 fsldma_free_irqs(fdev);
1312
Ira Snydere7a29152010-01-06 13:34:03 +00001313 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001314 if (fdev->chan[i])
1315 fsl_dma_chan_remove(fdev->chan[i]);
Ira Snydere7a29152010-01-06 13:34:03 +00001316 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001317
Ira Snydere7a29152010-01-06 13:34:03 +00001318 iounmap(fdev->regs);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001319 kfree(fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001320
1321 return 0;
1322}
1323
Hongbo Zhang14c6a332014-05-21 16:03:02 +08001324#ifdef CONFIG_PM
1325static int fsldma_suspend_late(struct device *dev)
1326{
Wolfram Sang03bf2792018-04-22 11:14:11 +02001327 struct fsldma_device *fdev = dev_get_drvdata(dev);
Hongbo Zhang14c6a332014-05-21 16:03:02 +08001328 struct fsldma_chan *chan;
1329 int i;
1330
1331 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1332 chan = fdev->chan[i];
1333 if (!chan)
1334 continue;
1335
1336 spin_lock_bh(&chan->desc_lock);
1337 if (unlikely(!chan->idle))
1338 goto out;
1339 chan->regs_save.mr = get_mr(chan);
1340 chan->pm_state = SUSPENDED;
1341 spin_unlock_bh(&chan->desc_lock);
1342 }
1343 return 0;
1344
1345out:
1346 for (; i >= 0; i--) {
1347 chan = fdev->chan[i];
1348 if (!chan)
1349 continue;
1350 chan->pm_state = RUNNING;
1351 spin_unlock_bh(&chan->desc_lock);
1352 }
1353 return -EBUSY;
1354}
1355
1356static int fsldma_resume_early(struct device *dev)
1357{
Wolfram Sang03bf2792018-04-22 11:14:11 +02001358 struct fsldma_device *fdev = dev_get_drvdata(dev);
Hongbo Zhang14c6a332014-05-21 16:03:02 +08001359 struct fsldma_chan *chan;
1360 u32 mode;
1361 int i;
1362
1363 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1364 chan = fdev->chan[i];
1365 if (!chan)
1366 continue;
1367
1368 spin_lock_bh(&chan->desc_lock);
1369 mode = chan->regs_save.mr
1370 & ~FSL_DMA_MR_CS & ~FSL_DMA_MR_CC & ~FSL_DMA_MR_CA;
1371 set_mr(chan, mode);
1372 chan->pm_state = RUNNING;
1373 spin_unlock_bh(&chan->desc_lock);
1374 }
1375
1376 return 0;
1377}
1378
1379static const struct dev_pm_ops fsldma_pm_ops = {
1380 .suspend_late = fsldma_suspend_late,
1381 .resume_early = fsldma_resume_early,
1382};
1383#endif
1384
Márton Németh4b1cf1f2010-02-02 23:41:06 -07001385static const struct of_device_id fsldma_of_ids[] = {
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001386 { .compatible = "fsl,elo3-dma", },
Kumar Gala049c9d42008-03-31 11:13:21 -05001387 { .compatible = "fsl,eloplus-dma", },
1388 { .compatible = "fsl,elo-dma", },
Zhang Wei173acc72008-03-01 07:42:48 -07001389 {}
1390};
Luis de Bethencourt7522c242015-09-16 22:57:17 +02001391MODULE_DEVICE_TABLE(of, fsldma_of_ids);
Zhang Wei173acc72008-03-01 07:42:48 -07001392
Ira W. Snyder8faa7cf2011-04-07 10:33:03 -07001393static struct platform_driver fsldma_of_driver = {
Grant Likely40182942010-04-13 16:13:02 -07001394 .driver = {
1395 .name = "fsl-elo-dma",
Grant Likely40182942010-04-13 16:13:02 -07001396 .of_match_table = fsldma_of_ids,
Hongbo Zhang14c6a332014-05-21 16:03:02 +08001397#ifdef CONFIG_PM
1398 .pm = &fsldma_pm_ops,
1399#endif
Grant Likely40182942010-04-13 16:13:02 -07001400 },
1401 .probe = fsldma_of_probe,
1402 .remove = fsldma_of_remove,
Zhang Wei173acc72008-03-01 07:42:48 -07001403};
1404
Ira Snydera4f56d42010-01-06 13:34:01 +00001405/*----------------------------------------------------------------------------*/
1406/* Module Init / Exit */
1407/*----------------------------------------------------------------------------*/
1408
1409static __init int fsldma_init(void)
Zhang Wei173acc72008-03-01 07:42:48 -07001410{
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001411 pr_info("Freescale Elo series DMA driver\n");
Grant Likely00006122011-02-22 19:59:54 -07001412 return platform_driver_register(&fsldma_of_driver);
Zhang Wei173acc72008-03-01 07:42:48 -07001413}
1414
Ira Snydera4f56d42010-01-06 13:34:01 +00001415static void __exit fsldma_exit(void)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001416{
Grant Likely00006122011-02-22 19:59:54 -07001417 platform_driver_unregister(&fsldma_of_driver);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001418}
1419
Ira Snydera4f56d42010-01-06 13:34:01 +00001420subsys_initcall(fsldma_init);
1421module_exit(fsldma_exit);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001422
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001423MODULE_DESCRIPTION("Freescale Elo series DMA driver");
Timur Tabi77cd62e2008-09-26 17:00:11 -07001424MODULE_LICENSE("GPL");