blob: 6160fe0ce7ab675714f011e7286c0b8fdb83b9e4 [file] [log] [blame]
Stephen Streete0c99052006-03-07 23:53:24 -08001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02003 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stephen Streete0c99052006-03-07 23:53:24 -080014 */
15
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020016#include <linux/bitops.h>
Stephen Streete0c99052006-03-07 23:53:24 -080017#include <linux/init.h>
18#include <linux/module.h>
19#include <linux/device.h>
20#include <linux/ioport.h>
21#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053022#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080023#include <linux/interrupt.h>
Andy Shevchenko9df461e2015-03-25 15:06:16 +020024#include <linux/kernel.h>
Jarkko Nikula34cadd92015-07-30 16:30:07 +030025#include <linux/pci.h>
Stephen Streete0c99052006-03-07 23:53:24 -080026#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080027#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080028#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080029#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070030#include <linux/gpio.h>
Mika Westerberg089bd462016-09-29 09:45:20 +030031#include <linux/gpio/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020033#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020034#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020035#include <linux/acpi.h>
Lubomir Rintel87ae1d22018-10-10 19:09:29 +020036#include <linux/of_device.h>
Stephen Streete0c99052006-03-07 23:53:24 -080037
Mika Westerbergcd7bed02013-01-22 12:26:28 +020038#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080039
40MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080041MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080042MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070043MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080044
Vernon Sauderf1f640a2008-10-15 22:02:43 -070045#define TIMOUT_DFLT 1000
46
Ned Forresterb97c74b2008-02-23 15:23:40 -080047/*
48 * for testing SSCR1 changes that require SSP restart, basically
49 * everything except the service and interrupt enables, the pxa270 developer
50 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
51 * list, but the PXA255 dev man says all bits without really meaning the
52 * service and interrupt enables
53 */
54#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080055 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080056 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
57 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
58 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
59 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080060
Weike Chene5262d02014-11-26 02:35:10 -080061#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
62 | QUARK_X1000_SSCR1_EFWR \
63 | QUARK_X1000_SSCR1_RFT \
64 | QUARK_X1000_SSCR1_TFT \
65 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
66
Andy Shevchenko7c7289a2016-09-07 15:43:22 +030067#define CE4100_SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
68 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
69 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
70 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
71 | CE4100_SSCR1_RFT | CE4100_SSCR1_TFT | SSCR1_MWDS \
72 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
73
Jarkko Nikula624ea722015-10-28 15:13:39 +020074#define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
75#define LPSS_CS_CONTROL_SW_MODE BIT(0)
76#define LPSS_CS_CONTROL_CS_HIGH BIT(1)
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020077#define LPSS_CAPS_CS_EN_SHIFT 9
78#define LPSS_CAPS_CS_EN_MASK (0xf << LPSS_CAPS_CS_EN_SHIFT)
Mika Westerberga0d26422013-01-22 12:26:32 +020079
Jarkko Nikuladccf7362015-06-04 16:55:11 +030080struct lpss_config {
81 /* LPSS offset from drv_data->ioaddr */
82 unsigned offset;
83 /* Register offsets from drv_data->lpss_base or -1 */
84 int reg_general;
85 int reg_ssp;
86 int reg_cs_ctrl;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020087 int reg_capabilities;
Jarkko Nikuladccf7362015-06-04 16:55:11 +030088 /* FIFO thresholds */
89 u32 rx_threshold;
90 u32 tx_threshold_lo;
91 u32 tx_threshold_hi;
Mika Westerbergc1e4a532016-02-08 17:14:30 +020092 /* Chip select control */
93 unsigned cs_sel_shift;
94 unsigned cs_sel_mask;
Mika Westerberg30f3a6a2016-02-08 17:14:31 +020095 unsigned cs_num;
Jarkko Nikuladccf7362015-06-04 16:55:11 +030096};
97
98/* Keep these sorted with enum pxa_ssp_type */
99static const struct lpss_config lpss_platforms[] = {
100 { /* LPSS_LPT_SSP */
101 .offset = 0x800,
102 .reg_general = 0x08,
103 .reg_ssp = 0x0c,
104 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +0200105 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300106 .rx_threshold = 64,
107 .tx_threshold_lo = 160,
108 .tx_threshold_hi = 224,
109 },
110 { /* LPSS_BYT_SSP */
111 .offset = 0x400,
112 .reg_general = 0x08,
113 .reg_ssp = 0x0c,
114 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +0200115 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300116 .rx_threshold = 64,
117 .tx_threshold_lo = 160,
118 .tx_threshold_hi = 224,
119 },
Mika Westerberg30f3a6a2016-02-08 17:14:31 +0200120 { /* LPSS_BSW_SSP */
121 .offset = 0x400,
122 .reg_general = 0x08,
123 .reg_ssp = 0x0c,
124 .reg_cs_ctrl = 0x18,
125 .reg_capabilities = -1,
126 .rx_threshold = 64,
127 .tx_threshold_lo = 160,
128 .tx_threshold_hi = 224,
129 .cs_sel_shift = 2,
130 .cs_sel_mask = 1 << 2,
131 .cs_num = 2,
132 },
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300133 { /* LPSS_SPT_SSP */
134 .offset = 0x200,
135 .reg_general = -1,
136 .reg_ssp = 0x20,
137 .reg_cs_ctrl = 0x24,
Jarkko Nikula66ec2462016-04-26 10:08:26 +0300138 .reg_capabilities = -1,
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300139 .rx_threshold = 1,
140 .tx_threshold_lo = 32,
141 .tx_threshold_hi = 56,
142 },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200143 { /* LPSS_BXT_SSP */
144 .offset = 0x200,
145 .reg_general = -1,
146 .reg_ssp = 0x20,
147 .reg_cs_ctrl = 0x24,
148 .reg_capabilities = 0xfc,
149 .rx_threshold = 1,
150 .tx_threshold_lo = 16,
151 .tx_threshold_hi = 48,
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200152 .cs_sel_shift = 8,
153 .cs_sel_mask = 3 << 8,
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200154 },
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +0300155 { /* LPSS_CNL_SSP */
156 .offset = 0x200,
157 .reg_general = -1,
158 .reg_ssp = 0x20,
159 .reg_cs_ctrl = 0x24,
160 .reg_capabilities = 0xfc,
161 .rx_threshold = 1,
162 .tx_threshold_lo = 32,
163 .tx_threshold_hi = 56,
164 .cs_sel_shift = 8,
165 .cs_sel_mask = 3 << 8,
166 },
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300167};
168
169static inline const struct lpss_config
170*lpss_get_config(const struct driver_data *drv_data)
171{
172 return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
173}
174
Mika Westerberga0d26422013-01-22 12:26:32 +0200175static bool is_lpss_ssp(const struct driver_data *drv_data)
176{
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300177 switch (drv_data->ssp_type) {
178 case LPSS_LPT_SSP:
179 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +0200180 case LPSS_BSW_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300181 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200182 case LPSS_BXT_SSP:
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +0300183 case LPSS_CNL_SSP:
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300184 return true;
185 default:
186 return false;
187 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200188}
189
Weike Chene5262d02014-11-26 02:35:10 -0800190static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
191{
192 return drv_data->ssp_type == QUARK_X1000_SSP;
193}
194
Weike Chen4fdb2422014-10-08 08:50:22 -0700195static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
196{
197 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800198 case QUARK_X1000_SSP:
199 return QUARK_X1000_SSCR1_CHANGE_MASK;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300200 case CE4100_SSP:
201 return CE4100_SSCR1_CHANGE_MASK;
Weike Chen4fdb2422014-10-08 08:50:22 -0700202 default:
203 return SSCR1_CHANGE_MASK;
204 }
205}
206
207static u32
208pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
209{
210 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800211 case QUARK_X1000_SSP:
212 return RX_THRESH_QUARK_X1000_DFLT;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300213 case CE4100_SSP:
214 return RX_THRESH_CE4100_DFLT;
Weike Chen4fdb2422014-10-08 08:50:22 -0700215 default:
216 return RX_THRESH_DFLT;
217 }
218}
219
220static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
221{
Weike Chen4fdb2422014-10-08 08:50:22 -0700222 u32 mask;
223
224 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800225 case QUARK_X1000_SSP:
226 mask = QUARK_X1000_SSSR_TFL_MASK;
227 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300228 case CE4100_SSP:
229 mask = CE4100_SSSR_TFL_MASK;
230 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700231 default:
232 mask = SSSR_TFL_MASK;
233 break;
234 }
235
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200236 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
Weike Chen4fdb2422014-10-08 08:50:22 -0700237}
238
239static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
240 u32 *sccr1_reg)
241{
242 u32 mask;
243
244 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800245 case QUARK_X1000_SSP:
246 mask = QUARK_X1000_SSCR1_RFT;
247 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300248 case CE4100_SSP:
249 mask = CE4100_SSCR1_RFT;
250 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700251 default:
252 mask = SSCR1_RFT;
253 break;
254 }
255 *sccr1_reg &= ~mask;
256}
257
258static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
259 u32 *sccr1_reg, u32 threshold)
260{
261 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800262 case QUARK_X1000_SSP:
263 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
264 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300265 case CE4100_SSP:
266 *sccr1_reg |= CE4100_SSCR1_RxTresh(threshold);
267 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700268 default:
269 *sccr1_reg |= SSCR1_RxTresh(threshold);
270 break;
271 }
272}
273
274static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
275 u32 clk_div, u8 bits)
276{
277 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800278 case QUARK_X1000_SSP:
279 return clk_div
280 | QUARK_X1000_SSCR0_Motorola
281 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
282 | SSCR0_SSE;
Weike Chen4fdb2422014-10-08 08:50:22 -0700283 default:
284 return clk_div
285 | SSCR0_Motorola
286 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
287 | SSCR0_SSE
288 | (bits > 16 ? SSCR0_EDSS : 0);
289 }
290}
291
Mika Westerberga0d26422013-01-22 12:26:32 +0200292/*
293 * Read and write LPSS SSP private registers. Caller must first check that
294 * is_lpss_ssp() returns true before these can be called.
295 */
296static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
297{
298 WARN_ON(!drv_data->lpss_base);
299 return readl(drv_data->lpss_base + offset);
300}
301
302static void __lpss_ssp_write_priv(struct driver_data *drv_data,
303 unsigned offset, u32 value)
304{
305 WARN_ON(!drv_data->lpss_base);
306 writel(value, drv_data->lpss_base + offset);
307}
308
309/*
310 * lpss_ssp_setup - perform LPSS SSP specific setup
311 * @drv_data: pointer to the driver private data
312 *
313 * Perform LPSS SSP specific setup. This function must be called first if
314 * one is going to use LPSS SSP private registers.
315 */
316static void lpss_ssp_setup(struct driver_data *drv_data)
317{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300318 const struct lpss_config *config;
319 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200320
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300321 config = lpss_get_config(drv_data);
322 drv_data->lpss_base = drv_data->ioaddr + config->offset;
Mika Westerberga0d26422013-01-22 12:26:32 +0200323
324 /* Enable software chip select control */
Jarkko Nikula0e897212015-10-22 16:44:42 +0300325 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200326 value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
327 value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300328 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200329
330 /* Enable multiblock DMA transfers */
Lubomir Rintel51eea522019-01-16 16:13:31 +0100331 if (drv_data->controller_info->enable_dma) {
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300332 __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300333
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300334 if (config->reg_general >= 0) {
335 value = __lpss_ssp_read_priv(drv_data,
336 config->reg_general);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200337 value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300338 __lpss_ssp_write_priv(drv_data,
339 config->reg_general, value);
340 }
Mika Westerberg1de70612013-07-03 13:25:06 +0300341 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200342}
343
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300344static void lpss_ssp_select_cs(struct spi_device *spi,
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200345 const struct lpss_config *config)
346{
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300347 struct driver_data *drv_data =
348 spi_controller_get_devdata(spi->controller);
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200349 u32 value, cs;
350
351 if (!config->cs_sel_mask)
352 return;
353
354 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
355
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300356 cs = spi->chip_select;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200357 cs <<= config->cs_sel_shift;
358 if (cs != (value & config->cs_sel_mask)) {
359 /*
360 * When switching another chip select output active the
361 * output must be selected first and wait 2 ssp_clk cycles
362 * before changing state to active. Otherwise a short
363 * glitch will occur on the previous chip select since
364 * output select is latched but state control is not.
365 */
366 value &= ~config->cs_sel_mask;
367 value |= cs;
368 __lpss_ssp_write_priv(drv_data,
369 config->reg_cs_ctrl, value);
370 ndelay(1000000000 /
Lubomir Rintel51eea522019-01-16 16:13:31 +0100371 (drv_data->controller->max_speed_hz / 2));
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200372 }
373}
374
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300375static void lpss_ssp_cs_control(struct spi_device *spi, bool enable)
Mika Westerberga0d26422013-01-22 12:26:32 +0200376{
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300377 struct driver_data *drv_data =
378 spi_controller_get_devdata(spi->controller);
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300379 const struct lpss_config *config;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200380 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200381
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300382 config = lpss_get_config(drv_data);
383
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200384 if (enable)
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300385 lpss_ssp_select_cs(spi, config);
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200386
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300387 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200388 if (enable)
Jarkko Nikula624ea722015-10-28 15:13:39 +0200389 value &= ~LPSS_CS_CONTROL_CS_HIGH;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200390 else
Jarkko Nikula624ea722015-10-28 15:13:39 +0200391 value |= LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300392 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberga0d26422013-01-22 12:26:32 +0200393}
394
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300395static void cs_assert(struct spi_device *spi)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700396{
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300397 struct chip_data *chip = spi_get_ctldata(spi);
398 struct driver_data *drv_data =
399 spi_controller_get_devdata(spi->controller);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700400
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800401 if (drv_data->ssp_type == CE4100_SSP) {
Jarkko Nikula96579a42016-09-07 17:04:07 +0300402 pxa2xx_spi_write(drv_data, SSSR, chip->frm);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800403 return;
404 }
405
Eric Miaoa7bb3902009-04-06 19:00:54 -0700406 if (chip->cs_control) {
407 chip->cs_control(PXA2XX_CS_ASSERT);
408 return;
409 }
410
Jan Kiszkac18d9252017-08-03 13:40:32 +0200411 if (chip->gpiod_cs) {
412 gpiod_set_value(chip->gpiod_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200413 return;
414 }
415
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200416 if (is_lpss_ssp(drv_data))
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300417 lpss_ssp_cs_control(spi, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700418}
419
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300420static void cs_deassert(struct spi_device *spi)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700421{
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300422 struct chip_data *chip = spi_get_ctldata(spi);
423 struct driver_data *drv_data =
424 spi_controller_get_devdata(spi->controller);
Jarkko Nikula104e51a2018-02-09 16:31:07 +0200425 unsigned long timeout;
Eric Miaoa7bb3902009-04-06 19:00:54 -0700426
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800427 if (drv_data->ssp_type == CE4100_SSP)
428 return;
429
Jarkko Nikula104e51a2018-02-09 16:31:07 +0200430 /* Wait until SSP becomes idle before deasserting the CS */
431 timeout = jiffies + msecs_to_jiffies(10);
432 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY &&
433 !time_after(jiffies, timeout))
434 cpu_relax();
435
Eric Miaoa7bb3902009-04-06 19:00:54 -0700436 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300437 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700438 return;
439 }
440
Jan Kiszkac18d9252017-08-03 13:40:32 +0200441 if (chip->gpiod_cs) {
442 gpiod_set_value(chip->gpiod_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200443 return;
444 }
445
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200446 if (is_lpss_ssp(drv_data))
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300447 lpss_ssp_cs_control(spi, false);
448}
449
450static void pxa2xx_spi_set_cs(struct spi_device *spi, bool level)
451{
452 if (level)
453 cs_deassert(spi);
454 else
455 cs_assert(spi);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700456}
457
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200458int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800459{
460 unsigned long limit = loops_per_jiffy << 1;
461
Stephen Streete0c99052006-03-07 23:53:24 -0800462 do {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200463 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
464 pxa2xx_spi_read(drv_data, SSDR);
465 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800466 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800467
468 return limit;
469}
470
Stephen Street8d94cc52006-12-10 02:18:54 -0800471static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800472{
Stephen Street9708c122006-03-28 14:05:23 -0800473 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800474
Weike Chen4fdb2422014-10-08 08:50:22 -0700475 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800476 || (drv_data->tx == drv_data->tx_end))
477 return 0;
478
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200479 pxa2xx_spi_write(drv_data, SSDR, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800480 drv_data->tx += n_bytes;
481
482 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800483}
484
Stephen Street8d94cc52006-12-10 02:18:54 -0800485static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800486{
Stephen Street9708c122006-03-28 14:05:23 -0800487 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800488
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200489 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
490 && (drv_data->rx < drv_data->rx_end)) {
491 pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800492 drv_data->rx += n_bytes;
493 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800494
495 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800496}
497
Stephen Street8d94cc52006-12-10 02:18:54 -0800498static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800499{
Weike Chen4fdb2422014-10-08 08:50:22 -0700500 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800501 || (drv_data->tx == drv_data->tx_end))
502 return 0;
503
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200504 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800505 ++drv_data->tx;
506
507 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800508}
509
Stephen Street8d94cc52006-12-10 02:18:54 -0800510static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800511{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200512 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
513 && (drv_data->rx < drv_data->rx_end)) {
514 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800515 ++drv_data->rx;
516 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800517
518 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800519}
520
Stephen Street8d94cc52006-12-10 02:18:54 -0800521static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800522{
Weike Chen4fdb2422014-10-08 08:50:22 -0700523 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800524 || (drv_data->tx == drv_data->tx_end))
525 return 0;
526
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200527 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800528 drv_data->tx += 2;
529
530 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800531}
532
Stephen Street8d94cc52006-12-10 02:18:54 -0800533static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800534{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200535 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
536 && (drv_data->rx < drv_data->rx_end)) {
537 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800538 drv_data->rx += 2;
539 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800540
541 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800542}
Stephen Street8d94cc52006-12-10 02:18:54 -0800543
544static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800545{
Weike Chen4fdb2422014-10-08 08:50:22 -0700546 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800547 || (drv_data->tx == drv_data->tx_end))
548 return 0;
549
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200550 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800551 drv_data->tx += 4;
552
553 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800554}
555
Stephen Street8d94cc52006-12-10 02:18:54 -0800556static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800557{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200558 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
559 && (drv_data->rx < drv_data->rx_end)) {
560 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800561 drv_data->rx += 4;
562 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800563
564 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800565}
566
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800567static void reset_sccr1(struct driver_data *drv_data)
568{
Jarkko Nikula96579a42016-09-07 17:04:07 +0300569 struct chip_data *chip =
Lubomir Rintel51eea522019-01-16 16:13:31 +0100570 spi_get_ctldata(drv_data->controller->cur_msg->spi);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800571 u32 sccr1_reg;
572
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200573 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
Andy Shevchenko152bc192016-07-06 12:08:11 +0300574 switch (drv_data->ssp_type) {
575 case QUARK_X1000_SSP:
576 sccr1_reg &= ~QUARK_X1000_SSCR1_RFT;
577 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300578 case CE4100_SSP:
579 sccr1_reg &= ~CE4100_SSCR1_RFT;
580 break;
Andy Shevchenko152bc192016-07-06 12:08:11 +0300581 default:
582 sccr1_reg &= ~SSCR1_RFT;
583 break;
584 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800585 sccr1_reg |= chip->threshold;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200586 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800587}
588
Stephen Street8d94cc52006-12-10 02:18:54 -0800589static void int_error_stop(struct driver_data *drv_data, const char* msg)
590{
Stephen Street8d94cc52006-12-10 02:18:54 -0800591 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800592 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800593 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800594 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200595 pxa2xx_spi_write(drv_data, SSTO, 0);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200596 pxa2xx_spi_flush(drv_data);
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200597 pxa2xx_spi_write(drv_data, SSCR0,
598 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Stephen Street8d94cc52006-12-10 02:18:54 -0800599
600 dev_err(&drv_data->pdev->dev, "%s\n", msg);
601
Lubomir Rintel51eea522019-01-16 16:13:31 +0100602 drv_data->controller->cur_msg->status = -EIO;
603 spi_finalize_current_transfer(drv_data->controller);
Stephen Street8d94cc52006-12-10 02:18:54 -0800604}
605
606static void int_transfer_complete(struct driver_data *drv_data)
607{
Jarkko Nikula07550df2016-02-04 12:30:56 +0200608 /* Clear and disable interrupts */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800609 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800610 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800611 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200612 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800613
Lubomir Rintel51eea522019-01-16 16:13:31 +0100614 spi_finalize_current_transfer(drv_data->controller);
Stephen Street8d94cc52006-12-10 02:18:54 -0800615}
616
Stephen Streete0c99052006-03-07 23:53:24 -0800617static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
618{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200619 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
620 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Street8d94cc52006-12-10 02:18:54 -0800621
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200622 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800623
Stephen Street8d94cc52006-12-10 02:18:54 -0800624 if (irq_status & SSSR_ROR) {
625 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
626 return IRQ_HANDLED;
627 }
Stephen Streete0c99052006-03-07 23:53:24 -0800628
Lubomir Rintelec93cb62018-11-13 11:22:25 +0100629 if (irq_status & SSSR_TUR) {
630 int_error_stop(drv_data, "interrupt_transfer: fifo underrun");
631 return IRQ_HANDLED;
632 }
633
Stephen Street8d94cc52006-12-10 02:18:54 -0800634 if (irq_status & SSSR_TINT) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200635 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
Stephen Street8d94cc52006-12-10 02:18:54 -0800636 if (drv_data->read(drv_data)) {
637 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800638 return IRQ_HANDLED;
639 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800640 }
Stephen Streete0c99052006-03-07 23:53:24 -0800641
Stephen Street8d94cc52006-12-10 02:18:54 -0800642 /* Drain rx fifo, Fill tx fifo and prevent overruns */
643 do {
644 if (drv_data->read(drv_data)) {
645 int_transfer_complete(drv_data);
646 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800647 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800648 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800649
Stephen Street8d94cc52006-12-10 02:18:54 -0800650 if (drv_data->read(drv_data)) {
651 int_transfer_complete(drv_data);
652 return IRQ_HANDLED;
653 }
Stephen Streete0c99052006-03-07 23:53:24 -0800654
Stephen Street8d94cc52006-12-10 02:18:54 -0800655 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800656 u32 bytes_left;
657 u32 sccr1_reg;
658
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200659 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800660 sccr1_reg &= ~SSCR1_TIE;
661
662 /*
663 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300664 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800665 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800666 if (pxa25x_ssp_comp(drv_data)) {
Weike Chen4fdb2422014-10-08 08:50:22 -0700667 u32 rx_thre;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800668
Weike Chen4fdb2422014-10-08 08:50:22 -0700669 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800670
671 bytes_left = drv_data->rx_end - drv_data->rx;
672 switch (drv_data->n_bytes) {
673 case 4:
Gustavo A. R. Silva2c183372018-10-03 17:55:22 +0200674 bytes_left >>= 2;
675 break;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800676 case 2:
677 bytes_left >>= 1;
Gustavo A. R. Silva2c183372018-10-03 17:55:22 +0200678 break;
Stephen Street8d94cc52006-12-10 02:18:54 -0800679 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800680
Weike Chen4fdb2422014-10-08 08:50:22 -0700681 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
682 if (rx_thre > bytes_left)
683 rx_thre = bytes_left;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800684
Weike Chen4fdb2422014-10-08 08:50:22 -0700685 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
Stephen Streete0c99052006-03-07 23:53:24 -0800686 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200687 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800688 }
689
Stephen Street5daa3ba2006-05-20 15:00:19 -0700690 /* We did something */
691 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800692}
693
Jan Kiszkab0312482017-01-16 19:44:54 +0100694static void handle_bad_msg(struct driver_data *drv_data)
695{
696 pxa2xx_spi_write(drv_data, SSCR0,
697 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
698 pxa2xx_spi_write(drv_data, SSCR1,
699 pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1);
700 if (!pxa25x_ssp_comp(drv_data))
701 pxa2xx_spi_write(drv_data, SSTO, 0);
702 write_SSSR_CS(drv_data, drv_data->clear_sr);
703
704 dev_err(&drv_data->pdev->dev,
705 "bad message state in interrupt handler\n");
706}
707
David Howells7d12e782006-10-05 14:55:46 +0100708static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800709{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400710 struct driver_data *drv_data = dev_id;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200711 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800712 u32 mask = drv_data->mask_sr;
713 u32 status;
714
Mika Westerberg7d94a502013-01-22 12:26:30 +0200715 /*
716 * The IRQ might be shared with other peripherals so we must first
717 * check that are we RPM suspended or not. If we are we assume that
718 * the IRQ was not for us (we shouldn't be RPM suspended when the
719 * interrupt is enabled).
720 */
721 if (pm_runtime_suspended(&drv_data->pdev->dev))
722 return IRQ_NONE;
723
Mika Westerberg269e4a42013-09-04 13:37:43 +0300724 /*
725 * If the device is not yet in RPM suspended state and we get an
726 * interrupt that is meant for another device, check if status bits
727 * are all set to one. That means that the device is already
728 * powered off.
729 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200730 status = pxa2xx_spi_read(drv_data, SSSR);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300731 if (status == ~0)
732 return IRQ_NONE;
733
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200734 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800735
736 /* Ignore possible writes if we don't need to write */
737 if (!(sccr1_reg & SSCR1_TIE))
738 mask &= ~SSSR_TFS;
739
Tan, Jui Nee02bc9332015-09-01 10:22:51 +0800740 /* Ignore RX timeout interrupt if it is disabled */
741 if (!(sccr1_reg & SSCR1_TINTE))
742 mask &= ~SSSR_TINT;
743
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800744 if (!(status & mask))
745 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800746
Jan Kiszkae51e9b92017-01-21 10:06:38 +0100747 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg & ~drv_data->int_cr1);
748 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
749
Lubomir Rintel51eea522019-01-16 16:13:31 +0100750 if (!drv_data->controller->cur_msg) {
Jan Kiszkab0312482017-01-16 19:44:54 +0100751 handle_bad_msg(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800752 /* Never fail */
753 return IRQ_HANDLED;
754 }
755
756 return drv_data->transfer_handler(drv_data);
757}
758
Weike Chene5262d02014-11-26 02:35:10 -0800759/*
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200760 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
761 * input frequency by fractions of 2^24. It also has a divider by 5.
762 *
763 * There are formulas to get baud rate value for given input frequency and
764 * divider parameters, such as DDS_CLK_RATE and SCR:
765 *
766 * Fsys = 200MHz
767 *
768 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
769 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
770 *
771 * DDS_CLK_RATE either 2^n or 2^n / 5.
772 * SCR is in range 0 .. 255
773 *
774 * Divisor = 5^i * 2^j * 2 * k
775 * i = [0, 1] i = 1 iff j = 0 or j > 3
776 * j = [0, 23] j = 0 iff i = 1
777 * k = [1, 256]
778 * Special case: j = 0, i = 1: Divisor = 2 / 5
779 *
780 * Accordingly to the specification the recommended values for DDS_CLK_RATE
781 * are:
782 * Case 1: 2^n, n = [0, 23]
783 * Case 2: 2^24 * 2 / 5 (0x666666)
784 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
785 *
786 * In all cases the lowest possible value is better.
787 *
788 * The function calculates parameters for all cases and chooses the one closest
789 * to the asked baud rate.
Weike Chene5262d02014-11-26 02:35:10 -0800790 */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200791static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
Weike Chene5262d02014-11-26 02:35:10 -0800792{
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200793 unsigned long xtal = 200000000;
794 unsigned long fref = xtal / 2; /* mandatory division by 2,
795 see (2) */
796 /* case 3 */
797 unsigned long fref1 = fref / 2; /* case 1 */
798 unsigned long fref2 = fref * 2 / 5; /* case 2 */
799 unsigned long scale;
800 unsigned long q, q1, q2;
801 long r, r1, r2;
802 u32 mul;
Weike Chene5262d02014-11-26 02:35:10 -0800803
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200804 /* Case 1 */
805
806 /* Set initial value for DDS_CLK_RATE */
807 mul = (1 << 24) >> 1;
808
809 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300810 q1 = DIV_ROUND_UP(fref1, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200811
812 /* Scale q1 if it's too big */
813 if (q1 > 256) {
814 /* Scale q1 to range [1, 512] */
815 scale = fls_long(q1 - 1);
816 if (scale > 9) {
817 q1 >>= scale - 9;
818 mul >>= scale - 9;
819 }
820
821 /* Round the result if we have a remainder */
822 q1 += q1 & 1;
823 }
824
825 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
826 scale = __ffs(q1);
827 q1 >>= scale;
828 mul >>= scale;
829
830 /* Get the remainder */
831 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
832
833 /* Case 2 */
834
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300835 q2 = DIV_ROUND_UP(fref2, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200836 r2 = abs(fref2 / q2 - rate);
837
838 /*
839 * Choose the best between two: less remainder we have the better. We
840 * can't go case 2 if q2 is greater than 256 since SCR register can
841 * hold only values 0 .. 255.
842 */
843 if (r2 >= r1 || q2 > 256) {
844 /* case 1 is better */
845 r = r1;
846 q = q1;
847 } else {
848 /* case 2 is better */
849 r = r2;
850 q = q2;
851 mul = (1 << 24) * 2 / 5;
852 }
853
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300854 /* Check case 3 only if the divisor is big enough */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200855 if (fref / rate >= 80) {
856 u64 fssp;
857 u32 m;
858
859 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300860 q1 = DIV_ROUND_UP(fref, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200861 m = (1 << 24) / q1;
862
863 /* Get the remainder */
864 fssp = (u64)fref * m;
865 do_div(fssp, 1 << 24);
866 r1 = abs(fssp - rate);
867
868 /* Choose this one if it suits better */
869 if (r1 < r) {
870 /* case 3 is better */
871 q = 1;
872 mul = m;
Weike Chene5262d02014-11-26 02:35:10 -0800873 }
874 }
875
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200876 *dds = mul;
877 return q - 1;
Weike Chene5262d02014-11-26 02:35:10 -0800878}
879
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200880static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800881{
Lubomir Rintel51eea522019-01-16 16:13:31 +0100882 unsigned long ssp_clk = drv_data->controller->max_speed_hz;
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200883 const struct ssp_device *ssp = drv_data->ssp;
884
885 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800886
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800887 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200888 return (ssp_clk / (2 * rate) - 1) & 0xff;
eric miao2f1a74e2007-11-21 18:50:53 +0800889 else
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200890 return (ssp_clk / rate - 1) & 0xfff;
eric miao2f1a74e2007-11-21 18:50:53 +0800891}
892
Weike Chene5262d02014-11-26 02:35:10 -0800893static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300894 int rate)
Weike Chene5262d02014-11-26 02:35:10 -0800895{
Jarkko Nikula96579a42016-09-07 17:04:07 +0300896 struct chip_data *chip =
Lubomir Rintel51eea522019-01-16 16:13:31 +0100897 spi_get_ctldata(drv_data->controller->cur_msg->spi);
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200898 unsigned int clk_div;
Weike Chene5262d02014-11-26 02:35:10 -0800899
900 switch (drv_data->ssp_type) {
901 case QUARK_X1000_SSP:
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200902 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300903 break;
Weike Chene5262d02014-11-26 02:35:10 -0800904 default:
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200905 clk_div = ssp_get_clk_div(drv_data, rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300906 break;
Weike Chene5262d02014-11-26 02:35:10 -0800907 }
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200908 return clk_div << 8;
Weike Chene5262d02014-11-26 02:35:10 -0800909}
910
Lubomir Rintel51eea522019-01-16 16:13:31 +0100911static bool pxa2xx_spi_can_dma(struct spi_controller *controller,
Jarkko Nikulab6ced292016-06-21 13:21:34 +0300912 struct spi_device *spi,
913 struct spi_transfer *xfer)
914{
915 struct chip_data *chip = spi_get_ctldata(spi);
916
917 return chip->enable_dma &&
918 xfer->len <= MAX_DMA_LEN &&
919 xfer->len >= chip->dma_burst_size;
920}
921
Lubomir Rintel51eea522019-01-16 16:13:31 +0100922static int pxa2xx_spi_transfer_one(struct spi_controller *controller,
kbuild test robot71293a62018-04-18 03:53:23 +0800923 struct spi_device *spi,
924 struct spi_transfer *transfer)
Stephen Streete0c99052006-03-07 23:53:24 -0800925{
Lubomir Rintel51eea522019-01-16 16:13:31 +0100926 struct driver_data *drv_data = spi_controller_get_devdata(controller);
927 struct spi_message *message = controller->cur_msg;
Jarkko Nikula20f4c372019-03-29 15:00:45 +0200928 struct chip_data *chip = spi_get_ctldata(spi);
Jarkko Nikula96579a42016-09-07 17:04:07 +0300929 u32 dma_thresh = chip->dma_threshold;
930 u32 dma_burst = chip->dma_burst_size;
931 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
Jarkko Nikulabffc9672016-09-07 17:04:05 +0300932 u32 clk_div;
933 u8 bits;
934 u32 speed;
Stephen Street9708c122006-03-28 14:05:23 -0800935 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800936 u32 cr1;
Andy Shevchenko7d1f1bf2016-03-24 15:35:42 +0200937 int err;
Jarkko Nikulab6ced292016-06-21 13:21:34 +0300938 int dma_mapped;
Stephen Streete0c99052006-03-07 23:53:24 -0800939
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200940 /* Check if we can DMA this transfer */
Jarkko Nikulab6ced292016-06-21 13:21:34 +0300941 if (transfer->len > MAX_DMA_LEN && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700942
943 /* reject already-mapped transfers; PIO won't always work */
944 if (message->is_dma_mapped
945 || transfer->rx_dma || transfer->tx_dma) {
Jarkko Nikula748fbad2019-03-29 15:00:46 +0200946 dev_err(&spi->dev,
Jarkko Nikula8ae55af2018-04-17 17:20:01 +0300947 "Mapped transfer length of %u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700948 transfer->len, MAX_DMA_LEN);
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300949 return -EINVAL;
Ned Forrester7e964452008-09-13 02:33:18 -0700950 }
951
952 /* warn ... we force this to PIO mode */
Jarkko Nikula20f4c372019-03-29 15:00:45 +0200953 dev_warn_ratelimited(&spi->dev,
Jarkko Nikula8ae55af2018-04-17 17:20:01 +0300954 "DMA disabled for transfer length %ld greater than %d\n",
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300955 (long)transfer->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800956 }
957
Stephen Streete0c99052006-03-07 23:53:24 -0800958 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200959 if (pxa2xx_spi_flush(drv_data) == 0) {
Jarkko Nikula748fbad2019-03-29 15:00:46 +0200960 dev_err(&spi->dev, "Flush failed\n");
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300961 return -EIO;
Stephen Streete0c99052006-03-07 23:53:24 -0800962 }
Stephen Street9708c122006-03-28 14:05:23 -0800963 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800964 drv_data->tx = (void *)transfer->tx_buf;
965 drv_data->tx_end = drv_data->tx + transfer->len;
966 drv_data->rx = transfer->rx_buf;
967 drv_data->rx_end = drv_data->rx + transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -0800968 drv_data->write = drv_data->tx ? chip->write : null_writer;
969 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -0800970
971 /* Change speed and bit per word on a per transfer */
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300972 bits = transfer->bits_per_word;
973 speed = transfer->speed_hz;
Stephen Street9708c122006-03-28 14:05:23 -0800974
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300975 clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
Stephen Street9708c122006-03-28 14:05:23 -0800976
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300977 if (bits <= 8) {
978 drv_data->n_bytes = 1;
979 drv_data->read = drv_data->read != null_reader ?
980 u8_reader : null_reader;
981 drv_data->write = drv_data->write != null_writer ?
982 u8_writer : null_writer;
983 } else if (bits <= 16) {
984 drv_data->n_bytes = 2;
985 drv_data->read = drv_data->read != null_reader ?
986 u16_reader : null_reader;
987 drv_data->write = drv_data->write != null_writer ?
988 u16_writer : null_writer;
989 } else if (bits <= 32) {
990 drv_data->n_bytes = 4;
991 drv_data->read = drv_data->read != null_reader ?
992 u32_reader : null_reader;
993 drv_data->write = drv_data->write != null_writer ?
994 u32_writer : null_writer;
Stephen Street9708c122006-03-28 14:05:23 -0800995 }
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300996 /*
997 * if bits/word is changed in dma mode, then must check the
998 * thresholds and burst also
999 */
1000 if (chip->enable_dma) {
1001 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
Jarkko Nikula20f4c372019-03-29 15:00:45 +02001002 spi,
Jarkko Nikula196b0e22015-09-15 16:26:27 +03001003 bits, &dma_burst,
1004 &dma_thresh))
Jarkko Nikula20f4c372019-03-29 15:00:45 +02001005 dev_warn_ratelimited(&spi->dev,
Jarkko Nikula8ae55af2018-04-17 17:20:01 +03001006 "DMA burst size reduced to match bits_per_word\n");
Jarkko Nikula196b0e22015-09-15 16:26:27 +03001007 }
1008
Lubomir Rintel51eea522019-01-16 16:13:31 +01001009 dma_mapped = controller->can_dma &&
Jarkko Nikula20f4c372019-03-29 15:00:45 +02001010 controller->can_dma(controller, spi, transfer) &&
Lubomir Rintel51eea522019-01-16 16:13:31 +01001011 controller->cur_msg_mapped;
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001012 if (dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -08001013
1014 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001015 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -08001016
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001017 err = pxa2xx_spi_dma_prepare(drv_data, transfer);
1018 if (err)
1019 return err;
Stephen Streete0c99052006-03-07 23:53:24 -08001020
Stephen Street8d94cc52006-12-10 02:18:54 -08001021 /* Clear status and start DMA engine */
1022 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001023 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001024
1025 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001026 } else {
1027 /* Ensure we have the correct interrupt handler */
1028 drv_data->transfer_handler = interrupt_transfer;
1029
Stephen Street8d94cc52006-12-10 02:18:54 -08001030 /* Clear status */
1031 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001032 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -08001033 }
1034
Jarkko Nikulaee036722016-01-26 15:33:21 +02001035 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
1036 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
1037 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikula20f4c372019-03-29 15:00:45 +02001038 dev_dbg(&spi->dev, "%u Hz actual, %s\n",
Lubomir Rintel51eea522019-01-16 16:13:31 +01001039 controller->max_speed_hz
Jarkko Nikulaee036722016-01-26 15:33:21 +02001040 / (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001041 dma_mapped ? "DMA" : "PIO");
Jarkko Nikulaee036722016-01-26 15:33:21 +02001042 else
Jarkko Nikula20f4c372019-03-29 15:00:45 +02001043 dev_dbg(&spi->dev, "%u Hz actual, %s\n",
Lubomir Rintel51eea522019-01-16 16:13:31 +01001044 controller->max_speed_hz / 2
Jarkko Nikulaee036722016-01-26 15:33:21 +02001045 / (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001046 dma_mapped ? "DMA" : "PIO");
Jarkko Nikulaee036722016-01-26 15:33:21 +02001047
Mika Westerberga0d26422013-01-22 12:26:32 +02001048 if (is_lpss_ssp(drv_data)) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001049 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1050 != chip->lpss_rx_threshold)
1051 pxa2xx_spi_write(drv_data, SSIRF,
1052 chip->lpss_rx_threshold);
1053 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1054 != chip->lpss_tx_threshold)
1055 pxa2xx_spi_write(drv_data, SSITF,
1056 chip->lpss_tx_threshold);
Mika Westerberga0d26422013-01-22 12:26:32 +02001057 }
1058
Weike Chene5262d02014-11-26 02:35:10 -08001059 if (is_quark_x1000_ssp(drv_data) &&
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001060 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1061 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
Weike Chene5262d02014-11-26 02:35:10 -08001062
Stephen Street8d94cc52006-12-10 02:18:54 -08001063 /* see if we need to reload the config registers */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001064 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1065 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1066 != (cr1 & change_mask)) {
Ned Forresterb97c74b2008-02-23 15:23:40 -08001067 /* stop the SSP, and update the other bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001068 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001069 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001070 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001071 /* first set CR1 without interrupt and service enables */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001072 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001073 /* restart the SSP */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001074 pxa2xx_spi_write(drv_data, SSCR0, cr0);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001075
Stephen Street8d94cc52006-12-10 02:18:54 -08001076 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001077 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001078 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Stephen Streete0c99052006-03-07 23:53:24 -08001079 }
Ned Forresterb97c74b2008-02-23 15:23:40 -08001080
Lubomir Rintel82391852018-11-13 11:22:28 +01001081 if (drv_data->ssp_type == MMP2_SSP) {
1082 u8 tx_level = (pxa2xx_spi_read(drv_data, SSSR)
1083 & SSSR_TFL_MASK) >> 8;
1084
1085 if (tx_level) {
1086 /* On MMP2, flipping SSE doesn't to empty TXFIFO. */
1087 dev_warn(&spi->dev, "%d bytes of garbage in TXFIFO!\n",
1088 tx_level);
1089 if (tx_level > transfer->len)
1090 tx_level = transfer->len;
1091 drv_data->tx += tx_level;
1092 }
1093 }
1094
Lubomir Rintel51eea522019-01-16 16:13:31 +01001095 if (spi_controller_is_slave(controller)) {
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001096 while (drv_data->write(drv_data))
1097 ;
Lubomir Rintel77d33892018-11-13 11:22:27 +01001098 if (drv_data->gpiod_ready) {
1099 gpiod_set_value(drv_data->gpiod_ready, 1);
1100 udelay(1);
1101 gpiod_set_value(drv_data->gpiod_ready, 0);
1102 }
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001103 }
1104
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001105 /*
1106 * Release the data by enabling service requests and interrupts,
1107 * without changing any mode bits
1108 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001109 pxa2xx_spi_write(drv_data, SSCR1, cr1);
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001110
1111 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001112}
1113
Lubomir Rintel51eea522019-01-16 16:13:31 +01001114static int pxa2xx_spi_slave_abort(struct spi_controller *controller)
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001115{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001116 struct driver_data *drv_data = spi_controller_get_devdata(controller);
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001117
1118 /* Stop and reset SSP */
1119 write_SSSR_CS(drv_data, drv_data->clear_sr);
1120 reset_sccr1(drv_data);
1121 if (!pxa25x_ssp_comp(drv_data))
1122 pxa2xx_spi_write(drv_data, SSTO, 0);
1123 pxa2xx_spi_flush(drv_data);
1124 pxa2xx_spi_write(drv_data, SSCR0,
1125 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
1126
1127 dev_dbg(&drv_data->pdev->dev, "transfer aborted\n");
1128
Lubomir Rintel51eea522019-01-16 16:13:31 +01001129 drv_data->controller->cur_msg->status = -EINTR;
1130 spi_finalize_current_transfer(drv_data->controller);
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001131
1132 return 0;
1133}
1134
Lubomir Rintel51eea522019-01-16 16:13:31 +01001135static void pxa2xx_spi_handle_err(struct spi_controller *controller,
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001136 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -08001137{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001138 struct driver_data *drv_data = spi_controller_get_devdata(controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001139
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001140 /* Disable the SSP */
1141 pxa2xx_spi_write(drv_data, SSCR0,
1142 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
1143 /* Clear and disable interrupts and service requests */
1144 write_SSSR_CS(drv_data, drv_data->clear_sr);
1145 pxa2xx_spi_write(drv_data, SSCR1,
1146 pxa2xx_spi_read(drv_data, SSCR1)
1147 & ~(drv_data->int_cr1 | drv_data->dma_cr1));
1148 if (!pxa25x_ssp_comp(drv_data))
1149 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001150
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001151 /*
1152 * Stop the DMA if running. Note DMA callback handler may have unset
1153 * the dma_running already, which is fine as stopping is not needed
1154 * then but we shouldn't rely this flag for anything else than
1155 * stopping. For instance to differentiate between PIO and DMA
1156 * transfers.
1157 */
1158 if (atomic_read(&drv_data->dma_running))
1159 pxa2xx_spi_dma_stop(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001160}
1161
Lubomir Rintel51eea522019-01-16 16:13:31 +01001162static int pxa2xx_spi_unprepare_transfer(struct spi_controller *controller)
Mika Westerberg7d94a502013-01-22 12:26:30 +02001163{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001164 struct driver_data *drv_data = spi_controller_get_devdata(controller);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001165
1166 /* Disable the SSP now */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001167 pxa2xx_spi_write(drv_data, SSCR0,
1168 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001169
Mika Westerberg7d94a502013-01-22 12:26:30 +02001170 return 0;
1171}
1172
Eric Miaoa7bb3902009-04-06 19:00:54 -07001173static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1174 struct pxa2xx_spi_chip *chip_info)
1175{
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001176 struct driver_data *drv_data =
1177 spi_controller_get_devdata(spi->controller);
Jan Kiszkac18d9252017-08-03 13:40:32 +02001178 struct gpio_desc *gpiod;
Eric Miaoa7bb3902009-04-06 19:00:54 -07001179 int err = 0;
1180
Mika Westerberg99f499c2016-09-26 15:19:50 +03001181 if (chip == NULL)
1182 return 0;
1183
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001184 if (drv_data->cs_gpiods) {
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001185 gpiod = drv_data->cs_gpiods[spi->chip_select];
1186 if (gpiod) {
Jan Kiszkac18d9252017-08-03 13:40:32 +02001187 chip->gpiod_cs = gpiod;
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001188 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1189 gpiod_set_value(gpiod, chip->gpio_cs_inverted);
Mika Westerberg99f499c2016-09-26 15:19:50 +03001190 }
1191
1192 return 0;
1193 }
1194
1195 if (chip_info == NULL)
Eric Miaoa7bb3902009-04-06 19:00:54 -07001196 return 0;
1197
1198 /* NOTE: setup() can be called multiple times, possibly with
1199 * different chip_info, release previously requested GPIO
1200 */
Jan Kiszkac18d9252017-08-03 13:40:32 +02001201 if (chip->gpiod_cs) {
Mark Browna885eeb2017-12-22 16:15:36 +00001202 gpiod_put(chip->gpiod_cs);
Jan Kiszkac18d9252017-08-03 13:40:32 +02001203 chip->gpiod_cs = NULL;
1204 }
Eric Miaoa7bb3902009-04-06 19:00:54 -07001205
1206 /* If (*cs_control) is provided, ignore GPIO chip select */
1207 if (chip_info->cs_control) {
1208 chip->cs_control = chip_info->cs_control;
1209 return 0;
1210 }
1211
1212 if (gpio_is_valid(chip_info->gpio_cs)) {
1213 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1214 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001215 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1216 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001217 return err;
1218 }
1219
Jan Kiszkac18d9252017-08-03 13:40:32 +02001220 gpiod = gpio_to_desc(chip_info->gpio_cs);
1221 chip->gpiod_cs = gpiod;
Eric Miaoa7bb3902009-04-06 19:00:54 -07001222 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1223
Jan Kiszkac18d9252017-08-03 13:40:32 +02001224 err = gpiod_direction_output(gpiod, !chip->gpio_cs_inverted);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001225 }
1226
1227 return err;
1228}
1229
Stephen Streete0c99052006-03-07 23:53:24 -08001230static int setup(struct spi_device *spi)
1231{
Jarkko Nikulabffc9672016-09-07 17:04:05 +03001232 struct pxa2xx_spi_chip *chip_info;
Stephen Streete0c99052006-03-07 23:53:24 -08001233 struct chip_data *chip;
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001234 const struct lpss_config *config;
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001235 struct driver_data *drv_data =
1236 spi_controller_get_devdata(spi->controller);
Mika Westerberga0d26422013-01-22 12:26:32 +02001237 uint tx_thres, tx_hi_thres, rx_thres;
1238
Weike Chene5262d02014-11-26 02:35:10 -08001239 switch (drv_data->ssp_type) {
1240 case QUARK_X1000_SSP:
1241 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1242 tx_hi_thres = 0;
1243 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1244 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001245 case CE4100_SSP:
1246 tx_thres = TX_THRESH_CE4100_DFLT;
1247 tx_hi_thres = 0;
1248 rx_thres = RX_THRESH_CE4100_DFLT;
1249 break;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001250 case LPSS_LPT_SSP:
1251 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001252 case LPSS_BSW_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001253 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001254 case LPSS_BXT_SSP:
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +03001255 case LPSS_CNL_SSP:
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001256 config = lpss_get_config(drv_data);
1257 tx_thres = config->tx_threshold_lo;
1258 tx_hi_thres = config->tx_threshold_hi;
1259 rx_thres = config->rx_threshold;
Weike Chene5262d02014-11-26 02:35:10 -08001260 break;
1261 default:
Mika Westerberga0d26422013-01-22 12:26:32 +02001262 tx_hi_thres = 0;
Lubomir Rintel51eea522019-01-16 16:13:31 +01001263 if (spi_controller_is_slave(drv_data->controller)) {
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001264 tx_thres = 1;
1265 rx_thres = 2;
1266 } else {
1267 tx_thres = TX_THRESH_DFLT;
1268 rx_thres = RX_THRESH_DFLT;
1269 }
Weike Chene5262d02014-11-26 02:35:10 -08001270 break;
Mika Westerberga0d26422013-01-22 12:26:32 +02001271 }
Stephen Streete0c99052006-03-07 23:53:24 -08001272
Stephen Street8d94cc52006-12-10 02:18:54 -08001273 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -08001274 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -08001275 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -08001276 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001277 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -08001278 return -ENOMEM;
1279
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001280 if (drv_data->ssp_type == CE4100_SSP) {
1281 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001282 dev_err(&spi->dev,
1283 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001284 kfree(chip);
1285 return -EINVAL;
1286 }
1287
1288 chip->frm = spi->chip_select;
Jan Kiszkac18d9252017-08-03 13:40:32 +02001289 }
Lubomir Rintel51eea522019-01-16 16:13:31 +01001290 chip->enable_dma = drv_data->controller_info->enable_dma;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001291 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -08001292 }
1293
Stephen Street8d94cc52006-12-10 02:18:54 -08001294 /* protocol drivers may change the chip settings, so...
1295 * if chip_info exists, use it */
1296 chip_info = spi->controller_data;
1297
Stephen Streete0c99052006-03-07 23:53:24 -08001298 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -08001299 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001300 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001301 if (chip_info->timeout)
1302 chip->timeout = chip_info->timeout;
1303 if (chip_info->tx_threshold)
1304 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +02001305 if (chip_info->tx_hi_threshold)
1306 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001307 if (chip_info->rx_threshold)
1308 rx_thres = chip_info->rx_threshold;
Stephen Streete0c99052006-03-07 23:53:24 -08001309 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001310 if (chip_info->enable_loopback)
1311 chip->cr1 = SSCR1_LBM;
1312 }
Lubomir Rintel51eea522019-01-16 16:13:31 +01001313 if (spi_controller_is_slave(drv_data->controller)) {
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001314 chip->cr1 |= SSCR1_SCFR;
1315 chip->cr1 |= SSCR1_SCLKDIR;
1316 chip->cr1 |= SSCR1_SFRMDIR;
1317 chip->cr1 |= SSCR1_SPH;
1318 }
Stephen Streete0c99052006-03-07 23:53:24 -08001319
Mika Westerberga0d26422013-01-22 12:26:32 +02001320 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1321 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1322 | SSITF_TxHiThresh(tx_hi_thres);
1323
Stephen Street8d94cc52006-12-10 02:18:54 -08001324 /* set dma burst and threshold outside of chip_info path so that if
1325 * chip_info goes away after setting chip->enable_dma, the
1326 * burst and threshold can still respond to changes in bits_per_word */
1327 if (chip->enable_dma) {
1328 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001329 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1330 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -08001331 &chip->dma_burst_size,
1332 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001333 dev_warn(&spi->dev,
1334 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -08001335 }
Andy Shevchenko000c6af2019-03-19 17:48:43 +02001336 dev_dbg(&spi->dev,
1337 "in setup: DMA burst size set to %u\n",
1338 chip->dma_burst_size);
Stephen Street8d94cc52006-12-10 02:18:54 -08001339 }
1340
Weike Chene5262d02014-11-26 02:35:10 -08001341 switch (drv_data->ssp_type) {
1342 case QUARK_X1000_SSP:
1343 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1344 & QUARK_X1000_SSCR1_RFT)
1345 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1346 & QUARK_X1000_SSCR1_TFT);
1347 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001348 case CE4100_SSP:
1349 chip->threshold = (CE4100_SSCR1_RxTresh(rx_thres) & CE4100_SSCR1_RFT) |
1350 (CE4100_SSCR1_TxTresh(tx_thres) & CE4100_SSCR1_TFT);
1351 break;
Weike Chene5262d02014-11-26 02:35:10 -08001352 default:
1353 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1354 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1355 break;
1356 }
1357
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -08001358 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1359 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1360 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001361
Mika Westerbergb8331722013-01-22 12:26:31 +02001362 if (spi->mode & SPI_LOOP)
1363 chip->cr1 |= SSCR1_LBM;
1364
Stephen Streete0c99052006-03-07 23:53:24 -08001365 if (spi->bits_per_word <= 8) {
1366 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001367 chip->read = u8_reader;
1368 chip->write = u8_writer;
1369 } else if (spi->bits_per_word <= 16) {
1370 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -08001371 chip->read = u16_reader;
1372 chip->write = u16_writer;
1373 } else if (spi->bits_per_word <= 32) {
Stephen Streete0c99052006-03-07 23:53:24 -08001374 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -08001375 chip->read = u32_reader;
1376 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001377 }
Stephen Streete0c99052006-03-07 23:53:24 -08001378
1379 spi_set_ctldata(spi, chip);
1380
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001381 if (drv_data->ssp_type == CE4100_SSP)
1382 return 0;
1383
Eric Miaoa7bb3902009-04-06 19:00:54 -07001384 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001385}
1386
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001387static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001388{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001389 struct chip_data *chip = spi_get_ctldata(spi);
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001390 struct driver_data *drv_data =
1391 spi_controller_get_devdata(spi->controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001392
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001393 if (!chip)
1394 return;
1395
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001396 if (drv_data->ssp_type != CE4100_SSP && !drv_data->cs_gpiods &&
Jan Kiszkac18d9252017-08-03 13:40:32 +02001397 chip->gpiod_cs)
Mark Browna885eeb2017-12-22 16:15:36 +00001398 gpiod_put(chip->gpiod_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001399
Stephen Streete0c99052006-03-07 23:53:24 -08001400 kfree(chip);
1401}
1402
Mathias Krause8422ddf2015-06-13 14:22:14 +02001403static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001404 { "INT33C0", LPSS_LPT_SSP },
1405 { "INT33C1", LPSS_LPT_SSP },
1406 { "INT3430", LPSS_LPT_SSP },
1407 { "INT3431", LPSS_LPT_SSP },
1408 { "80860F0E", LPSS_BYT_SSP },
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001409 { "8086228E", LPSS_BSW_SSP },
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001410 { },
1411};
1412MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1413
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001414/*
1415 * PCI IDs of compound devices that integrate both host controller and private
1416 * integrated DMA engine. Please note these are not used in module
1417 * autoloading and probing in this module but matching the LPSS SSP type.
1418 */
1419static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
1420 /* SPT-LP */
1421 { PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
1422 { PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
1423 /* SPT-H */
1424 { PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
1425 { PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
Mika Westerberg704d2b02016-07-04 13:21:07 +03001426 /* KBL-H */
1427 { PCI_VDEVICE(INTEL, 0xa2a9), LPSS_SPT_SSP },
1428 { PCI_VDEVICE(INTEL, 0xa2aa), LPSS_SPT_SSP },
Jarkko Nikulac1b03f12016-03-02 09:54:14 +02001429 /* BXT A-Step */
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001430 { PCI_VDEVICE(INTEL, 0x0ac2), LPSS_BXT_SSP },
1431 { PCI_VDEVICE(INTEL, 0x0ac4), LPSS_BXT_SSP },
1432 { PCI_VDEVICE(INTEL, 0x0ac6), LPSS_BXT_SSP },
Jarkko Nikulac1b03f12016-03-02 09:54:14 +02001433 /* BXT B-Step */
1434 { PCI_VDEVICE(INTEL, 0x1ac2), LPSS_BXT_SSP },
1435 { PCI_VDEVICE(INTEL, 0x1ac4), LPSS_BXT_SSP },
1436 { PCI_VDEVICE(INTEL, 0x1ac6), LPSS_BXT_SSP },
David E. Boxe18a80a2017-01-19 16:25:21 +02001437 /* GLK */
1438 { PCI_VDEVICE(INTEL, 0x31c2), LPSS_BXT_SSP },
1439 { PCI_VDEVICE(INTEL, 0x31c4), LPSS_BXT_SSP },
1440 { PCI_VDEVICE(INTEL, 0x31c6), LPSS_BXT_SSP },
Mika Westerberg22d71a502018-06-28 13:52:23 +03001441 /* ICL-LP */
1442 { PCI_VDEVICE(INTEL, 0x34aa), LPSS_CNL_SSP },
1443 { PCI_VDEVICE(INTEL, 0x34ab), LPSS_CNL_SSP },
1444 { PCI_VDEVICE(INTEL, 0x34fb), LPSS_CNL_SSP },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001445 /* APL */
1446 { PCI_VDEVICE(INTEL, 0x5ac2), LPSS_BXT_SSP },
1447 { PCI_VDEVICE(INTEL, 0x5ac4), LPSS_BXT_SSP },
1448 { PCI_VDEVICE(INTEL, 0x5ac6), LPSS_BXT_SSP },
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +03001449 /* CNL-LP */
1450 { PCI_VDEVICE(INTEL, 0x9daa), LPSS_CNL_SSP },
1451 { PCI_VDEVICE(INTEL, 0x9dab), LPSS_CNL_SSP },
1452 { PCI_VDEVICE(INTEL, 0x9dfb), LPSS_CNL_SSP },
1453 /* CNL-H */
1454 { PCI_VDEVICE(INTEL, 0xa32a), LPSS_CNL_SSP },
1455 { PCI_VDEVICE(INTEL, 0xa32b), LPSS_CNL_SSP },
1456 { PCI_VDEVICE(INTEL, 0xa37b), LPSS_CNL_SSP },
Axel Lin94e5c232015-08-04 13:52:22 +08001457 { },
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001458};
1459
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001460static const struct of_device_id pxa2xx_spi_of_match[] = {
1461 { .compatible = "marvell,mmp2-ssp", .data = (void *)MMP2_SSP },
1462 {},
1463};
1464MODULE_DEVICE_TABLE(of, pxa2xx_spi_of_match);
1465
1466#ifdef CONFIG_ACPI
1467
1468static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1469{
1470 unsigned int devid;
1471 int port_id = -1;
1472
1473 if (adev && adev->pnp.unique_id &&
1474 !kstrtouint(adev->pnp.unique_id, 0, &devid))
1475 port_id = devid;
1476 return port_id;
1477}
1478
1479#else /* !CONFIG_ACPI */
1480
1481static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1482{
1483 return -1;
1484}
1485
1486#endif /* CONFIG_ACPI */
1487
1488
1489#ifdef CONFIG_PCI
1490
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001491static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
1492{
1493 struct device *dev = param;
1494
1495 if (dev != chan->device->dev->parent)
1496 return false;
1497
1498 return true;
1499}
1500
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001501#endif /* CONFIG_PCI */
1502
Lubomir Rintel51eea522019-01-16 16:13:31 +01001503static struct pxa2xx_spi_controller *
Jarkko Nikula0db64212015-10-28 15:13:43 +02001504pxa2xx_spi_init_pdata(struct platform_device *pdev)
Mika Westerberga3496852013-01-22 12:26:33 +02001505{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001506 struct pxa2xx_spi_controller *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001507 struct acpi_device *adev;
1508 struct ssp_device *ssp;
1509 struct resource *res;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001510 const struct acpi_device_id *adev_id = NULL;
1511 const struct pci_device_id *pcidev_id = NULL;
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001512 const struct of_device_id *of_id = NULL;
Lubomir Rintel55ef8262018-10-10 19:09:28 +02001513 enum pxa_ssp_type type;
Mika Westerberga3496852013-01-22 12:26:33 +02001514
Jarkko Nikulab9f69402015-09-25 10:27:18 +03001515 adev = ACPI_COMPANION(&pdev->dev);
Mika Westerberga3496852013-01-22 12:26:33 +02001516
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001517 if (pdev->dev.of_node)
1518 of_id = of_match_device(pdev->dev.driver->of_match_table,
1519 &pdev->dev);
1520 else if (dev_is_pci(pdev->dev.parent))
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001521 pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
1522 to_pci_dev(pdev->dev.parent));
Jarkko Nikula0db64212015-10-28 15:13:43 +02001523 else if (adev)
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001524 adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
1525 &pdev->dev);
Jarkko Nikula0db64212015-10-28 15:13:43 +02001526 else
1527 return NULL;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001528
1529 if (adev_id)
Lubomir Rintel55ef8262018-10-10 19:09:28 +02001530 type = (enum pxa_ssp_type)adev_id->driver_data;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001531 else if (pcidev_id)
Lubomir Rintel55ef8262018-10-10 19:09:28 +02001532 type = (enum pxa_ssp_type)pcidev_id->driver_data;
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001533 else if (of_id)
1534 type = (enum pxa_ssp_type)of_id->data;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001535 else
1536 return NULL;
1537
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001538 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001539 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001540 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001541
1542 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1543 if (!res)
1544 return NULL;
1545
1546 ssp = &pdata->ssp;
1547
1548 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301549 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1550 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001551 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001552
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001553#ifdef CONFIG_PCI
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001554 if (pcidev_id) {
1555 pdata->tx_param = pdev->dev.parent;
1556 pdata->rx_param = pdev->dev.parent;
1557 pdata->dma_filter = pxa2xx_spi_idma_filter;
1558 }
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001559#endif
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001560
Mika Westerberga3496852013-01-22 12:26:33 +02001561 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1562 ssp->irq = platform_get_irq(pdev, 0);
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001563 ssp->type = type;
Mika Westerberga3496852013-01-22 12:26:33 +02001564 ssp->pdev = pdev;
Jarkko Nikula0db64212015-10-28 15:13:43 +02001565 ssp->port_id = pxa2xx_spi_get_port_id(adev);
Mika Westerberga3496852013-01-22 12:26:33 +02001566
Lubomir Rintelf0915df2018-11-15 11:32:09 +01001567 pdata->is_slave = of_property_read_bool(pdev->dev.of_node, "spi-slave");
Mika Westerberga3496852013-01-22 12:26:33 +02001568 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001569 pdata->enable_dma = true;
Andy Shevchenko37821a82019-03-19 17:48:42 +02001570 pdata->dma_burst_size = 1;
Mika Westerberga3496852013-01-22 12:26:33 +02001571
1572 return pdata;
1573}
1574
Lubomir Rintel51eea522019-01-16 16:13:31 +01001575static int pxa2xx_spi_fw_translate_cs(struct spi_controller *controller,
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001576 unsigned int cs)
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001577{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001578 struct driver_data *drv_data = spi_controller_get_devdata(controller);
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001579
1580 if (has_acpi_companion(&drv_data->pdev->dev)) {
1581 switch (drv_data->ssp_type) {
1582 /*
1583 * For Atoms the ACPI DeviceSelection used by the Windows
1584 * driver starts from 1 instead of 0 so translate it here
1585 * to match what Linux expects.
1586 */
1587 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001588 case LPSS_BSW_SSP:
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001589 return cs - 1;
1590
1591 default:
1592 break;
1593 }
1594 }
1595
1596 return cs;
1597}
1598
Grant Likelyfd4a3192012-12-07 16:57:14 +00001599static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001600{
1601 struct device *dev = &pdev->dev;
Lubomir Rintel51eea522019-01-16 16:13:31 +01001602 struct pxa2xx_spi_controller *platform_info;
1603 struct spi_controller *controller;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001604 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001605 struct ssp_device *ssp;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001606 const struct lpss_config *config;
Mika Westerberg99f499c2016-09-26 15:19:50 +03001607 int status, count;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001608 u32 tmp;
Stephen Streete0c99052006-03-07 23:53:24 -08001609
Mika Westerberg851bacf2013-01-07 12:44:33 +02001610 platform_info = dev_get_platdata(dev);
1611 if (!platform_info) {
Jarkko Nikula0db64212015-10-28 15:13:43 +02001612 platform_info = pxa2xx_spi_init_pdata(pdev);
Mika Westerberga3496852013-01-22 12:26:33 +02001613 if (!platform_info) {
1614 dev_err(&pdev->dev, "missing platform data\n");
1615 return -ENODEV;
1616 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001617 }
Stephen Streete0c99052006-03-07 23:53:24 -08001618
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001619 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001620 if (!ssp)
1621 ssp = &platform_info->ssp;
1622
1623 if (!ssp->mmio_base) {
1624 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001625 return -ENODEV;
1626 }
1627
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001628 if (platform_info->is_slave)
Lubomir Rintel51eea522019-01-16 16:13:31 +01001629 controller = spi_alloc_slave(dev, sizeof(struct driver_data));
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001630 else
Lubomir Rintel51eea522019-01-16 16:13:31 +01001631 controller = spi_alloc_master(dev, sizeof(struct driver_data));
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001632
Lubomir Rintel51eea522019-01-16 16:13:31 +01001633 if (!controller) {
1634 dev_err(&pdev->dev, "cannot alloc spi_controller\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001635 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001636 return -ENOMEM;
1637 }
Lubomir Rintel51eea522019-01-16 16:13:31 +01001638 drv_data = spi_controller_get_devdata(controller);
1639 drv_data->controller = controller;
1640 drv_data->controller_info = platform_info;
Stephen Streete0c99052006-03-07 23:53:24 -08001641 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001642 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001643
Lubomir Rintel51eea522019-01-16 16:13:31 +01001644 controller->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001645 /* the spi->mode bits understood by this driver: */
Lubomir Rintel51eea522019-01-16 16:13:31 +01001646 controller->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001647
Lubomir Rintel51eea522019-01-16 16:13:31 +01001648 controller->bus_num = ssp->port_id;
1649 controller->dma_alignment = DMA_ALIGNMENT;
1650 controller->cleanup = cleanup;
1651 controller->setup = setup;
1652 controller->set_cs = pxa2xx_spi_set_cs;
1653 controller->transfer_one = pxa2xx_spi_transfer_one;
1654 controller->slave_abort = pxa2xx_spi_slave_abort;
1655 controller->handle_err = pxa2xx_spi_handle_err;
1656 controller->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
1657 controller->fw_translate_cs = pxa2xx_spi_fw_translate_cs;
1658 controller->auto_runtime_pm = true;
1659 controller->flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX;
Stephen Streete0c99052006-03-07 23:53:24 -08001660
eric miao2f1a74e2007-11-21 18:50:53 +08001661 drv_data->ssp_type = ssp->type;
Stephen Streete0c99052006-03-07 23:53:24 -08001662
eric miao2f1a74e2007-11-21 18:50:53 +08001663 drv_data->ioaddr = ssp->mmio_base;
1664 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001665 if (pxa25x_ssp_comp(drv_data)) {
Weike Chene5262d02014-11-26 02:35:10 -08001666 switch (drv_data->ssp_type) {
1667 case QUARK_X1000_SSP:
Lubomir Rintel51eea522019-01-16 16:13:31 +01001668 controller->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Weike Chene5262d02014-11-26 02:35:10 -08001669 break;
1670 default:
Lubomir Rintel51eea522019-01-16 16:13:31 +01001671 controller->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Weike Chene5262d02014-11-26 02:35:10 -08001672 break;
1673 }
1674
Stephen Streete0c99052006-03-07 23:53:24 -08001675 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1676 drv_data->dma_cr1 = 0;
1677 drv_data->clear_sr = SSSR_ROR;
1678 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1679 } else {
Lubomir Rintel51eea522019-01-16 16:13:31 +01001680 controller->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001681 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001682 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001683 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001684 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS
1685 | SSSR_ROR | SSSR_TUR;
Stephen Streete0c99052006-03-07 23:53:24 -08001686 }
1687
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001688 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1689 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001690 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001691 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Lubomir Rintel51eea522019-01-16 16:13:31 +01001692 goto out_error_controller_alloc;
Stephen Streete0c99052006-03-07 23:53:24 -08001693 }
1694
1695 /* Setup DMA if requested */
Stephen Streete0c99052006-03-07 23:53:24 -08001696 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001697 status = pxa2xx_spi_dma_setup(drv_data);
1698 if (status) {
Mika Westerbergcddb3392013-05-13 13:45:10 +03001699 dev_dbg(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001700 platform_info->enable_dma = false;
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001701 } else {
Lubomir Rintel51eea522019-01-16 16:13:31 +01001702 controller->can_dma = pxa2xx_spi_can_dma;
Mark Brownbf9f7422019-02-20 17:58:18 +00001703 controller->max_dma_len = MAX_DMA_LEN;
Stephen Streete0c99052006-03-07 23:53:24 -08001704 }
Stephen Streete0c99052006-03-07 23:53:24 -08001705 }
1706
1707 /* Enable SOC clock */
Tobias Jordan62bbc862018-04-30 16:30:06 +02001708 status = clk_prepare_enable(ssp->clk);
1709 if (status)
1710 goto out_error_dma_irq_alloc;
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001711
Lubomir Rintel51eea522019-01-16 16:13:31 +01001712 controller->max_speed_hz = clk_get_rate(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001713
1714 /* Load default SSP configuration */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001715 pxa2xx_spi_write(drv_data, SSCR0, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001716 switch (drv_data->ssp_type) {
1717 case QUARK_X1000_SSP:
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001718 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT) |
1719 QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001720 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001721
1722 /* using the Motorola SPI protocol and use 8 bit frame */
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001723 tmp = QUARK_X1000_SSCR0_Motorola | QUARK_X1000_SSCR0_DataSize(8);
1724 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001725 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001726 case CE4100_SSP:
1727 tmp = CE4100_SSCR1_RxTresh(RX_THRESH_CE4100_DFLT) |
1728 CE4100_SSCR1_TxTresh(TX_THRESH_CE4100_DFLT);
1729 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1730 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1731 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Andy Shevchenkoa2dd8af2017-01-02 13:44:28 +02001732 break;
Weike Chene5262d02014-11-26 02:35:10 -08001733 default:
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001734
Lubomir Rintel51eea522019-01-16 16:13:31 +01001735 if (spi_controller_is_slave(controller)) {
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001736 tmp = SSCR1_SCFR |
1737 SSCR1_SCLKDIR |
1738 SSCR1_SFRMDIR |
1739 SSCR1_RxTresh(2) |
1740 SSCR1_TxTresh(1) |
1741 SSCR1_SPH;
1742 } else {
1743 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1744 SSCR1_TxTresh(TX_THRESH_DFLT);
1745 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001746 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001747 tmp = SSCR0_Motorola | SSCR0_DataSize(8);
Lubomir Rintel51eea522019-01-16 16:13:31 +01001748 if (!spi_controller_is_slave(controller))
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001749 tmp |= SSCR0_SCR(2);
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001750 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001751 break;
1752 }
1753
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001754 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001755 pxa2xx_spi_write(drv_data, SSTO, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001756
1757 if (!is_quark_x1000_ssp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001758 pxa2xx_spi_write(drv_data, SSPSP, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001759
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001760 if (is_lpss_ssp(drv_data)) {
1761 lpss_ssp_setup(drv_data);
1762 config = lpss_get_config(drv_data);
1763 if (config->reg_capabilities >= 0) {
1764 tmp = __lpss_ssp_read_priv(drv_data,
1765 config->reg_capabilities);
1766 tmp &= LPSS_CAPS_CS_EN_MASK;
1767 tmp >>= LPSS_CAPS_CS_EN_SHIFT;
1768 platform_info->num_chipselect = ffz(tmp);
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001769 } else if (config->cs_num) {
1770 platform_info->num_chipselect = config->cs_num;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001771 }
1772 }
Lubomir Rintel51eea522019-01-16 16:13:31 +01001773 controller->num_chipselect = platform_info->num_chipselect;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001774
Mika Westerberg99f499c2016-09-26 15:19:50 +03001775 count = gpiod_count(&pdev->dev, "cs");
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001776 if (count > 0) {
1777 int i;
1778
Lubomir Rintel51eea522019-01-16 16:13:31 +01001779 controller->num_chipselect = max_t(int, count,
1780 controller->num_chipselect);
Mika Westerberg99f499c2016-09-26 15:19:50 +03001781
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001782 drv_data->cs_gpiods = devm_kcalloc(&pdev->dev,
Lubomir Rintel51eea522019-01-16 16:13:31 +01001783 controller->num_chipselect, sizeof(struct gpio_desc *),
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001784 GFP_KERNEL);
1785 if (!drv_data->cs_gpiods) {
1786 status = -ENOMEM;
1787 goto out_error_clock_enabled;
1788 }
1789
Lubomir Rintel51eea522019-01-16 16:13:31 +01001790 for (i = 0; i < controller->num_chipselect; i++) {
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001791 struct gpio_desc *gpiod;
1792
Andy Shevchenkod35f2dc2017-07-27 18:49:33 +03001793 gpiod = devm_gpiod_get_index(dev, "cs", i, GPIOD_ASIS);
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001794 if (IS_ERR(gpiod)) {
1795 /* Means use native chip select */
1796 if (PTR_ERR(gpiod) == -ENOENT)
1797 continue;
1798
Lubomir Rintel77d33892018-11-13 11:22:27 +01001799 status = PTR_ERR(gpiod);
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001800 goto out_error_clock_enabled;
1801 } else {
1802 drv_data->cs_gpiods[i] = gpiod;
1803 }
1804 }
1805 }
1806
Lubomir Rintel77d33892018-11-13 11:22:27 +01001807 if (platform_info->is_slave) {
1808 drv_data->gpiod_ready = devm_gpiod_get_optional(dev,
1809 "ready", GPIOD_OUT_LOW);
1810 if (IS_ERR(drv_data->gpiod_ready)) {
1811 status = PTR_ERR(drv_data->gpiod_ready);
1812 goto out_error_clock_enabled;
1813 }
1814 }
1815
Antonio Ospite836d1a222014-05-30 18:18:09 +02001816 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1817 pm_runtime_use_autosuspend(&pdev->dev);
1818 pm_runtime_set_active(&pdev->dev);
1819 pm_runtime_enable(&pdev->dev);
1820
Stephen Streete0c99052006-03-07 23:53:24 -08001821 /* Register with the SPI framework */
1822 platform_set_drvdata(pdev, drv_data);
Lubomir Rintel51eea522019-01-16 16:13:31 +01001823 status = devm_spi_register_controller(&pdev->dev, controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001824 if (status != 0) {
Lubomir Rintel51eea522019-01-16 16:13:31 +01001825 dev_err(&pdev->dev, "problem registering spi controller\n");
Mika Westerberg7f86bde2013-01-22 12:26:26 +02001826 goto out_error_clock_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001827 }
1828
1829 return status;
1830
Stephen Streete0c99052006-03-07 23:53:24 -08001831out_error_clock_enabled:
Jarkko Nikulae2b714a2018-03-07 17:05:04 +02001832 pm_runtime_put_noidle(&pdev->dev);
1833 pm_runtime_disable(&pdev->dev);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001834 clk_disable_unprepare(ssp->clk);
Tobias Jordan62bbc862018-04-30 16:30:06 +02001835
1836out_error_dma_irq_alloc:
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001837 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001838 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001839
Lubomir Rintel51eea522019-01-16 16:13:31 +01001840out_error_controller_alloc:
1841 spi_controller_put(controller);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001842 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001843 return status;
1844}
1845
1846static int pxa2xx_spi_remove(struct platform_device *pdev)
1847{
1848 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001849 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001850
1851 if (!drv_data)
1852 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001853 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001854
Mika Westerberg7d94a502013-01-22 12:26:30 +02001855 pm_runtime_get_sync(&pdev->dev);
1856
Stephen Streete0c99052006-03-07 23:53:24 -08001857 /* Disable the SSP at the peripheral and SOC level */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001858 pxa2xx_spi_write(drv_data, SSCR0, 0);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001859 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001860
1861 /* Release DMA */
Lubomir Rintel51eea522019-01-16 16:13:31 +01001862 if (drv_data->controller_info->enable_dma)
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001863 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001864
Mika Westerberg7d94a502013-01-22 12:26:30 +02001865 pm_runtime_put_noidle(&pdev->dev);
1866 pm_runtime_disable(&pdev->dev);
1867
Stephen Streete0c99052006-03-07 23:53:24 -08001868 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001869 free_irq(ssp->irq, drv_data);
1870
1871 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001872 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001873
Stephen Streete0c99052006-03-07 23:53:24 -08001874 return 0;
1875}
1876
Mika Westerberg382cebb2014-01-16 14:50:55 +02001877#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001878static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001879{
Mike Rapoport86d25932009-07-21 17:50:16 +03001880 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001881 struct ssp_device *ssp = drv_data->ssp;
Jarkko Nikulabffc9672016-09-07 17:04:05 +03001882 int status;
Stephen Streete0c99052006-03-07 23:53:24 -08001883
Lubomir Rintel51eea522019-01-16 16:13:31 +01001884 status = spi_controller_suspend(drv_data->controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001885 if (status != 0)
1886 return status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001887 pxa2xx_spi_write(drv_data, SSCR0, 0);
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001888
1889 if (!pm_runtime_suspended(dev))
1890 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001891
1892 return 0;
1893}
1894
Mike Rapoport86d25932009-07-21 17:50:16 +03001895static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001896{
Mike Rapoport86d25932009-07-21 17:50:16 +03001897 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001898 struct ssp_device *ssp = drv_data->ssp;
Jarkko Nikulabffc9672016-09-07 17:04:05 +03001899 int status;
Stephen Streete0c99052006-03-07 23:53:24 -08001900
1901 /* Enable the SSP clock */
Tobias Jordan62bbc862018-04-30 16:30:06 +02001902 if (!pm_runtime_suspended(dev)) {
1903 status = clk_prepare_enable(ssp->clk);
1904 if (status)
1905 return status;
1906 }
Stephen Streete0c99052006-03-07 23:53:24 -08001907
1908 /* Start the queue running */
Lubomir Rintel51eea522019-01-16 16:13:31 +01001909 return spi_controller_resume(drv_data->controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001910}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001911#endif
1912
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001913#ifdef CONFIG_PM
Mika Westerberg7d94a502013-01-22 12:26:30 +02001914static int pxa2xx_spi_runtime_suspend(struct device *dev)
1915{
1916 struct driver_data *drv_data = dev_get_drvdata(dev);
1917
1918 clk_disable_unprepare(drv_data->ssp->clk);
1919 return 0;
1920}
1921
1922static int pxa2xx_spi_runtime_resume(struct device *dev)
1923{
1924 struct driver_data *drv_data = dev_get_drvdata(dev);
Tobias Jordan62bbc862018-04-30 16:30:06 +02001925 int status;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001926
Tobias Jordan62bbc862018-04-30 16:30:06 +02001927 status = clk_prepare_enable(drv_data->ssp->clk);
1928 return status;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001929}
1930#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001931
Alexey Dobriyan47145212009-12-14 18:00:08 -08001932static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001933 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1934 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1935 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001936};
Stephen Streete0c99052006-03-07 23:53:24 -08001937
1938static struct platform_driver driver = {
1939 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001940 .name = "pxa2xx-spi",
Mike Rapoport86d25932009-07-21 17:50:16 +03001941 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001942 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001943 .of_match_table = of_match_ptr(pxa2xx_spi_of_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001944 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001945 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001946 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001947};
1948
1949static int __init pxa2xx_spi_init(void)
1950{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001951 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001952}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001953subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001954
1955static void __exit pxa2xx_spi_exit(void)
1956{
1957 platform_driver_unregister(&driver);
1958}
1959module_exit(pxa2xx_spi_exit);