blob: 20e4ee922c47f974ae52fe14d914368355d637f8 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
142 dev_vdbg(dwc->dev, "link state change request timed out\n");
143
144 return -ETIMEDOUT;
145}
146
Felipe Balbi457e84b2012-01-18 18:04:09 +0200147/**
148 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
149 * @dwc: pointer to our context structure
150 *
151 * This function will a best effort FIFO allocation in order
152 * to improve FIFO usage and throughput, while still allowing
153 * us to enable as many endpoints as possible.
154 *
155 * Keep in mind that this operation will be highly dependent
156 * on the configured size for RAM1 - which contains TxFifo -,
157 * the amount of endpoints enabled on coreConsultant tool, and
158 * the width of the Master Bus.
159 *
160 * In the ideal world, we would always be able to satisfy the
161 * following equation:
162 *
163 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
164 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
165 *
166 * Unfortunately, due to many variables that's not always the case.
167 */
168int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
169{
170 int last_fifo_depth = 0;
171 int ram1_depth;
172 int fifo_size;
173 int mdwidth;
174 int num;
175
176 if (!dwc->needs_fifo_resize)
177 return 0;
178
179 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
180 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
181
182 /* MDWIDTH is represented in bits, we need it in bytes */
183 mdwidth >>= 3;
184
185 /*
186 * FIXME For now we will only allocate 1 wMaxPacketSize space
187 * for each enabled endpoint, later patches will come to
188 * improve this algorithm so that we better use the internal
189 * FIFO space
190 */
Jack Pham32702e92014-03-26 10:31:44 -0700191 for (num = 0; num < dwc->num_in_eps; num++) {
192 /* bit0 indicates direction; 1 means IN ep */
193 struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
Felipe Balbi2e81c362012-02-02 13:01:12 +0200194 int mult = 1;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200195 int tmp;
196
Felipe Balbi457e84b2012-01-18 18:04:09 +0200197 if (!(dep->flags & DWC3_EP_ENABLED))
198 continue;
199
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200200 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
201 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi2e81c362012-02-02 13:01:12 +0200202 mult = 3;
203
204 /*
205 * REVISIT: the following assumes we will always have enough
206 * space available on the FIFO RAM for all possible use cases.
207 * Make sure that's true somehow and change FIFO allocation
208 * accordingly.
209 *
210 * If we have Bulk or Isochronous endpoints, we want
211 * them to be able to be very, very fast. So we're giving
212 * those endpoints a fifo_size which is enough for 3 full
213 * packets
214 */
215 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200216 tmp += mdwidth;
217
218 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
Felipe Balbi2e81c362012-02-02 13:01:12 +0200219
Felipe Balbi457e84b2012-01-18 18:04:09 +0200220 fifo_size |= (last_fifo_depth << 16);
221
222 dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
223 dep->name, last_fifo_depth, fifo_size & 0xffff);
224
Jack Pham32702e92014-03-26 10:31:44 -0700225 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200226
227 last_fifo_depth += (fifo_size & 0xffff);
228 }
229
230 return 0;
231}
232
Felipe Balbi72246da2011-08-19 18:10:58 +0300233void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
234 int status)
235{
236 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530237 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238
239 if (req->queued) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530240 i = 0;
241 do {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200242 dep->busy_slot++;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530243 /*
244 * Skip LINK TRB. We can't use req->trb and check for
245 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
246 * just completed (not the LINK TRB).
247 */
248 if (((dep->busy_slot & DWC3_TRB_MASK) ==
249 DWC3_TRB_NUM- 1) &&
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200250 usb_endpoint_xfer_isoc(dep->endpoint.desc))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530251 dep->busy_slot++;
252 } while(++i < req->request.num_mapped_sgs);
Pratyush Anandc9fda7d2013-01-14 15:59:38 +0530253 req->queued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300254 }
255 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200256 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300257
258 if (req->request.status == -EINPROGRESS)
259 req->request.status = status;
260
Pratyush Anand0416e492012-08-10 13:42:16 +0530261 if (dwc->ep0_bounced && dep->number == 0)
262 dwc->ep0_bounced = false;
263 else
264 usb_gadget_unmap_request(&dwc->gadget, &req->request,
265 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300266
267 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
268 req, dep->name, req->request.actual,
269 req->request.length, status);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500270 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300271
272 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200273 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300274 spin_lock(&dwc->lock);
275}
276
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500277int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300278{
279 u32 timeout = 500;
280 u32 reg;
281
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500282 trace_dwc3_gadget_generic_cmd(cmd, param);
Felipe Balbi427c3df2014-04-25 14:14:14 -0500283
Felipe Balbib09bb642012-04-24 16:19:11 +0300284 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
285 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
286
287 do {
288 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
289 if (!(reg & DWC3_DGCMD_CMDACT)) {
290 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
291 DWC3_DGCMD_STATUS(reg));
292 return 0;
293 }
294
295 /*
296 * We can't sleep here, because it's also called from
297 * interrupt context.
298 */
299 timeout--;
300 if (!timeout)
301 return -ETIMEDOUT;
302 udelay(1);
303 } while (1);
304}
305
Felipe Balbi72246da2011-08-19 18:10:58 +0300306int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
307 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
308{
309 struct dwc3_ep *dep = dwc->eps[ep];
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200310 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 u32 reg;
312
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500313 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300314
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300315 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
316 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
317 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300318
319 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
320 do {
321 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
322 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi164f6e12011-08-27 20:29:58 +0300323 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
324 DWC3_DEPCMD_STATUS(reg));
Felipe Balbi72246da2011-08-19 18:10:58 +0300325 return 0;
326 }
327
328 /*
Felipe Balbi72246da2011-08-19 18:10:58 +0300329 * We can't sleep here, because it is also called from
330 * interrupt context.
331 */
332 timeout--;
333 if (!timeout)
334 return -ETIMEDOUT;
335
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200336 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300337 } while (1);
338}
339
340static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200341 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300342{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300343 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300344
345 return dep->trb_pool_dma + offset;
346}
347
348static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
349{
350 struct dwc3 *dwc = dep->dwc;
351
352 if (dep->trb_pool)
353 return 0;
354
355 if (dep->number == 0 || dep->number == 1)
356 return 0;
357
358 dep->trb_pool = dma_alloc_coherent(dwc->dev,
359 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
360 &dep->trb_pool_dma, GFP_KERNEL);
361 if (!dep->trb_pool) {
362 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
363 dep->name);
364 return -ENOMEM;
365 }
366
367 return 0;
368}
369
370static void dwc3_free_trb_pool(struct dwc3_ep *dep)
371{
372 struct dwc3 *dwc = dep->dwc;
373
374 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
375 dep->trb_pool, dep->trb_pool_dma);
376
377 dep->trb_pool = NULL;
378 dep->trb_pool_dma = 0;
379}
380
381static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
382{
383 struct dwc3_gadget_ep_cmd_params params;
384 u32 cmd;
385
386 memset(&params, 0x00, sizeof(params));
387
388 if (dep->number != 1) {
389 cmd = DWC3_DEPCMD_DEPSTARTCFG;
390 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300391 if (dep->number > 1) {
392 if (dwc->start_config_issued)
393 return 0;
394 dwc->start_config_issued = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300395 cmd |= DWC3_DEPCMD_PARAM(2);
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300396 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300397
398 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
399 }
400
401 return 0;
402}
403
404static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200405 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300406 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600407 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300408{
409 struct dwc3_gadget_ep_cmd_params params;
410
411 memset(&params, 0x00, sizeof(params));
412
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300413 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900414 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
415
416 /* Burst size is only needed in SuperSpeed mode */
417 if (dwc->gadget.speed == USB_SPEED_SUPER) {
418 u32 burst = dep->endpoint.maxburst - 1;
419
420 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
421 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300422
Felipe Balbi4b345c92012-07-16 14:08:16 +0300423 if (ignore)
424 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
425
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600426 if (restore) {
427 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
428 params.param2 |= dep->saved_state;
429 }
430
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300431 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
432 | DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300433
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200434 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300435 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
436 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300437 dep->stream_capable = true;
438 }
439
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500440 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300441 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300442
443 /*
444 * We are doing 1:1 mapping for endpoints, meaning
445 * Physical Endpoints 2 maps to Logical Endpoint 2 and
446 * so on. We consider the direction bit as part of the physical
447 * endpoint number. So USB endpoint 0x81 is 0x03.
448 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300449 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300450
451 /*
452 * We must use the lower 16 TX FIFOs even though
453 * HW might have more
454 */
455 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300456 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300457
458 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300459 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300460 dep->interval = 1 << (desc->bInterval - 1);
461 }
462
463 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
464 DWC3_DEPCMD_SETEPCONFIG, &params);
465}
466
467static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
468{
469 struct dwc3_gadget_ep_cmd_params params;
470
471 memset(&params, 0x00, sizeof(params));
472
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300473 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300474
475 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
476 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
477}
478
479/**
480 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
481 * @dep: endpoint to be initialized
482 * @desc: USB Endpoint Descriptor
483 *
484 * Caller should take care of locking
485 */
486static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200487 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300488 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600489 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300490{
491 struct dwc3 *dwc = dep->dwc;
492 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300493 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300494
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300495 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
496
Felipe Balbi72246da2011-08-19 18:10:58 +0300497 if (!(dep->flags & DWC3_EP_ENABLED)) {
498 ret = dwc3_gadget_start_config(dwc, dep);
499 if (ret)
500 return ret;
501 }
502
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600503 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
504 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300505 if (ret)
506 return ret;
507
508 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200509 struct dwc3_trb *trb_st_hw;
510 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300511
512 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
513 if (ret)
514 return ret;
515
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200516 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200517 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300518 dep->type = usb_endpoint_type(desc);
519 dep->flags |= DWC3_EP_ENABLED;
520
521 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
522 reg |= DWC3_DALEPENA_EP(dep->number);
523 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
524
525 if (!usb_endpoint_xfer_isoc(desc))
526 return 0;
527
Paul Zimmerman1d046792012-02-15 18:56:56 -0800528 /* Link TRB for ISOC. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300529 trb_st_hw = &dep->trb_pool[0];
530
Felipe Balbif6bafc62012-02-06 11:04:53 +0200531 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Jack Pham1200a822014-10-21 16:31:10 -0700532 memset(trb_link, 0, sizeof(*trb_link));
Felipe Balbi72246da2011-08-19 18:10:58 +0300533
Felipe Balbif6bafc62012-02-06 11:04:53 +0200534 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
535 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
536 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
537 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300538 }
539
540 return 0;
541}
542
Paul Zimmermanb992e682012-04-27 14:17:35 +0300543static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200544static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300545{
546 struct dwc3_request *req;
547
Felipe Balbiea53b882012-02-17 12:10:04 +0200548 if (!list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +0300549 dwc3_stop_active_transfer(dwc, dep->number, true);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200550
Pratyush Anand57911502012-07-06 15:19:10 +0530551 /* - giveback all requests to gadget driver */
Pratyush Anand15916332012-06-15 11:54:36 +0530552 while (!list_empty(&dep->req_queued)) {
553 req = next_request(&dep->req_queued);
554
555 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
556 }
Felipe Balbiea53b882012-02-17 12:10:04 +0200557 }
558
Felipe Balbi72246da2011-08-19 18:10:58 +0300559 while (!list_empty(&dep->request_list)) {
560 req = next_request(&dep->request_list);
561
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200562 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300563 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300564}
565
566/**
567 * __dwc3_gadget_ep_disable - Disables a HW endpoint
568 * @dep: the endpoint to disable
569 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200570 * This function also removes requests which are currently processed ny the
571 * hardware and those which are not yet scheduled.
572 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300573 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300574static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
575{
576 struct dwc3 *dwc = dep->dwc;
577 u32 reg;
578
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200579 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300580
Felipe Balbi687ef982014-04-16 10:30:33 -0500581 /* make sure HW endpoint isn't stalled */
582 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500583 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500584
Felipe Balbi72246da2011-08-19 18:10:58 +0300585 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
586 reg &= ~DWC3_DALEPENA_EP(dep->number);
587 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
588
Felipe Balbi879631a2011-09-30 10:58:47 +0300589 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200590 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200591 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300592 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300593 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300594
595 return 0;
596}
597
598/* -------------------------------------------------------------------------- */
599
600static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
601 const struct usb_endpoint_descriptor *desc)
602{
603 return -EINVAL;
604}
605
606static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
607{
608 return -EINVAL;
609}
610
611/* -------------------------------------------------------------------------- */
612
613static int dwc3_gadget_ep_enable(struct usb_ep *ep,
614 const struct usb_endpoint_descriptor *desc)
615{
616 struct dwc3_ep *dep;
617 struct dwc3 *dwc;
618 unsigned long flags;
619 int ret;
620
621 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
622 pr_debug("dwc3: invalid parameters\n");
623 return -EINVAL;
624 }
625
626 if (!desc->wMaxPacketSize) {
627 pr_debug("dwc3: missing wMaxPacketSize\n");
628 return -EINVAL;
629 }
630
631 dep = to_dwc3_ep(ep);
632 dwc = dep->dwc;
633
Felipe Balbic6f83f32012-08-15 12:28:29 +0300634 if (dep->flags & DWC3_EP_ENABLED) {
635 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
636 dep->name);
637 return 0;
638 }
639
Felipe Balbi72246da2011-08-19 18:10:58 +0300640 switch (usb_endpoint_type(desc)) {
641 case USB_ENDPOINT_XFER_CONTROL:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900642 strlcat(dep->name, "-control", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 break;
644 case USB_ENDPOINT_XFER_ISOC:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900645 strlcat(dep->name, "-isoc", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300646 break;
647 case USB_ENDPOINT_XFER_BULK:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900648 strlcat(dep->name, "-bulk", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 break;
650 case USB_ENDPOINT_XFER_INT:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900651 strlcat(dep->name, "-int", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300652 break;
653 default:
654 dev_err(dwc->dev, "invalid endpoint transfer type\n");
655 }
656
Felipe Balbi72246da2011-08-19 18:10:58 +0300657 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600658 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300659 spin_unlock_irqrestore(&dwc->lock, flags);
660
661 return ret;
662}
663
664static int dwc3_gadget_ep_disable(struct usb_ep *ep)
665{
666 struct dwc3_ep *dep;
667 struct dwc3 *dwc;
668 unsigned long flags;
669 int ret;
670
671 if (!ep) {
672 pr_debug("dwc3: invalid parameters\n");
673 return -EINVAL;
674 }
675
676 dep = to_dwc3_ep(ep);
677 dwc = dep->dwc;
678
679 if (!(dep->flags & DWC3_EP_ENABLED)) {
680 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
681 dep->name);
682 return 0;
683 }
684
685 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
686 dep->number >> 1,
687 (dep->number & 1) ? "in" : "out");
688
689 spin_lock_irqsave(&dwc->lock, flags);
690 ret = __dwc3_gadget_ep_disable(dep);
691 spin_unlock_irqrestore(&dwc->lock, flags);
692
693 return ret;
694}
695
696static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
697 gfp_t gfp_flags)
698{
699 struct dwc3_request *req;
700 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300701
702 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900703 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300704 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300705
706 req->epnum = dep->number;
707 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300708
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500709 trace_dwc3_alloc_request(req);
710
Felipe Balbi72246da2011-08-19 18:10:58 +0300711 return &req->request;
712}
713
714static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
715 struct usb_request *request)
716{
717 struct dwc3_request *req = to_dwc3_request(request);
718
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500719 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300720 kfree(req);
721}
722
Felipe Balbic71fc372011-11-22 11:37:34 +0200723/**
724 * dwc3_prepare_one_trb - setup one TRB from one request
725 * @dep: endpoint for which this request is prepared
726 * @req: dwc3_request pointer
727 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200728static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200729 struct dwc3_request *req, dma_addr_t dma,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530730 unsigned length, unsigned last, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200731{
Felipe Balbieeb720f2011-11-28 12:46:59 +0200732 struct dwc3 *dwc = dep->dwc;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200733 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200734
Felipe Balbieeb720f2011-11-28 12:46:59 +0200735 dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
736 dep->name, req, (unsigned long long) dma,
737 length, last ? " last" : "",
738 chain ? " chain" : "");
739
Pratyush Anand915e2022013-01-14 15:59:35 +0530740
741 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Felipe Balbic71fc372011-11-22 11:37:34 +0200742
Felipe Balbieeb720f2011-11-28 12:46:59 +0200743 if (!req->trb) {
744 dwc3_gadget_move_request_queued(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200745 req->trb = trb;
746 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530747 req->start_slot = dep->free_slot & DWC3_TRB_MASK;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200748 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200749
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530750 dep->free_slot++;
Zhuang Jin Can5cd8c482014-05-16 05:57:57 +0800751 /* Skip the LINK-TRB on ISOC */
752 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
753 usb_endpoint_xfer_isoc(dep->endpoint.desc))
754 dep->free_slot++;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530755
Felipe Balbif6bafc62012-02-06 11:04:53 +0200756 trb->size = DWC3_TRB_SIZE_LENGTH(length);
757 trb->bpl = lower_32_bits(dma);
758 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200759
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200760 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200761 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200762 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200763 break;
764
765 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530766 if (!node)
767 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
768 else
769 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbic71fc372011-11-22 11:37:34 +0200770 break;
771
772 case USB_ENDPOINT_XFER_BULK:
773 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200774 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200775 break;
776 default:
777 /*
778 * This is only possible with faulty memory because we
779 * checked it already :)
780 */
781 BUG();
782 }
783
Felipe Balbif3af3652013-12-13 14:19:33 -0600784 if (!req->request.no_interrupt && !chain)
785 trb->ctrl |= DWC3_TRB_CTRL_IOC;
786
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200787 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200788 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
789 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530790 } else if (last) {
791 trb->ctrl |= DWC3_TRB_CTRL_LST;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200792 }
793
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530794 if (chain)
795 trb->ctrl |= DWC3_TRB_CTRL_CHN;
796
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200797 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200798 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
799
800 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500801
802 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200803}
804
Felipe Balbi72246da2011-08-19 18:10:58 +0300805/*
806 * dwc3_prepare_trbs - setup TRBs from requests
807 * @dep: endpoint for which requests are being prepared
808 * @starting: true if the endpoint is idle and no requests are queued.
809 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800810 * The function goes through the requests list and sets up TRBs for the
811 * transfers. The function returns once there are no more TRBs available or
812 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300813 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200814static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
Felipe Balbi72246da2011-08-19 18:10:58 +0300815{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200816 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300817 u32 trbs_left;
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200818 u32 max;
Felipe Balbic71fc372011-11-22 11:37:34 +0200819 unsigned int last_one = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300820
821 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
822
823 /* the first request must not be queued */
824 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
Felipe Balbic71fc372011-11-22 11:37:34 +0200825
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200826 /* Can't wrap around on a non-isoc EP since there's no link TRB */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200827 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200828 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
829 if (trbs_left > max)
830 trbs_left = max;
831 }
832
Felipe Balbi72246da2011-08-19 18:10:58 +0300833 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800834 * If busy & slot are equal than it is either full or empty. If we are
835 * starting to process requests then we are empty. Otherwise we are
Felipe Balbi72246da2011-08-19 18:10:58 +0300836 * full and don't do anything
837 */
838 if (!trbs_left) {
839 if (!starting)
Felipe Balbi68e823e2011-11-28 12:25:01 +0200840 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300841 trbs_left = DWC3_TRB_NUM;
842 /*
843 * In case we start from scratch, we queue the ISOC requests
844 * starting from slot 1. This is done because we use ring
845 * buffer and have no LST bit to stop us. Instead, we place
Paul Zimmerman1d046792012-02-15 18:56:56 -0800846 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
Felipe Balbi72246da2011-08-19 18:10:58 +0300847 * after the first request so we start at slot 1 and have
848 * 7 requests proceed before we hit the first IOC.
849 * Other transfer types don't use the ring buffer and are
850 * processed from the first TRB until the last one. Since we
851 * don't wrap around we have to start at the beginning.
852 */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200853 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300854 dep->busy_slot = 1;
855 dep->free_slot = 1;
856 } else {
857 dep->busy_slot = 0;
858 dep->free_slot = 0;
859 }
860 }
861
862 /* The last TRB is a link TRB, not used for xfer */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200863 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi68e823e2011-11-28 12:25:01 +0200864 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300865
866 list_for_each_entry_safe(req, n, &dep->request_list, list) {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200867 unsigned length;
868 dma_addr_t dma;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530869 last_one = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300870
Felipe Balbieeb720f2011-11-28 12:46:59 +0200871 if (req->request.num_mapped_sgs > 0) {
872 struct usb_request *request = &req->request;
873 struct scatterlist *sg = request->sg;
874 struct scatterlist *s;
875 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300876
Felipe Balbieeb720f2011-11-28 12:46:59 +0200877 for_each_sg(sg, s, request->num_mapped_sgs, i) {
878 unsigned chain = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300879
Felipe Balbieeb720f2011-11-28 12:46:59 +0200880 length = sg_dma_len(s);
881 dma = sg_dma_address(s);
Felipe Balbi72246da2011-08-19 18:10:58 +0300882
Paul Zimmerman1d046792012-02-15 18:56:56 -0800883 if (i == (request->num_mapped_sgs - 1) ||
884 sg_is_last(s)) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530885 if (list_is_last(&req->list,
886 &dep->request_list))
887 last_one = true;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200888 chain = false;
889 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300890
Felipe Balbieeb720f2011-11-28 12:46:59 +0200891 trbs_left--;
892 if (!trbs_left)
893 last_one = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300894
Felipe Balbieeb720f2011-11-28 12:46:59 +0200895 if (last_one)
896 chain = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300897
Felipe Balbieeb720f2011-11-28 12:46:59 +0200898 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530899 last_one, chain, i);
Felipe Balbi72246da2011-08-19 18:10:58 +0300900
Felipe Balbieeb720f2011-11-28 12:46:59 +0200901 if (last_one)
902 break;
903 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300904 } else {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200905 dma = req->request.dma;
906 length = req->request.length;
907 trbs_left--;
908
909 if (!trbs_left)
910 last_one = 1;
911
912 /* Is this the last request? */
913 if (list_is_last(&req->list, &dep->request_list))
914 last_one = 1;
915
916 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530917 last_one, false, 0);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200918
919 if (last_one)
920 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300921 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300922 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300923}
924
925static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
926 int start_new)
927{
928 struct dwc3_gadget_ep_cmd_params params;
929 struct dwc3_request *req;
930 struct dwc3 *dwc = dep->dwc;
931 int ret;
932 u32 cmd;
933
934 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
935 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
936 return -EBUSY;
937 }
938 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
939
940 /*
941 * If we are getting here after a short-out-packet we don't enqueue any
942 * new requests as we try to set the IOC bit only on the last request.
943 */
944 if (start_new) {
945 if (list_empty(&dep->req_queued))
946 dwc3_prepare_trbs(dep, start_new);
947
948 /* req points to the first request which will be sent */
949 req = next_request(&dep->req_queued);
950 } else {
Felipe Balbi68e823e2011-11-28 12:25:01 +0200951 dwc3_prepare_trbs(dep, start_new);
952
Felipe Balbi72246da2011-08-19 18:10:58 +0300953 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800954 * req points to the first request where HWO changed from 0 to 1
Felipe Balbi72246da2011-08-19 18:10:58 +0300955 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200956 req = next_request(&dep->req_queued);
Felipe Balbi72246da2011-08-19 18:10:58 +0300957 }
958 if (!req) {
959 dep->flags |= DWC3_EP_PENDING_REQUEST;
960 return 0;
961 }
962
963 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300964
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530965 if (start_new) {
966 params.param0 = upper_32_bits(req->trb_dma);
967 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300968 cmd = DWC3_DEPCMD_STARTTRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530969 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +0300970 cmd = DWC3_DEPCMD_UPDATETRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530971 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300972
973 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
974 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
975 if (ret < 0) {
976 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
977
978 /*
979 * FIXME we need to iterate over the list of requests
980 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800981 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300982 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200983 usb_gadget_unmap_request(&dwc->gadget, &req->request,
984 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300985 list_del(&req->list);
986 return ret;
987 }
988
989 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200990
Paul Zimmermanf898ae02012-03-29 18:16:54 +0000991 if (start_new) {
Felipe Balbib4996a82012-06-06 12:04:13 +0300992 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
Paul Zimmermanf898ae02012-03-29 18:16:54 +0000993 dep->number);
Felipe Balbib4996a82012-06-06 12:04:13 +0300994 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +0000995 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200996
Felipe Balbi72246da2011-08-19 18:10:58 +0300997 return 0;
998}
999
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301000static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1001 struct dwc3_ep *dep, u32 cur_uf)
1002{
1003 u32 uf;
1004
1005 if (list_empty(&dep->request_list)) {
1006 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
1007 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301008 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301009 return;
1010 }
1011
1012 /* 4 micro frames in the future */
1013 uf = cur_uf + dep->interval * 4;
1014
1015 __dwc3_gadget_kick_transfer(dep, uf, 1);
1016}
1017
1018static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1019 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1020{
1021 u32 cur_uf, mask;
1022
1023 mask = ~(dep->interval - 1);
1024 cur_uf = event->parameters & mask;
1025
1026 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1027}
1028
Felipe Balbi72246da2011-08-19 18:10:58 +03001029static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1030{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001031 struct dwc3 *dwc = dep->dwc;
1032 int ret;
1033
Felipe Balbi72246da2011-08-19 18:10:58 +03001034 req->request.actual = 0;
1035 req->request.status = -EINPROGRESS;
1036 req->direction = dep->direction;
1037 req->epnum = dep->number;
1038
1039 /*
1040 * We only add to our list of requests now and
1041 * start consuming the list once we get XferNotReady
1042 * IRQ.
1043 *
1044 * That way, we avoid doing anything that we don't need
1045 * to do now and defer it until the point we receive a
1046 * particular token from the Host side.
1047 *
1048 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001049 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001050 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001051 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1052 dep->direction);
1053 if (ret)
1054 return ret;
1055
Felipe Balbi72246da2011-08-19 18:10:58 +03001056 list_add_tail(&req->list, &dep->request_list);
1057
1058 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001059 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001060 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001061 * 1. XferNotReady with empty list of requests. We need to kick the
1062 * transfer here in that situation, otherwise we will be NAKing
1063 * forever. If we get XferNotReady before gadget driver has a
1064 * chance to queue a request, we will ACK the IRQ but won't be
1065 * able to receive the data until the next request is queued.
1066 * The following code is handling exactly that.
1067 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001068 */
1069 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301070 /*
1071 * If xfernotready is already elapsed and it is a case
1072 * of isoc transfer, then issue END TRANSFER, so that
1073 * you can receive xfernotready again and can have
1074 * notion of current microframe.
1075 */
1076 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301077 if (list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001078 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301079 dep->flags = DWC3_EP_ENABLED;
1080 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301081 return 0;
1082 }
1083
Felipe Balbib511e5e2012-06-06 12:00:50 +03001084 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001085 if (ret && ret != -EBUSY)
Felipe Balbi72246da2011-08-19 18:10:58 +03001086 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1087 dep->name);
Pratyush Anand15f86bd2013-01-14 15:59:33 +05301088 return ret;
Felipe Balbia0925322012-05-22 10:24:11 +03001089 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001090
Felipe Balbib511e5e2012-06-06 12:00:50 +03001091 /*
1092 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1093 * kick the transfer here after queuing a request, otherwise the
1094 * core may not see the modified TRB(s).
1095 */
1096 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301097 (dep->flags & DWC3_EP_BUSY) &&
1098 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001099 WARN_ON_ONCE(!dep->resource_index);
1100 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
Felipe Balbib511e5e2012-06-06 12:00:50 +03001101 false);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001102 if (ret && ret != -EBUSY)
Felipe Balbib511e5e2012-06-06 12:00:50 +03001103 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1104 dep->name);
Pratyush Anand15f86bd2013-01-14 15:59:33 +05301105 return ret;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001106 }
1107
Felipe Balbib997ada2012-07-26 13:26:50 +03001108 /*
1109 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1110 * right away, otherwise host will not know we have streams to be
1111 * handled.
1112 */
1113 if (dep->stream_capable) {
1114 int ret;
1115
1116 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1117 if (ret && ret != -EBUSY) {
1118 struct dwc3 *dwc = dep->dwc;
1119
1120 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1121 dep->name);
1122 }
1123 }
1124
Felipe Balbi72246da2011-08-19 18:10:58 +03001125 return 0;
1126}
1127
1128static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1129 gfp_t gfp_flags)
1130{
1131 struct dwc3_request *req = to_dwc3_request(request);
1132 struct dwc3_ep *dep = to_dwc3_ep(ep);
1133 struct dwc3 *dwc = dep->dwc;
1134
1135 unsigned long flags;
1136
1137 int ret;
1138
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001139 spin_lock_irqsave(&dwc->lock, flags);
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001140 if (!dep->endpoint.desc) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001141 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1142 request, ep->name);
Felipe Balbi73359ce2014-10-13 15:36:16 -05001143 ret = -ESHUTDOWN;
1144 goto out;
1145 }
1146
1147 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1148 request, req->dep->name)) {
1149 ret = -EINVAL;
1150 goto out;
Felipe Balbi72246da2011-08-19 18:10:58 +03001151 }
1152
1153 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
1154 request, ep->name, request->length);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001155 trace_dwc3_ep_queue(req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001156
Felipe Balbi72246da2011-08-19 18:10:58 +03001157 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi73359ce2014-10-13 15:36:16 -05001158
1159out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001160 spin_unlock_irqrestore(&dwc->lock, flags);
1161
1162 return ret;
1163}
1164
1165static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1166 struct usb_request *request)
1167{
1168 struct dwc3_request *req = to_dwc3_request(request);
1169 struct dwc3_request *r = NULL;
1170
1171 struct dwc3_ep *dep = to_dwc3_ep(ep);
1172 struct dwc3 *dwc = dep->dwc;
1173
1174 unsigned long flags;
1175 int ret = 0;
1176
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001177 trace_dwc3_ep_dequeue(req);
1178
Felipe Balbi72246da2011-08-19 18:10:58 +03001179 spin_lock_irqsave(&dwc->lock, flags);
1180
1181 list_for_each_entry(r, &dep->request_list, list) {
1182 if (r == req)
1183 break;
1184 }
1185
1186 if (r != req) {
1187 list_for_each_entry(r, &dep->req_queued, list) {
1188 if (r == req)
1189 break;
1190 }
1191 if (r == req) {
1192 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001193 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301194 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001195 }
1196 dev_err(dwc->dev, "request %p was not queued to %s\n",
1197 request, ep->name);
1198 ret = -EINVAL;
1199 goto out0;
1200 }
1201
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301202out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001203 /* giveback the request */
1204 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1205
1206out0:
1207 spin_unlock_irqrestore(&dwc->lock, flags);
1208
1209 return ret;
1210}
1211
Felipe Balbi7a608552014-09-24 14:19:52 -05001212int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001213{
1214 struct dwc3_gadget_ep_cmd_params params;
1215 struct dwc3 *dwc = dep->dwc;
1216 int ret;
1217
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001218 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1219 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1220 return -EINVAL;
1221 }
1222
Felipe Balbi72246da2011-08-19 18:10:58 +03001223 memset(&params, 0x00, sizeof(params));
1224
1225 if (value) {
Felipe Balbi7a608552014-09-24 14:19:52 -05001226 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1227 (!list_empty(&dep->req_queued) ||
1228 !list_empty(&dep->request_list)))) {
1229 dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
1230 dep->name);
1231 return -EAGAIN;
1232 }
1233
Felipe Balbi72246da2011-08-19 18:10:58 +03001234 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1235 DWC3_DEPCMD_SETSTALL, &params);
1236 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001237 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001238 dep->name);
1239 else
1240 dep->flags |= DWC3_EP_STALL;
1241 } else {
1242 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1243 DWC3_DEPCMD_CLEARSTALL, &params);
1244 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001245 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001246 dep->name);
1247 else
Alan Sterna535d812013-11-01 12:05:12 -04001248 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001249 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001250
Felipe Balbi72246da2011-08-19 18:10:58 +03001251 return ret;
1252}
1253
1254static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1255{
1256 struct dwc3_ep *dep = to_dwc3_ep(ep);
1257 struct dwc3 *dwc = dep->dwc;
1258
1259 unsigned long flags;
1260
1261 int ret;
1262
1263 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001264 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001265 spin_unlock_irqrestore(&dwc->lock, flags);
1266
1267 return ret;
1268}
1269
1270static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1271{
1272 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001273 struct dwc3 *dwc = dep->dwc;
1274 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001275 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001276
Paul Zimmerman249a4562012-02-24 17:32:16 -08001277 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001278 dep->flags |= DWC3_EP_WEDGE;
1279
Pratyush Anand08f0d962012-06-25 22:40:43 +05301280 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001281 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301282 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001283 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001284 spin_unlock_irqrestore(&dwc->lock, flags);
1285
1286 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001287}
1288
1289/* -------------------------------------------------------------------------- */
1290
1291static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1292 .bLength = USB_DT_ENDPOINT_SIZE,
1293 .bDescriptorType = USB_DT_ENDPOINT,
1294 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1295};
1296
1297static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1298 .enable = dwc3_gadget_ep0_enable,
1299 .disable = dwc3_gadget_ep0_disable,
1300 .alloc_request = dwc3_gadget_ep_alloc_request,
1301 .free_request = dwc3_gadget_ep_free_request,
1302 .queue = dwc3_gadget_ep0_queue,
1303 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301304 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001305 .set_wedge = dwc3_gadget_ep_set_wedge,
1306};
1307
1308static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1309 .enable = dwc3_gadget_ep_enable,
1310 .disable = dwc3_gadget_ep_disable,
1311 .alloc_request = dwc3_gadget_ep_alloc_request,
1312 .free_request = dwc3_gadget_ep_free_request,
1313 .queue = dwc3_gadget_ep_queue,
1314 .dequeue = dwc3_gadget_ep_dequeue,
1315 .set_halt = dwc3_gadget_ep_set_halt,
1316 .set_wedge = dwc3_gadget_ep_set_wedge,
1317};
1318
1319/* -------------------------------------------------------------------------- */
1320
1321static int dwc3_gadget_get_frame(struct usb_gadget *g)
1322{
1323 struct dwc3 *dwc = gadget_to_dwc(g);
1324 u32 reg;
1325
1326 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1327 return DWC3_DSTS_SOFFN(reg);
1328}
1329
1330static int dwc3_gadget_wakeup(struct usb_gadget *g)
1331{
1332 struct dwc3 *dwc = gadget_to_dwc(g);
1333
1334 unsigned long timeout;
1335 unsigned long flags;
1336
1337 u32 reg;
1338
1339 int ret = 0;
1340
1341 u8 link_state;
1342 u8 speed;
1343
1344 spin_lock_irqsave(&dwc->lock, flags);
1345
1346 /*
1347 * According to the Databook Remote wakeup request should
1348 * be issued only when the device is in early suspend state.
1349 *
1350 * We can check that via USB Link State bits in DSTS register.
1351 */
1352 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1353
1354 speed = reg & DWC3_DSTS_CONNECTSPD;
1355 if (speed == DWC3_DSTS_SUPERSPEED) {
1356 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1357 ret = -EINVAL;
1358 goto out;
1359 }
1360
1361 link_state = DWC3_DSTS_USBLNKST(reg);
1362
1363 switch (link_state) {
1364 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1365 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1366 break;
1367 default:
1368 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1369 link_state);
1370 ret = -EINVAL;
1371 goto out;
1372 }
1373
Felipe Balbi8598bde2012-01-02 18:55:57 +02001374 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1375 if (ret < 0) {
1376 dev_err(dwc->dev, "failed to put link in Recovery\n");
1377 goto out;
1378 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001379
Paul Zimmerman802fde92012-04-27 13:10:52 +03001380 /* Recent versions do this automatically */
1381 if (dwc->revision < DWC3_REVISION_194A) {
1382 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001383 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001384 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1385 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1386 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001387
Paul Zimmerman1d046792012-02-15 18:56:56 -08001388 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001389 timeout = jiffies + msecs_to_jiffies(100);
1390
Paul Zimmerman1d046792012-02-15 18:56:56 -08001391 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001392 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1393
1394 /* in HS, means ON */
1395 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1396 break;
1397 }
1398
1399 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1400 dev_err(dwc->dev, "failed to send remote wakeup\n");
1401 ret = -EINVAL;
1402 }
1403
1404out:
1405 spin_unlock_irqrestore(&dwc->lock, flags);
1406
1407 return ret;
1408}
1409
1410static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1411 int is_selfpowered)
1412{
1413 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001414 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001415
Paul Zimmerman249a4562012-02-24 17:32:16 -08001416 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001417 dwc->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001418 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001419
1420 return 0;
1421}
1422
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001423static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001424{
1425 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001426 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001427
1428 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001429 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001430 if (dwc->revision <= DWC3_REVISION_187A) {
1431 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1432 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1433 }
1434
1435 if (dwc->revision >= DWC3_REVISION_194A)
1436 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1437 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001438
1439 if (dwc->has_hibernation)
1440 reg |= DWC3_DCTL_KEEP_CONNECT;
1441
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001442 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001443 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001444 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001445
1446 if (dwc->has_hibernation && !suspend)
1447 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1448
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001449 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001450 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001451
1452 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1453
1454 do {
1455 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1456 if (is_on) {
1457 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1458 break;
1459 } else {
1460 if (reg & DWC3_DSTS_DEVCTRLHLT)
1461 break;
1462 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001463 timeout--;
1464 if (!timeout)
Pratyush Anand6f17f742012-07-02 10:21:55 +05301465 return -ETIMEDOUT;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001466 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001467 } while (1);
1468
1469 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
1470 dwc->gadget_driver
1471 ? dwc->gadget_driver->function : "no-function",
1472 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301473
1474 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001475}
1476
1477static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1478{
1479 struct dwc3 *dwc = gadget_to_dwc(g);
1480 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301481 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001482
1483 is_on = !!is_on;
1484
1485 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001486 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001487 spin_unlock_irqrestore(&dwc->lock, flags);
1488
Pratyush Anand6f17f742012-07-02 10:21:55 +05301489 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001490}
1491
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001492static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1493{
1494 u32 reg;
1495
1496 /* Enable all but Start and End of Frame IRQs */
1497 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1498 DWC3_DEVTEN_EVNTOVERFLOWEN |
1499 DWC3_DEVTEN_CMDCMPLTEN |
1500 DWC3_DEVTEN_ERRTICERREN |
1501 DWC3_DEVTEN_WKUPEVTEN |
1502 DWC3_DEVTEN_ULSTCNGEN |
1503 DWC3_DEVTEN_CONNECTDONEEN |
1504 DWC3_DEVTEN_USBRSTEN |
1505 DWC3_DEVTEN_DISCONNEVTEN);
1506
1507 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1508}
1509
1510static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1511{
1512 /* mask all interrupts */
1513 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1514}
1515
1516static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001517static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001518
Felipe Balbi72246da2011-08-19 18:10:58 +03001519static int dwc3_gadget_start(struct usb_gadget *g,
1520 struct usb_gadget_driver *driver)
1521{
1522 struct dwc3 *dwc = gadget_to_dwc(g);
1523 struct dwc3_ep *dep;
1524 unsigned long flags;
1525 int ret = 0;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001526 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001527 u32 reg;
1528
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001529 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1530 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
Felipe Balbie8adfc32013-06-12 21:11:14 +03001531 IRQF_SHARED, "dwc3", dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001532 if (ret) {
1533 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1534 irq, ret);
1535 goto err0;
1536 }
1537
Felipe Balbi72246da2011-08-19 18:10:58 +03001538 spin_lock_irqsave(&dwc->lock, flags);
1539
1540 if (dwc->gadget_driver) {
1541 dev_err(dwc->dev, "%s is already bound to %s\n",
1542 dwc->gadget.name,
1543 dwc->gadget_driver->driver.name);
1544 ret = -EBUSY;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001545 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001546 }
1547
1548 dwc->gadget_driver = driver;
Felipe Balbi72246da2011-08-19 18:10:58 +03001549
Felipe Balbi72246da2011-08-19 18:10:58 +03001550 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1551 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001552
1553 /**
1554 * WORKAROUND: DWC3 revision < 2.20a have an issue
1555 * which would cause metastability state on Run/Stop
1556 * bit if we try to force the IP to USB2-only mode.
1557 *
1558 * Because of that, we cannot configure the IP to any
1559 * speed other than the SuperSpeed
1560 *
1561 * Refers to:
1562 *
1563 * STAR#9000525659: Clock Domain Crossing on DCTL in
1564 * USB 2.0 Mode
1565 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001566 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001567 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001568 } else {
1569 switch (dwc->maximum_speed) {
1570 case USB_SPEED_LOW:
1571 reg |= DWC3_DSTS_LOWSPEED;
1572 break;
1573 case USB_SPEED_FULL:
1574 reg |= DWC3_DSTS_FULLSPEED1;
1575 break;
1576 case USB_SPEED_HIGH:
1577 reg |= DWC3_DSTS_HIGHSPEED;
1578 break;
1579 case USB_SPEED_SUPER: /* FALLTHROUGH */
1580 case USB_SPEED_UNKNOWN: /* FALTHROUGH */
1581 default:
1582 reg |= DWC3_DSTS_SUPERSPEED;
1583 }
1584 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001585 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1586
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001587 dwc->start_config_issued = false;
1588
Felipe Balbi72246da2011-08-19 18:10:58 +03001589 /* Start with SuperSpeed Default */
1590 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1591
1592 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001593 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1594 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001595 if (ret) {
1596 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001597 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +03001598 }
1599
1600 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001601 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1602 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001603 if (ret) {
1604 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001605 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03001606 }
1607
1608 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001609 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001610 dwc3_ep0_out_start(dwc);
1611
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001612 dwc3_gadget_enable_irq(dwc);
1613
Felipe Balbi72246da2011-08-19 18:10:58 +03001614 spin_unlock_irqrestore(&dwc->lock, flags);
1615
1616 return 0;
1617
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001618err3:
Felipe Balbi72246da2011-08-19 18:10:58 +03001619 __dwc3_gadget_ep_disable(dwc->eps[0]);
1620
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001621err2:
Felipe Balbicdcedd62013-07-15 12:36:35 +03001622 dwc->gadget_driver = NULL;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001623
1624err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001625 spin_unlock_irqrestore(&dwc->lock, flags);
1626
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001627 free_irq(irq, dwc);
1628
1629err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001630 return ret;
1631}
1632
1633static int dwc3_gadget_stop(struct usb_gadget *g,
1634 struct usb_gadget_driver *driver)
1635{
1636 struct dwc3 *dwc = gadget_to_dwc(g);
1637 unsigned long flags;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001638 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001639
1640 spin_lock_irqsave(&dwc->lock, flags);
1641
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001642 dwc3_gadget_disable_irq(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001643 __dwc3_gadget_ep_disable(dwc->eps[0]);
1644 __dwc3_gadget_ep_disable(dwc->eps[1]);
1645
1646 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001647
1648 spin_unlock_irqrestore(&dwc->lock, flags);
1649
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001650 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1651 free_irq(irq, dwc);
1652
Felipe Balbi72246da2011-08-19 18:10:58 +03001653 return 0;
1654}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001655
Felipe Balbi72246da2011-08-19 18:10:58 +03001656static const struct usb_gadget_ops dwc3_gadget_ops = {
1657 .get_frame = dwc3_gadget_get_frame,
1658 .wakeup = dwc3_gadget_wakeup,
1659 .set_selfpowered = dwc3_gadget_set_selfpowered,
1660 .pullup = dwc3_gadget_pullup,
1661 .udc_start = dwc3_gadget_start,
1662 .udc_stop = dwc3_gadget_stop,
1663};
1664
1665/* -------------------------------------------------------------------------- */
1666
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001667static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1668 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001669{
1670 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001671 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001672
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001673 for (i = 0; i < num; i++) {
1674 u8 epnum = (i << 1) | (!!direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001675
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001677 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001678 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001679
1680 dep->dwc = dwc;
1681 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001682 dep->direction = !!direction;
Felipe Balbi72246da2011-08-19 18:10:58 +03001683 dwc->eps[epnum] = dep;
1684
1685 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1686 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001687
Felipe Balbi72246da2011-08-19 18:10:58 +03001688 dep->endpoint.name = dep->name;
Felipe Balbi72246da2011-08-19 18:10:58 +03001689
Felipe Balbi653df352013-07-12 19:11:57 +03001690 dev_vdbg(dwc->dev, "initializing %s\n", dep->name);
1691
Felipe Balbi72246da2011-08-19 18:10:58 +03001692 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001693 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301694 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001695 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1696 if (!epnum)
1697 dwc->gadget.ep0 = &dep->endpoint;
1698 } else {
1699 int ret;
1700
Robert Baldygae117e742013-12-13 12:23:38 +01001701 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001702 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001703 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1704 list_add_tail(&dep->endpoint.ep_list,
1705 &dwc->gadget.ep_list);
1706
1707 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001708 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001709 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001710 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001711
Felipe Balbi72246da2011-08-19 18:10:58 +03001712 INIT_LIST_HEAD(&dep->request_list);
1713 INIT_LIST_HEAD(&dep->req_queued);
1714 }
1715
1716 return 0;
1717}
1718
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001719static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1720{
1721 int ret;
1722
1723 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1724
1725 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1726 if (ret < 0) {
1727 dev_vdbg(dwc->dev, "failed to allocate OUT endpoints\n");
1728 return ret;
1729 }
1730
1731 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1732 if (ret < 0) {
1733 dev_vdbg(dwc->dev, "failed to allocate IN endpoints\n");
1734 return ret;
1735 }
1736
1737 return 0;
1738}
1739
Felipe Balbi72246da2011-08-19 18:10:58 +03001740static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1741{
1742 struct dwc3_ep *dep;
1743 u8 epnum;
1744
1745 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1746 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001747 if (!dep)
1748 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301749 /*
1750 * Physical endpoints 0 and 1 are special; they form the
1751 * bi-directional USB endpoint 0.
1752 *
1753 * For those two physical endpoints, we don't allocate a TRB
1754 * pool nor do we add them the endpoints list. Due to that, we
1755 * shouldn't do these two operations otherwise we would end up
1756 * with all sorts of bugs when removing dwc3.ko.
1757 */
1758 if (epnum != 0 && epnum != 1) {
1759 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001760 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301761 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001762
1763 kfree(dep);
1764 }
1765}
1766
Felipe Balbi72246da2011-08-19 18:10:58 +03001767/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001768
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301769static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1770 struct dwc3_request *req, struct dwc3_trb *trb,
1771 const struct dwc3_event_depevt *event, int status)
1772{
1773 unsigned int count;
1774 unsigned int s_pkt = 0;
1775 unsigned int trb_status;
1776
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001777 trace_dwc3_complete_trb(dep, trb);
1778
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301779 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1780 /*
1781 * We continue despite the error. There is not much we
1782 * can do. If we don't clean it up we loop forever. If
1783 * we skip the TRB then it gets overwritten after a
1784 * while since we use them in a ring buffer. A BUG()
1785 * would help. Lets hope that if this occurs, someone
1786 * fixes the root cause instead of looking away :)
1787 */
1788 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1789 dep->name, trb);
1790 count = trb->size & DWC3_TRB_SIZE_MASK;
1791
1792 if (dep->direction) {
1793 if (count) {
1794 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1795 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1796 dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
1797 dep->name);
1798 /*
1799 * If missed isoc occurred and there is
1800 * no request queued then issue END
1801 * TRANSFER, so that core generates
1802 * next xfernotready and we will issue
1803 * a fresh START TRANSFER.
1804 * If there are still queued request
1805 * then wait, do not issue either END
1806 * or UPDATE TRANSFER, just attach next
1807 * request in request_list during
1808 * giveback.If any future queued request
1809 * is successfully transferred then we
1810 * will issue UPDATE TRANSFER for all
1811 * request in the request_list.
1812 */
1813 dep->flags |= DWC3_EP_MISSED_ISOC;
1814 } else {
1815 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1816 dep->name);
1817 status = -ECONNRESET;
1818 }
1819 } else {
1820 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1821 }
1822 } else {
1823 if (count && (event->status & DEPEVT_STATUS_SHORT))
1824 s_pkt = 1;
1825 }
1826
1827 /*
1828 * We assume here we will always receive the entire data block
1829 * which we should receive. Meaning, if we program RX to
1830 * receive 4K but we receive only 2K, we assume that's all we
1831 * should receive and we simply bounce the request back to the
1832 * gadget driver for further processing.
1833 */
1834 req->request.actual += req->request.length - count;
1835 if (s_pkt)
1836 return 1;
1837 if ((event->status & DEPEVT_STATUS_LST) &&
1838 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1839 DWC3_TRB_CTRL_HWO)))
1840 return 1;
1841 if ((event->status & DEPEVT_STATUS_IOC) &&
1842 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1843 return 1;
1844 return 0;
1845}
1846
Felipe Balbi72246da2011-08-19 18:10:58 +03001847static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1848 const struct dwc3_event_depevt *event, int status)
1849{
1850 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001851 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301852 unsigned int slot;
1853 unsigned int i;
1854 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001855
1856 do {
1857 req = next_request(&dep->req_queued);
Sebastian Andrzej Siewiord39ee7b2011-11-03 10:32:20 +01001858 if (!req) {
1859 WARN_ON_ONCE(1);
1860 return 1;
1861 }
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301862 i = 0;
1863 do {
1864 slot = req->start_slot + i;
1865 if ((slot == DWC3_TRB_NUM - 1) &&
1866 usb_endpoint_xfer_isoc(dep->endpoint.desc))
1867 slot++;
1868 slot %= DWC3_TRB_NUM;
1869 trb = &dep->trb_pool[slot];
Felipe Balbi72246da2011-08-19 18:10:58 +03001870
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301871 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1872 event, status);
1873 if (ret)
1874 break;
1875 }while (++i < req->request.num_mapped_sgs);
Felipe Balbi72246da2011-08-19 18:10:58 +03001876
Felipe Balbi72246da2011-08-19 18:10:58 +03001877 dwc3_gadget_giveback(dep, req, status);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301878
1879 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001880 break;
1881 } while (1);
1882
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301883 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1884 list_empty(&dep->req_queued)) {
1885 if (list_empty(&dep->request_list)) {
1886 /*
1887 * If there is no entry in request list then do
1888 * not issue END TRANSFER now. Just set PENDING
1889 * flag, so that END TRANSFER is issued when an
1890 * entry is added into request list.
1891 */
1892 dep->flags = DWC3_EP_PENDING_REQUEST;
1893 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001894 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301895 dep->flags = DWC3_EP_ENABLED;
1896 }
Pratyush Anand7efea862013-01-14 15:59:32 +05301897 return 1;
1898 }
1899
Felipe Balbi72246da2011-08-19 18:10:58 +03001900 return 1;
1901}
1902
1903static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09001904 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03001905{
1906 unsigned status = 0;
1907 int clean_busy;
1908
1909 if (event->status & DEPEVT_STATUS_BUSERR)
1910 status = -ECONNRESET;
1911
Paul Zimmerman1d046792012-02-15 18:56:56 -08001912 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001913 if (clean_busy)
Felipe Balbi72246da2011-08-19 18:10:58 +03001914 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03001915
1916 /*
1917 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1918 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1919 */
1920 if (dwc->revision < DWC3_REVISION_183A) {
1921 u32 reg;
1922 int i;
1923
1924 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05001925 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03001926
1927 if (!(dep->flags & DWC3_EP_ENABLED))
1928 continue;
1929
1930 if (!list_empty(&dep->req_queued))
1931 return;
1932 }
1933
1934 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1935 reg |= dwc->u1u2;
1936 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1937
1938 dwc->u1u2 = 0;
1939 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001940}
1941
Felipe Balbi72246da2011-08-19 18:10:58 +03001942static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1943 const struct dwc3_event_depevt *event)
1944{
1945 struct dwc3_ep *dep;
1946 u8 epnum = event->endpoint_number;
1947
1948 dep = dwc->eps[epnum];
1949
Felipe Balbi3336abb2012-06-06 09:19:35 +03001950 if (!(dep->flags & DWC3_EP_ENABLED))
1951 return;
1952
Felipe Balbi72246da2011-08-19 18:10:58 +03001953 if (epnum == 0 || epnum == 1) {
1954 dwc3_ep0_interrupt(dwc, event);
1955 return;
1956 }
1957
1958 switch (event->endpoint_event) {
1959 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03001960 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001961
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001962 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001963 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1964 dep->name);
1965 return;
1966 }
1967
Jingoo Han029d97f2014-07-04 15:00:51 +09001968 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001969 break;
1970 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09001971 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001972 break;
1973 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001974 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001975 dwc3_gadget_start_isoc(dwc, dep, event);
1976 } else {
1977 int ret;
1978
1979 dev_vdbg(dwc->dev, "%s: reason %s\n",
Felipe Balbi40aa41f2012-01-18 17:06:03 +02001980 dep->name, event->status &
1981 DEPEVT_STATUS_TRANSFER_ACTIVE
Felipe Balbi72246da2011-08-19 18:10:58 +03001982 ? "Transfer Active"
1983 : "Transfer Not Active");
1984
1985 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1986 if (!ret || ret == -EBUSY)
1987 return;
1988
1989 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1990 dep->name);
1991 }
1992
1993 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03001994 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001995 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03001996 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
1997 dep->name);
1998 return;
1999 }
2000
2001 switch (event->status) {
2002 case DEPEVT_STREAMEVT_FOUND:
2003 dev_vdbg(dwc->dev, "Stream %d found and started\n",
2004 event->parameters);
2005
2006 break;
2007 case DEPEVT_STREAMEVT_NOTFOUND:
2008 /* FALLTHROUGH */
2009 default:
2010 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
2011 }
2012 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002013 case DWC3_DEPEVT_RXTXFIFOEVT:
2014 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
2015 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002016 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbiea53b882012-02-17 12:10:04 +02002017 dev_vdbg(dwc->dev, "Endpoint Command Complete\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002018 break;
2019 }
2020}
2021
2022static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2023{
2024 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2025 spin_unlock(&dwc->lock);
2026 dwc->gadget_driver->disconnect(&dwc->gadget);
2027 spin_lock(&dwc->lock);
2028 }
2029}
2030
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002031static void dwc3_suspend_gadget(struct dwc3 *dwc)
2032{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002033 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002034 spin_unlock(&dwc->lock);
2035 dwc->gadget_driver->suspend(&dwc->gadget);
2036 spin_lock(&dwc->lock);
2037 }
2038}
2039
2040static void dwc3_resume_gadget(struct dwc3 *dwc)
2041{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002042 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002043 spin_unlock(&dwc->lock);
2044 dwc->gadget_driver->resume(&dwc->gadget);
2045 spin_lock(&dwc->lock);
2046 }
2047}
2048
Paul Zimmermanb992e682012-04-27 14:17:35 +03002049static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002050{
2051 struct dwc3_ep *dep;
2052 struct dwc3_gadget_ep_cmd_params params;
2053 u32 cmd;
2054 int ret;
2055
2056 dep = dwc->eps[epnum];
2057
Felipe Balbib4996a82012-06-06 12:04:13 +03002058 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302059 return;
2060
Pratyush Anand57911502012-07-06 15:19:10 +05302061 /*
2062 * NOTICE: We are violating what the Databook says about the
2063 * EndTransfer command. Ideally we would _always_ wait for the
2064 * EndTransfer Command Completion IRQ, but that's causing too
2065 * much trouble synchronizing between us and gadget driver.
2066 *
2067 * We have discussed this with the IP Provider and it was
2068 * suggested to giveback all requests here, but give HW some
2069 * extra time to synchronize with the interconnect. We're using
2070 * an arbitraty 100us delay for that.
2071 *
2072 * Note also that a similar handling was tested by Synopsys
2073 * (thanks a lot Paul) and nothing bad has come out of it.
2074 * In short, what we're doing is:
2075 *
2076 * - Issue EndTransfer WITH CMDIOC bit set
2077 * - Wait 100us
2078 */
2079
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302080 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002081 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2082 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002083 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302084 memset(&params, 0, sizeof(params));
2085 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2086 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002087 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002088 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302089 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002090}
2091
2092static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2093{
2094 u32 epnum;
2095
2096 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2097 struct dwc3_ep *dep;
2098
2099 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002100 if (!dep)
2101 continue;
2102
Felipe Balbi72246da2011-08-19 18:10:58 +03002103 if (!(dep->flags & DWC3_EP_ENABLED))
2104 continue;
2105
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002106 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002107 }
2108}
2109
2110static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2111{
2112 u32 epnum;
2113
2114 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2115 struct dwc3_ep *dep;
2116 struct dwc3_gadget_ep_cmd_params params;
2117 int ret;
2118
2119 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002120 if (!dep)
2121 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002122
2123 if (!(dep->flags & DWC3_EP_STALL))
2124 continue;
2125
2126 dep->flags &= ~DWC3_EP_STALL;
2127
2128 memset(&params, 0, sizeof(params));
2129 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
2130 DWC3_DEPCMD_CLEARSTALL, &params);
2131 WARN_ON_ONCE(ret);
2132 }
2133}
2134
2135static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2136{
Felipe Balbic4430a22012-05-24 10:30:01 +03002137 int reg;
2138
Felipe Balbi72246da2011-08-19 18:10:58 +03002139 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2140 reg &= ~DWC3_DCTL_INITU1ENA;
2141 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2142
2143 reg &= ~DWC3_DCTL_INITU2ENA;
2144 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002145
Felipe Balbi72246da2011-08-19 18:10:58 +03002146 dwc3_disconnect_gadget(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002147 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002148
2149 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002150 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002151 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbi72246da2011-08-19 18:10:58 +03002152}
2153
Felipe Balbi72246da2011-08-19 18:10:58 +03002154static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2155{
2156 u32 reg;
2157
Felipe Balbidf62df52011-10-14 15:11:49 +03002158 /*
2159 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2160 * would cause a missing Disconnect Event if there's a
2161 * pending Setup Packet in the FIFO.
2162 *
2163 * There's no suggested workaround on the official Bug
2164 * report, which states that "unless the driver/application
2165 * is doing any special handling of a disconnect event,
2166 * there is no functional issue".
2167 *
2168 * Unfortunately, it turns out that we _do_ some special
2169 * handling of a disconnect event, namely complete all
2170 * pending transfers, notify gadget driver of the
2171 * disconnection, and so on.
2172 *
2173 * Our suggested workaround is to follow the Disconnect
2174 * Event steps here, instead, based on a setup_packet_pending
2175 * flag. Such flag gets set whenever we have a XferNotReady
2176 * event on EP0 and gets cleared on XferComplete for the
2177 * same endpoint.
2178 *
2179 * Refers to:
2180 *
2181 * STAR#9000466709: RTL: Device : Disconnect event not
2182 * generated if setup packet pending in FIFO
2183 */
2184 if (dwc->revision < DWC3_REVISION_188A) {
2185 if (dwc->setup_packet_pending)
2186 dwc3_gadget_disconnect_interrupt(dwc);
2187 }
2188
Felipe Balbi961906e2011-12-20 15:37:21 +02002189 /* after reset -> Default State */
Felipe Balbi14cd5922011-12-19 13:01:52 +02002190 usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
Felipe Balbi961906e2011-12-20 15:37:21 +02002191
Felipe Balbi72246da2011-08-19 18:10:58 +03002192 if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
2193 dwc3_disconnect_gadget(dwc);
2194
2195 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2196 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2197 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002198 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002199
2200 dwc3_stop_active_transfers(dwc);
2201 dwc3_clear_stall_all_ep(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002202 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002203
2204 /* Reset device address to zero */
2205 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2206 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2207 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002208}
2209
2210static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2211{
2212 u32 reg;
2213 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2214
2215 /*
2216 * We change the clock only at SS but I dunno why I would want to do
2217 * this. Maybe it becomes part of the power saving plan.
2218 */
2219
2220 if (speed != DWC3_DSTS_SUPERSPEED)
2221 return;
2222
2223 /*
2224 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2225 * each time on Connect Done.
2226 */
2227 if (!usb30_clock)
2228 return;
2229
2230 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2231 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2232 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2233}
2234
Felipe Balbi72246da2011-08-19 18:10:58 +03002235static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2236{
Felipe Balbi72246da2011-08-19 18:10:58 +03002237 struct dwc3_ep *dep;
2238 int ret;
2239 u32 reg;
2240 u8 speed;
2241
Felipe Balbi72246da2011-08-19 18:10:58 +03002242 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2243 speed = reg & DWC3_DSTS_CONNECTSPD;
2244 dwc->speed = speed;
2245
2246 dwc3_update_ram_clk_sel(dwc, speed);
2247
2248 switch (speed) {
2249 case DWC3_DCFG_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002250 /*
2251 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2252 * would cause a missing USB3 Reset event.
2253 *
2254 * In such situations, we should force a USB3 Reset
2255 * event by calling our dwc3_gadget_reset_interrupt()
2256 * routine.
2257 *
2258 * Refers to:
2259 *
2260 * STAR#9000483510: RTL: SS : USB3 reset event may
2261 * not be generated always when the link enters poll
2262 */
2263 if (dwc->revision < DWC3_REVISION_190A)
2264 dwc3_gadget_reset_interrupt(dwc);
2265
Felipe Balbi72246da2011-08-19 18:10:58 +03002266 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2267 dwc->gadget.ep0->maxpacket = 512;
2268 dwc->gadget.speed = USB_SPEED_SUPER;
2269 break;
2270 case DWC3_DCFG_HIGHSPEED:
2271 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2272 dwc->gadget.ep0->maxpacket = 64;
2273 dwc->gadget.speed = USB_SPEED_HIGH;
2274 break;
2275 case DWC3_DCFG_FULLSPEED2:
2276 case DWC3_DCFG_FULLSPEED1:
2277 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2278 dwc->gadget.ep0->maxpacket = 64;
2279 dwc->gadget.speed = USB_SPEED_FULL;
2280 break;
2281 case DWC3_DCFG_LOWSPEED:
2282 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2283 dwc->gadget.ep0->maxpacket = 8;
2284 dwc->gadget.speed = USB_SPEED_LOW;
2285 break;
2286 }
2287
Pratyush Anand2b758352013-01-14 15:59:31 +05302288 /* Enable USB2 LPM Capability */
2289
2290 if ((dwc->revision > DWC3_REVISION_194A)
2291 && (speed != DWC3_DCFG_SUPERSPEED)) {
2292 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2293 reg |= DWC3_DCFG_LPM_CAP;
2294 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2295
2296 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2297 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2298
Felipe Balbi1a947742013-01-24 11:56:11 +02002299 /*
2300 * TODO: This should be configurable. For now using
2301 * maximum allowed HIRD threshold value of 0b1100
2302 */
2303 reg |= DWC3_DCTL_HIRD_THRES(12);
Pratyush Anand2b758352013-01-14 15:59:31 +05302304
2305 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002306 } else {
2307 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2308 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2309 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302310 }
2311
Felipe Balbi72246da2011-08-19 18:10:58 +03002312 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002313 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2314 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002315 if (ret) {
2316 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2317 return;
2318 }
2319
2320 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002321 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2322 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002323 if (ret) {
2324 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2325 return;
2326 }
2327
2328 /*
2329 * Configure PHY via GUSB3PIPECTLn if required.
2330 *
2331 * Update GTXFIFOSIZn
2332 *
2333 * In both cases reset values should be sufficient.
2334 */
2335}
2336
2337static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2338{
Felipe Balbi72246da2011-08-19 18:10:58 +03002339 /*
2340 * TODO take core out of low power mode when that's
2341 * implemented.
2342 */
2343
2344 dwc->gadget_driver->resume(&dwc->gadget);
2345}
2346
2347static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2348 unsigned int evtinfo)
2349{
Felipe Balbifae2b902011-10-14 13:00:30 +03002350 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002351 unsigned int pwropt;
2352
2353 /*
2354 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2355 * Hibernation mode enabled which would show up when device detects
2356 * host-initiated U3 exit.
2357 *
2358 * In that case, device will generate a Link State Change Interrupt
2359 * from U3 to RESUME which is only necessary if Hibernation is
2360 * configured in.
2361 *
2362 * There are no functional changes due to such spurious event and we
2363 * just need to ignore it.
2364 *
2365 * Refers to:
2366 *
2367 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2368 * operational mode
2369 */
2370 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2371 if ((dwc->revision < DWC3_REVISION_250A) &&
2372 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2373 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2374 (next == DWC3_LINK_STATE_RESUME)) {
2375 dev_vdbg(dwc->dev, "ignoring transition U3 -> Resume\n");
2376 return;
2377 }
2378 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002379
2380 /*
2381 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2382 * on the link partner, the USB session might do multiple entry/exit
2383 * of low power states before a transfer takes place.
2384 *
2385 * Due to this problem, we might experience lower throughput. The
2386 * suggested workaround is to disable DCTL[12:9] bits if we're
2387 * transitioning from U1/U2 to U0 and enable those bits again
2388 * after a transfer completes and there are no pending transfers
2389 * on any of the enabled endpoints.
2390 *
2391 * This is the first half of that workaround.
2392 *
2393 * Refers to:
2394 *
2395 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2396 * core send LGO_Ux entering U0
2397 */
2398 if (dwc->revision < DWC3_REVISION_183A) {
2399 if (next == DWC3_LINK_STATE_U0) {
2400 u32 u1u2;
2401 u32 reg;
2402
2403 switch (dwc->link_state) {
2404 case DWC3_LINK_STATE_U1:
2405 case DWC3_LINK_STATE_U2:
2406 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2407 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2408 | DWC3_DCTL_ACCEPTU2ENA
2409 | DWC3_DCTL_INITU1ENA
2410 | DWC3_DCTL_ACCEPTU1ENA);
2411
2412 if (!dwc->u1u2)
2413 dwc->u1u2 = reg & u1u2;
2414
2415 reg &= ~u1u2;
2416
2417 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2418 break;
2419 default:
2420 /* do nothing */
2421 break;
2422 }
2423 }
2424 }
2425
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002426 switch (next) {
2427 case DWC3_LINK_STATE_U1:
2428 if (dwc->speed == USB_SPEED_SUPER)
2429 dwc3_suspend_gadget(dwc);
2430 break;
2431 case DWC3_LINK_STATE_U2:
2432 case DWC3_LINK_STATE_U3:
2433 dwc3_suspend_gadget(dwc);
2434 break;
2435 case DWC3_LINK_STATE_RESUME:
2436 dwc3_resume_gadget(dwc);
2437 break;
2438 default:
2439 /* do nothing */
2440 break;
2441 }
2442
Felipe Balbie57ebc12014-04-22 13:20:12 -05002443 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002444}
2445
Felipe Balbie1dadd32014-02-25 14:47:54 -06002446static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2447 unsigned int evtinfo)
2448{
2449 unsigned int is_ss = evtinfo & BIT(4);
2450
2451 /**
2452 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2453 * have a known issue which can cause USB CV TD.9.23 to fail
2454 * randomly.
2455 *
2456 * Because of this issue, core could generate bogus hibernation
2457 * events which SW needs to ignore.
2458 *
2459 * Refers to:
2460 *
2461 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2462 * Device Fallback from SuperSpeed
2463 */
2464 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2465 return;
2466
2467 /* enter hibernation here */
2468}
2469
Felipe Balbi72246da2011-08-19 18:10:58 +03002470static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2471 const struct dwc3_event_devt *event)
2472{
2473 switch (event->type) {
2474 case DWC3_DEVICE_EVENT_DISCONNECT:
2475 dwc3_gadget_disconnect_interrupt(dwc);
2476 break;
2477 case DWC3_DEVICE_EVENT_RESET:
2478 dwc3_gadget_reset_interrupt(dwc);
2479 break;
2480 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2481 dwc3_gadget_conndone_interrupt(dwc);
2482 break;
2483 case DWC3_DEVICE_EVENT_WAKEUP:
2484 dwc3_gadget_wakeup_interrupt(dwc);
2485 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002486 case DWC3_DEVICE_EVENT_HIBER_REQ:
2487 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2488 "unexpected hibernation event\n"))
2489 break;
2490
2491 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2492 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002493 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2494 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2495 break;
2496 case DWC3_DEVICE_EVENT_EOPF:
2497 dev_vdbg(dwc->dev, "End of Periodic Frame\n");
2498 break;
2499 case DWC3_DEVICE_EVENT_SOF:
2500 dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
2501 break;
2502 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2503 dev_vdbg(dwc->dev, "Erratic Error\n");
2504 break;
2505 case DWC3_DEVICE_EVENT_CMD_CMPL:
2506 dev_vdbg(dwc->dev, "Command Complete\n");
2507 break;
2508 case DWC3_DEVICE_EVENT_OVERFLOW:
2509 dev_vdbg(dwc->dev, "Overflow\n");
2510 break;
2511 default:
2512 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2513 }
2514}
2515
2516static void dwc3_process_event_entry(struct dwc3 *dwc,
2517 const union dwc3_event *event)
2518{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002519 trace_dwc3_event(event->raw);
2520
Felipe Balbi72246da2011-08-19 18:10:58 +03002521 /* Endpoint IRQ, handle it and return early */
2522 if (event->type.is_devspec == 0) {
2523 /* depevt */
2524 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2525 }
2526
2527 switch (event->type.type) {
2528 case DWC3_EVENT_TYPE_DEV:
2529 dwc3_gadget_interrupt(dwc, &event->devt);
2530 break;
2531 /* REVISIT what to do with Carkit and I2C events ? */
2532 default:
2533 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2534 }
2535}
2536
Felipe Balbif42f2442013-06-12 21:25:08 +03002537static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2538{
2539 struct dwc3_event_buffer *evt;
2540 irqreturn_t ret = IRQ_NONE;
2541 int left;
2542 u32 reg;
2543
2544 evt = dwc->ev_buffs[buf];
2545 left = evt->count;
2546
2547 if (!(evt->flags & DWC3_EVENT_PENDING))
2548 return IRQ_NONE;
2549
2550 while (left > 0) {
2551 union dwc3_event event;
2552
2553 event.raw = *(u32 *) (evt->buf + evt->lpos);
2554
2555 dwc3_process_event_entry(dwc, &event);
2556
2557 /*
2558 * FIXME we wrap around correctly to the next entry as
2559 * almost all entries are 4 bytes in size. There is one
2560 * entry which has 12 bytes which is a regular entry
2561 * followed by 8 bytes data. ATM I don't know how
2562 * things are organized if we get next to the a
2563 * boundary so I worry about that once we try to handle
2564 * that.
2565 */
2566 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2567 left -= 4;
2568
2569 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2570 }
2571
2572 evt->count = 0;
2573 evt->flags &= ~DWC3_EVENT_PENDING;
2574 ret = IRQ_HANDLED;
2575
2576 /* Unmask interrupt */
2577 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2578 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2579 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2580
2581 return ret;
2582}
2583
Felipe Balbib15a7622011-06-30 16:57:15 +03002584static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
2585{
2586 struct dwc3 *dwc = _dwc;
2587 unsigned long flags;
2588 irqreturn_t ret = IRQ_NONE;
2589 int i;
2590
2591 spin_lock_irqsave(&dwc->lock, flags);
2592
Felipe Balbif42f2442013-06-12 21:25:08 +03002593 for (i = 0; i < dwc->num_event_buffers; i++)
2594 ret |= dwc3_process_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002595
2596 spin_unlock_irqrestore(&dwc->lock, flags);
2597
2598 return ret;
2599}
2600
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002601static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
Felipe Balbi72246da2011-08-19 18:10:58 +03002602{
2603 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002604 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002605 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002606
Felipe Balbib15a7622011-06-30 16:57:15 +03002607 evt = dwc->ev_buffs[buf];
2608
Felipe Balbi72246da2011-08-19 18:10:58 +03002609 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2610 count &= DWC3_GEVNTCOUNT_MASK;
2611 if (!count)
2612 return IRQ_NONE;
2613
Felipe Balbib15a7622011-06-30 16:57:15 +03002614 evt->count = count;
2615 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002616
Felipe Balbie8adfc32013-06-12 21:11:14 +03002617 /* Mask interrupt */
2618 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2619 reg |= DWC3_GEVNTSIZ_INTMASK;
2620 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2621
Felipe Balbib15a7622011-06-30 16:57:15 +03002622 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002623}
2624
2625static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2626{
2627 struct dwc3 *dwc = _dwc;
2628 int i;
2629 irqreturn_t ret = IRQ_NONE;
2630
2631 spin_lock(&dwc->lock);
2632
Felipe Balbi9f622b22011-10-12 10:31:04 +03002633 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002634 irqreturn_t status;
2635
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002636 status = dwc3_check_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002637 if (status == IRQ_WAKE_THREAD)
Felipe Balbi72246da2011-08-19 18:10:58 +03002638 ret = status;
2639 }
2640
2641 spin_unlock(&dwc->lock);
2642
2643 return ret;
2644}
2645
2646/**
2647 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002648 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002649 *
2650 * Returns 0 on success otherwise negative errno.
2651 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002652int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002653{
Felipe Balbi72246da2011-08-19 18:10:58 +03002654 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002655
2656 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2657 &dwc->ctrl_req_addr, GFP_KERNEL);
2658 if (!dwc->ctrl_req) {
2659 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2660 ret = -ENOMEM;
2661 goto err0;
2662 }
2663
2664 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2665 &dwc->ep0_trb_addr, GFP_KERNEL);
2666 if (!dwc->ep0_trb) {
2667 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2668 ret = -ENOMEM;
2669 goto err1;
2670 }
2671
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002672 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002673 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002674 ret = -ENOMEM;
2675 goto err2;
2676 }
2677
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002678 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002679 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2680 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002681 if (!dwc->ep0_bounce) {
2682 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2683 ret = -ENOMEM;
2684 goto err3;
2685 }
2686
Felipe Balbi72246da2011-08-19 18:10:58 +03002687 dwc->gadget.ops = &dwc3_gadget_ops;
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01002688 dwc->gadget.max_speed = USB_SPEED_SUPER;
Felipe Balbi72246da2011-08-19 18:10:58 +03002689 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002690 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002691 dwc->gadget.name = "dwc3-gadget";
2692
2693 /*
David Cohena4b9d942013-12-09 15:55:38 -08002694 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2695 * on ep out.
2696 */
2697 dwc->gadget.quirk_ep_out_aligned_size = true;
2698
2699 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002700 * REVISIT: Here we should clear all pending IRQs to be
2701 * sure we're starting from a well known location.
2702 */
2703
2704 ret = dwc3_gadget_init_endpoints(dwc);
2705 if (ret)
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002706 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002707
Felipe Balbi72246da2011-08-19 18:10:58 +03002708 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2709 if (ret) {
2710 dev_err(dwc->dev, "failed to register udc\n");
David Cohene1f80462013-09-11 17:42:47 -07002711 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002712 }
2713
2714 return 0;
2715
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002716err4:
David Cohene1f80462013-09-11 17:42:47 -07002717 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002718 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2719 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002720
Felipe Balbi72246da2011-08-19 18:10:58 +03002721err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002722 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002723
2724err2:
2725 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2726 dwc->ep0_trb, dwc->ep0_trb_addr);
2727
2728err1:
2729 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2730 dwc->ctrl_req, dwc->ctrl_req_addr);
2731
2732err0:
2733 return ret;
2734}
2735
Felipe Balbi7415f172012-04-30 14:56:33 +03002736/* -------------------------------------------------------------------------- */
2737
Felipe Balbi72246da2011-08-19 18:10:58 +03002738void dwc3_gadget_exit(struct dwc3 *dwc)
2739{
Felipe Balbi72246da2011-08-19 18:10:58 +03002740 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002741
Felipe Balbi72246da2011-08-19 18:10:58 +03002742 dwc3_gadget_free_endpoints(dwc);
2743
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002744 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2745 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002746
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002747 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002748
2749 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2750 dwc->ep0_trb, dwc->ep0_trb_addr);
2751
2752 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2753 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03002754}
Felipe Balbi7415f172012-04-30 14:56:33 +03002755
Felipe Balbi0b0231a2014-10-07 10:19:23 -05002756int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03002757{
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002758 if (dwc->pullups_connected) {
Felipe Balbi7415f172012-04-30 14:56:33 +03002759 dwc3_gadget_disable_irq(dwc);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002760 dwc3_gadget_run_stop(dwc, true, true);
2761 }
Felipe Balbi7415f172012-04-30 14:56:33 +03002762
Felipe Balbi7415f172012-04-30 14:56:33 +03002763 __dwc3_gadget_ep_disable(dwc->eps[0]);
2764 __dwc3_gadget_ep_disable(dwc->eps[1]);
2765
2766 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2767
2768 return 0;
2769}
2770
2771int dwc3_gadget_resume(struct dwc3 *dwc)
2772{
2773 struct dwc3_ep *dep;
2774 int ret;
2775
2776 /* Start with SuperSpeed Default */
2777 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2778
2779 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002780 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2781 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002782 if (ret)
2783 goto err0;
2784
2785 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002786 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2787 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002788 if (ret)
2789 goto err1;
2790
2791 /* begin to receive SETUP packets */
2792 dwc->ep0state = EP0_SETUP_PHASE;
2793 dwc3_ep0_out_start(dwc);
2794
2795 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2796
Felipe Balbi0b0231a2014-10-07 10:19:23 -05002797 if (dwc->pullups_connected) {
2798 dwc3_gadget_enable_irq(dwc);
2799 dwc3_gadget_run_stop(dwc, true, false);
2800 }
2801
Felipe Balbi7415f172012-04-30 14:56:33 +03002802 return 0;
2803
2804err1:
2805 __dwc3_gadget_ep_disable(dwc->eps[0]);
2806
2807err0:
2808 return ret;
2809}