blob: cf0cb35fa97287fe7cfa5c195b9fe76191f42234 [file] [log] [blame]
Sumit Semwalb7ee79a2011-01-24 06:21:54 +00001/*
2 * OMAP2plus display device setup / initialization.
3 *
4 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
5 * Senthilvadivu Guruswamy
6 * Sumit Semwal
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
Paul Gortmakerd44b28c2011-07-31 10:52:44 -040018#include <linux/string.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000019#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/io.h>
23#include <linux/clk.h>
24#include <linux/err.h>
Tony Lindgrendeee6d52011-12-06 17:50:42 +010025#include <linux/delay.h>
Tomi Valkeinendcdf4072013-03-18 15:50:25 +020026#include <linux/of.h>
27#include <linux/of_platform.h>
Tomi Valkeinen6a0e6b32013-12-19 12:34:19 +020028#include <linux/slab.h>
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000029
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030030#include <video/omapdss.h>
Tony Lindgren2a296c82012-10-02 17:41:35 -070031#include "omap_hwmod.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070032#include "omap_device.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070033#include "omap-pm.h"
Tony Lindgrendeee6d52011-12-06 17:50:42 +010034#include "common.h"
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000035
Tony Lindgrene4c060d2012-10-05 13:25:59 -070036#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080037#include "iomap.h"
Tomi Valkeinendc358352011-06-15 15:22:47 +030038#include "control.h"
Archit Tanejab923d402011-10-06 18:04:08 -060039#include "display.h"
Paul Walmsleyb13159a2012-10-29 20:57:44 -060040#include "prm.h"
Archit Tanejab923d402011-10-06 18:04:08 -060041
42#define DISPC_CONTROL 0x0040
43#define DISPC_CONTROL2 0x0238
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +053044#define DISPC_CONTROL3 0x0848
Archit Tanejab923d402011-10-06 18:04:08 -060045#define DISPC_IRQSTATUS 0x0018
46
47#define DSS_SYSCONFIG 0x10
48#define DSS_SYSSTATUS 0x14
49#define DSS_CONTROL 0x40
50#define DSS_SDI_CONTROL 0x44
51#define DSS_PLL_CONTROL 0x48
52
53#define LCD_EN_MASK (0x1 << 0)
54#define DIGIT_EN_MASK (0x1 << 1)
55
56#define FRAMEDONE_IRQ_SHIFT 0
57#define EVSYNC_EVEN_IRQ_SHIFT 2
58#define EVSYNC_ODD_IRQ_SHIFT 3
59#define FRAMEDONE2_IRQ_SHIFT 22
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +053060#define FRAMEDONE3_IRQ_SHIFT 30
Archit Tanejab923d402011-10-06 18:04:08 -060061#define FRAMEDONETV_IRQ_SHIFT 24
62
63/*
64 * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
65 * reset before deciding that something has gone wrong
66 */
67#define FRAMEDONE_IRQ_TIMEOUT 100
Tomi Valkeinendc358352011-06-15 15:22:47 +030068
Sumit Semwalb7ee79a2011-01-24 06:21:54 +000069static struct platform_device omap_display_device = {
70 .name = "omapdss",
71 .id = -1,
72 .dev = {
73 .platform_data = NULL,
74 },
75};
76
Archit Taneja179e0452011-04-18 09:32:13 +053077struct omap_dss_hwmod_data {
78 const char *oh_name;
79 const char *dev_name;
80 const int id;
81};
82
Andi Kleenbcad6dc2012-10-04 17:11:28 -070083static const struct omap_dss_hwmod_data omap2_dss_hwmod_data[] __initconst = {
Archit Taneja179e0452011-04-18 09:32:13 +053084 { "dss_core", "omapdss_dss", -1 },
85 { "dss_dispc", "omapdss_dispc", -1 },
86 { "dss_rfbi", "omapdss_rfbi", -1 },
87 { "dss_venc", "omapdss_venc", -1 },
88};
89
Andi Kleenbcad6dc2012-10-04 17:11:28 -070090static const struct omap_dss_hwmod_data omap3_dss_hwmod_data[] __initconst = {
Archit Taneja179e0452011-04-18 09:32:13 +053091 { "dss_core", "omapdss_dss", -1 },
92 { "dss_dispc", "omapdss_dispc", -1 },
93 { "dss_rfbi", "omapdss_rfbi", -1 },
94 { "dss_venc", "omapdss_venc", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +030095 { "dss_dsi1", "omapdss_dsi", 0 },
Archit Taneja179e0452011-04-18 09:32:13 +053096};
97
Andi Kleenbcad6dc2012-10-04 17:11:28 -070098static const struct omap_dss_hwmod_data omap4_dss_hwmod_data[] __initconst = {
Archit Taneja179e0452011-04-18 09:32:13 +053099 { "dss_core", "omapdss_dss", -1 },
100 { "dss_dispc", "omapdss_dispc", -1 },
101 { "dss_rfbi", "omapdss_rfbi", -1 },
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300102 { "dss_dsi1", "omapdss_dsi", 0 },
103 { "dss_dsi2", "omapdss_dsi", 1 },
Archit Taneja179e0452011-04-18 09:32:13 +0530104 { "dss_hdmi", "omapdss_hdmi", -1 },
105};
106
Tomi Valkeinen130f7692013-12-16 09:14:48 +0200107static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes)
108{
109 u32 enable_mask, enable_shift;
110 u32 pipd_mask, pipd_shift;
111 u32 reg;
112
113 if (dsi_id == 0) {
114 enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
115 enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
116 pipd_mask = OMAP4_DSI1_PIPD_MASK;
117 pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
118 } else if (dsi_id == 1) {
119 enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
120 enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
121 pipd_mask = OMAP4_DSI2_PIPD_MASK;
122 pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
123 } else {
124 return -ENODEV;
125 }
126
127 reg = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
128
129 reg &= ~enable_mask;
130 reg &= ~pipd_mask;
131
132 reg |= (lanes << enable_shift) & enable_mask;
133 reg |= (lanes << pipd_shift) & pipd_mask;
134
135 omap4_ctrl_pad_writel(reg, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY);
136
137 return 0;
138}
139
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700140static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300141{
Tomi Valkeinen130f7692013-12-16 09:14:48 +0200142 if (cpu_is_omap44xx())
143 return omap4_dsi_mux_pads(dsi_id, lane_mask);
144
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300145 return 0;
146}
147
Tomi Valkeinene8a30b22012-03-19 20:03:15 -0700148static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300149{
Tomi Valkeinen130f7692013-12-16 09:14:48 +0200150 if (cpu_is_omap44xx())
151 omap4_dsi_mux_pads(dsi_id, 0);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300152}
153
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200154static int omap_dss_set_min_bus_tput(struct device *dev, unsigned long tput)
155{
156 return omap_pm_set_min_bus_tput(dev, OCP_INITIATOR_AGENT, tput);
157}
158
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200159static struct platform_device *create_dss_pdev(const char *pdev_name,
160 int pdev_id, const char *oh_name, void *pdata, int pdata_len,
161 struct platform_device *parent)
162{
163 struct platform_device *pdev;
164 struct omap_device *od;
165 struct omap_hwmod *ohs[1];
166 struct omap_hwmod *oh;
167 int r;
168
169 oh = omap_hwmod_lookup(oh_name);
170 if (!oh) {
171 pr_err("Could not look up %s\n", oh_name);
172 r = -ENODEV;
173 goto err;
174 }
175
176 pdev = platform_device_alloc(pdev_name, pdev_id);
177 if (!pdev) {
178 pr_err("Could not create pdev for %s\n", pdev_name);
179 r = -ENOMEM;
180 goto err;
181 }
182
183 if (parent != NULL)
184 pdev->dev.parent = &parent->dev;
185
186 if (pdev->id != -1)
187 dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
188 else
189 dev_set_name(&pdev->dev, "%s", pdev->name);
190
191 ohs[0] = oh;
Paul Walmsleyc1d1cd52013-01-26 00:48:53 -0700192 od = omap_device_alloc(pdev, ohs, 1);
Wei Yongjun9ee67722012-10-08 14:32:49 -0700193 if (IS_ERR(od)) {
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200194 pr_err("Could not alloc omap_device for %s\n", pdev_name);
195 r = -ENOMEM;
196 goto err;
197 }
198
199 r = platform_device_add_data(pdev, pdata, pdata_len);
200 if (r) {
201 pr_err("Could not set pdata for %s\n", pdev_name);
202 goto err;
203 }
204
205 r = omap_device_register(pdev);
206 if (r) {
207 pr_err("Could not register omap_device for %s\n", pdev_name);
208 goto err;
209 }
210
211 return pdev;
212
213err:
214 return ERR_PTR(r);
215}
216
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200217static struct platform_device *create_simple_dss_pdev(const char *pdev_name,
218 int pdev_id, void *pdata, int pdata_len,
219 struct platform_device *parent)
220{
221 struct platform_device *pdev;
222 int r;
223
224 pdev = platform_device_alloc(pdev_name, pdev_id);
225 if (!pdev) {
226 pr_err("Could not create pdev for %s\n", pdev_name);
227 r = -ENOMEM;
228 goto err;
229 }
230
231 if (parent != NULL)
232 pdev->dev.parent = &parent->dev;
233
234 if (pdev->id != -1)
235 dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);
236 else
237 dev_set_name(&pdev->dev, "%s", pdev->name);
238
239 r = platform_device_add_data(pdev, pdata, pdata_len);
240 if (r) {
241 pr_err("Could not set pdata for %s\n", pdev_name);
242 goto err;
243 }
244
Tomi Valkeinenc3a21fc2012-06-05 13:17:32 +0300245 r = platform_device_add(pdev);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200246 if (r) {
Tomi Valkeinenc3a21fc2012-06-05 13:17:32 +0300247 pr_err("Could not register platform_device for %s\n", pdev_name);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200248 goto err;
249 }
250
251 return pdev;
252
253err:
254 return ERR_PTR(r);
255}
256
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300257static enum omapdss_version __init omap_display_get_version(void)
258{
259 if (cpu_is_omap24xx())
260 return OMAPDSS_VER_OMAP24xx;
261 else if (cpu_is_omap3630())
262 return OMAPDSS_VER_OMAP3630;
263 else if (cpu_is_omap34xx()) {
264 if (soc_is_am35xx()) {
265 return OMAPDSS_VER_AM35xx;
266 } else {
267 if (omap_rev() < OMAP3430_REV_ES3_0)
268 return OMAPDSS_VER_OMAP34xx_ES1;
269 else
270 return OMAPDSS_VER_OMAP34xx_ES3;
271 }
272 } else if (omap_rev() == OMAP4430_REV_ES1_0)
273 return OMAPDSS_VER_OMAP4430_ES1;
274 else if (omap_rev() == OMAP4430_REV_ES2_0 ||
275 omap_rev() == OMAP4430_REV_ES2_1 ||
276 omap_rev() == OMAP4430_REV_ES2_2)
277 return OMAPDSS_VER_OMAP4430_ES2;
278 else if (cpu_is_omap44xx())
279 return OMAPDSS_VER_OMAP4;
280 else if (soc_is_omap54xx())
281 return OMAPDSS_VER_OMAP5;
282 else
283 return OMAPDSS_VER_UNKNOWN;
284}
285
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000286int __init omap_display_init(struct omap_dss_board_info *board_data)
287{
288 int r = 0;
Kevin Hilman3528c582011-07-21 13:48:45 -0700289 struct platform_device *pdev;
Archit Taneja179e0452011-04-18 09:32:13 +0530290 int i, oh_count;
Archit Taneja179e0452011-04-18 09:32:13 +0530291 const struct omap_dss_hwmod_data *curr_dss_hwmod;
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200292 struct platform_device *dss_pdev;
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300293 enum omapdss_version ver;
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000294
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200295 /* create omapdss device */
296
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300297 ver = omap_display_get_version();
298
299 if (ver == OMAPDSS_VER_UNKNOWN) {
300 pr_err("DSS not supported on this SoC\n");
301 return -ENODEV;
302 }
303
304 board_data->version = ver;
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200305 board_data->dsi_enable_pads = omap_dsi_enable_pads;
306 board_data->dsi_disable_pads = omap_dsi_disable_pads;
307 board_data->get_context_loss_count = omap_pm_get_dev_context_loss_count;
308 board_data->set_min_bus_tput = omap_dss_set_min_bus_tput;
309
310 omap_display_device.dev.platform_data = board_data;
311
312 r = platform_device_register(&omap_display_device);
313 if (r < 0) {
314 pr_err("Unable to register omapdss device\n");
315 return r;
316 }
317
318 /* create devices for dss hwmods */
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000319
Archit Taneja179e0452011-04-18 09:32:13 +0530320 if (cpu_is_omap24xx()) {
321 curr_dss_hwmod = omap2_dss_hwmod_data;
322 oh_count = ARRAY_SIZE(omap2_dss_hwmod_data);
323 } else if (cpu_is_omap34xx()) {
324 curr_dss_hwmod = omap3_dss_hwmod_data;
325 oh_count = ARRAY_SIZE(omap3_dss_hwmod_data);
326 } else {
327 curr_dss_hwmod = omap4_dss_hwmod_data;
328 oh_count = ARRAY_SIZE(omap4_dss_hwmod_data);
329 }
Mayuresh Janorkar545376e2011-01-27 11:17:04 +0000330
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200331 /*
332 * First create the pdev for dss_core, which is used as a parent device
333 * by the other dss pdevs. Note: dss_core has to be the first item in
334 * the hwmod list.
335 */
336 dss_pdev = create_dss_pdev(curr_dss_hwmod[0].dev_name,
337 curr_dss_hwmod[0].id,
338 curr_dss_hwmod[0].oh_name,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200339 board_data, sizeof(*board_data),
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200340 NULL);
Semwal, Sumitfd4b34f2011-03-01 02:42:13 -0600341
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200342 if (IS_ERR(dss_pdev)) {
343 pr_err("Could not build omap_device for %s\n",
344 curr_dss_hwmod[0].oh_name);
345
346 return PTR_ERR(dss_pdev);
347 }
348
349 for (i = 1; i < oh_count; i++) {
350 pdev = create_dss_pdev(curr_dss_hwmod[i].dev_name,
351 curr_dss_hwmod[i].id,
352 curr_dss_hwmod[i].oh_name,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200353 board_data, sizeof(*board_data),
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200354 dss_pdev);
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000355
Tomi Valkeinen966eaed2012-02-17 17:15:58 +0200356 if (IS_ERR(pdev)) {
357 pr_err("Could not build omap_device for %s\n",
358 curr_dss_hwmod[i].oh_name);
359
360 return PTR_ERR(pdev);
361 }
Senthilvadivu Guruswamycf07f532011-01-24 06:21:56 +0000362 }
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000363
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200364 /* Create devices for DPI and SDI */
365
Tomi Valkeinen35f5df62013-08-29 16:06:27 +0300366 pdev = create_simple_dss_pdev("omapdss_dpi", 0,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200367 board_data, sizeof(*board_data), dss_pdev);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200368 if (IS_ERR(pdev)) {
369 pr_err("Could not build platform_device for omapdss_dpi\n");
370 return PTR_ERR(pdev);
371 }
372
373 if (cpu_is_omap34xx()) {
Tomi Valkeinen35f5df62013-08-29 16:06:27 +0300374 pdev = create_simple_dss_pdev("omapdss_sdi", 0,
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200375 board_data, sizeof(*board_data), dss_pdev);
Tomi Valkeinen53f576a2012-03-07 13:09:43 +0200376 if (IS_ERR(pdev)) {
377 pr_err("Could not build platform_device for omapdss_sdi\n");
378 return PTR_ERR(pdev);
379 }
380 }
381
Archit Taneja7a597432013-09-16 12:48:29 +0530382 /* create DRM device */
383 r = omap_init_drm();
384 if (r < 0) {
385 pr_err("Unable to register omapdrm device\n");
386 return r;
387 }
388
Archit Tanejafc8df752013-09-16 12:48:30 +0530389 /* create vrfb device */
390 r = omap_init_vrfb();
391 if (r < 0) {
392 pr_err("Unable to register omapvrfb device\n");
393 return r;
394 }
395
396 /* create FB device */
397 r = omap_init_fb();
398 if (r < 0) {
399 pr_err("Unable to register omapfb device\n");
400 return r;
401 }
402
Archit Taneja576e5bd2013-09-16 12:48:31 +0530403 /* create V4L2 display device */
404 r = omap_init_vout();
405 if (r < 0) {
406 pr_err("Unable to register omap_vout device\n");
407 return r;
408 }
409
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200410 return 0;
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000411}
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700412
Archit Tanejab923d402011-10-06 18:04:08 -0600413static void dispc_disable_outputs(void)
414{
415 u32 v, irq_mask = 0;
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530416 bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false;
Archit Tanejab923d402011-10-06 18:04:08 -0600417 int i;
418 struct omap_dss_dispc_dev_attr *da;
419 struct omap_hwmod *oh;
420
421 oh = omap_hwmod_lookup("dss_dispc");
422 if (!oh) {
423 WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
424 return;
425 }
426
427 if (!oh->dev_attr) {
428 pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
429 return;
430 }
431
432 da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
433
434 /* store value of LCDENABLE and DIGITENABLE bits */
435 v = omap_hwmod_read(oh, DISPC_CONTROL);
436 lcd_en = v & LCD_EN_MASK;
437 digit_en = v & DIGIT_EN_MASK;
438
439 /* store value of LCDENABLE for LCD2 */
440 if (da->manager_count > 2) {
441 v = omap_hwmod_read(oh, DISPC_CONTROL2);
442 lcd2_en = v & LCD_EN_MASK;
443 }
444
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530445 /* store value of LCDENABLE for LCD3 */
446 if (da->manager_count > 3) {
447 v = omap_hwmod_read(oh, DISPC_CONTROL3);
448 lcd3_en = v & LCD_EN_MASK;
449 }
450
451 if (!(lcd_en | digit_en | lcd2_en | lcd3_en))
Archit Tanejab923d402011-10-06 18:04:08 -0600452 return; /* no managers currently enabled */
453
454 /*
455 * If any manager was enabled, we need to disable it before
456 * DSS clocks are disabled or DISPC module is reset
457 */
458 if (lcd_en)
459 irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
460
461 if (digit_en) {
462 if (da->has_framedonetv_irq) {
463 irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
464 } else {
465 irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
466 1 << EVSYNC_ODD_IRQ_SHIFT;
467 }
468 }
469
470 if (lcd2_en)
471 irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530472 if (lcd3_en)
473 irq_mask |= 1 << FRAMEDONE3_IRQ_SHIFT;
Archit Tanejab923d402011-10-06 18:04:08 -0600474
475 /*
476 * clear any previous FRAMEDONE, FRAMEDONETV,
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530477 * EVSYNC_EVEN/ODD, FRAMEDONE2 or FRAMEDONE3 interrupts
Archit Tanejab923d402011-10-06 18:04:08 -0600478 */
479 omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
480
481 /* disable LCD and TV managers */
482 v = omap_hwmod_read(oh, DISPC_CONTROL);
483 v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
484 omap_hwmod_write(v, oh, DISPC_CONTROL);
485
486 /* disable LCD2 manager */
487 if (da->manager_count > 2) {
488 v = omap_hwmod_read(oh, DISPC_CONTROL2);
489 v &= ~LCD_EN_MASK;
490 omap_hwmod_write(v, oh, DISPC_CONTROL2);
491 }
492
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530493 /* disable LCD3 manager */
494 if (da->manager_count > 3) {
495 v = omap_hwmod_read(oh, DISPC_CONTROL3);
496 v &= ~LCD_EN_MASK;
497 omap_hwmod_write(v, oh, DISPC_CONTROL3);
498 }
499
Archit Tanejab923d402011-10-06 18:04:08 -0600500 i = 0;
501 while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
502 irq_mask) {
503 i++;
504 if (i > FRAMEDONE_IRQ_TIMEOUT) {
Chandrabhanu Mahapatra465698e2012-06-28 15:14:02 +0530505 pr_err("didn't get FRAMEDONE1/2/3 or TV interrupt\n");
Archit Tanejab923d402011-10-06 18:04:08 -0600506 break;
507 }
508 mdelay(1);
509 }
510}
511
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700512int omap_dss_reset(struct omap_hwmod *oh)
513{
514 struct omap_hwmod_opt_clk *oc;
515 int c = 0;
516 int i, r;
517
518 if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
519 pr_err("dss_core: hwmod data doesn't contain reset data\n");
520 return -EINVAL;
521 }
522
523 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
524 if (oc->_clk)
Rajendra Nayak4d7cb452012-09-22 02:24:16 -0600525 clk_prepare_enable(oc->_clk);
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700526
Archit Tanejab923d402011-10-06 18:04:08 -0600527 dispc_disable_outputs();
528
529 /* clear SDI registers */
530 if (cpu_is_omap3430()) {
531 omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
532 omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
533 }
534
535 /*
536 * clear DSS_CONTROL register to switch DSS clock sources to
537 * PRCM clock, if any
538 */
539 omap_hwmod_write(0x0, oh, DSS_CONTROL);
540
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700541 omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
542 & SYSS_RESETDONE_MASK),
543 MAX_MODULE_SOFTRESET_WAIT, c);
544
545 if (c == MAX_MODULE_SOFTRESET_WAIT)
546 pr_warning("dss_core: waiting for reset to finish failed\n");
547 else
548 pr_debug("dss_core: softreset done\n");
549
550 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
551 if (oc->_clk)
Rajendra Nayak4d7cb452012-09-22 02:24:16 -0600552 clk_disable_unprepare(oc->_clk);
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700553
554 r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
555
556 return r;
557}
Tomi Valkeinendcdf4072013-03-18 15:50:25 +0200558
Tomi Valkeinen6a0e6b32013-12-19 12:34:19 +0200559/* list of 'compatible' nodes to convert to omapdss specific */
560static const char * const dss_compat_conv_list[] __initconst = {
561 "composite-connector",
562 "dvi-connector",
563 "hdmi-connector",
564 "panel-dpi",
565 "panel-dsi-cm",
566 "sony,acx565akm",
567 "svideo-connector",
568 "ti,tfp410",
569 "ti,tpd12s015",
570};
571
572/* prepend compatible string with "omapdss," */
573static __init void omapdss_omapify_node(struct device_node *node,
574 const char *compat)
575{
576 char *new_compat;
577 struct property *prop;
578
579 new_compat = kasprintf(GFP_KERNEL, "omapdss,%s", compat);
580
581 prop = kzalloc(sizeof(*prop), GFP_KERNEL);
582
583 if (!prop) {
584 pr_err("omapdss_omapify_node: kzalloc failed\n");
585 return;
586 }
587
588 prop->name = "compatible";
589 prop->value = new_compat;
590 prop->length = strlen(new_compat) + 1;
591
592 of_update_property(node, prop);
593}
594
595/*
596 * As omapdss panel drivers are omapdss specific, but we want to define the
597 * DT-data in generic manner, we convert the compatible strings of the panel
598 * nodes from "panel-foo" to "omapdss,panel-foo". This way we can have both
599 * correct DT data and omapdss specific drivers.
600 *
601 * When we get generic panel drivers to the kernel, this will be removed.
602 */
603void __init omapdss_early_init_of(void)
604{
605 int i;
606
607 for (i = 0; i < ARRAY_SIZE(dss_compat_conv_list); ++i) {
608 const char *compat = dss_compat_conv_list[i];
609 struct device_node *node = NULL;
610
611 while ((node = of_find_compatible_node(node, NULL, compat))) {
612 if (!of_device_is_available(node))
613 continue;
614
615 omapdss_omapify_node(node, compat);
616 }
617 }
618}
619
Tomi Valkeinendcdf4072013-03-18 15:50:25 +0200620struct device_node * __init omapdss_find_dss_of_node(void)
621{
622 struct device_node *node;
623
624 node = of_find_compatible_node(NULL, NULL, "ti,omap2-dss");
625 if (node)
626 return node;
627
628 node = of_find_compatible_node(NULL, NULL, "ti,omap3-dss");
629 if (node)
630 return node;
631
632 node = of_find_compatible_node(NULL, NULL, "ti,omap4-dss");
633 if (node)
634 return node;
635
636 return NULL;
637}
638
639int __init omapdss_init_of(void)
640{
641 int r;
642 enum omapdss_version ver;
643 struct device_node *node;
644 struct platform_device *pdev;
645
646 static struct omap_dss_board_info board_data = {
647 .dsi_enable_pads = omap_dsi_enable_pads,
648 .dsi_disable_pads = omap_dsi_disable_pads,
649 .get_context_loss_count = omap_pm_get_dev_context_loss_count,
650 .set_min_bus_tput = omap_dss_set_min_bus_tput,
651 };
652
653 /* only create dss helper devices if dss is enabled in the .dts */
654
655 node = omapdss_find_dss_of_node();
656 if (!node)
657 return 0;
658
659 if (!of_device_is_available(node))
660 return 0;
661
662 ver = omap_display_get_version();
663
664 if (ver == OMAPDSS_VER_UNKNOWN) {
665 pr_err("DSS not supported on this SoC\n");
666 return -ENODEV;
667 }
668
669 pdev = of_find_device_by_node(node);
670
671 if (!pdev) {
672 pr_err("Unable to find DSS platform device\n");
673 return -ENODEV;
674 }
675
676 r = of_platform_populate(node, NULL, NULL, &pdev->dev);
677 if (r) {
678 pr_err("Unable to populate DSS submodule devices\n");
679 return r;
680 }
681
682 board_data.version = ver;
683
684 omap_display_device.dev.platform_data = &board_data;
685
686 r = platform_device_register(&omap_display_device);
687 if (r < 0) {
688 pr_err("Unable to register omapdss device\n");
689 return r;
690 }
691
692 /* create DRM device */
693 r = omap_init_drm();
694 if (r < 0) {
695 pr_err("Unable to register omapdrm device\n");
696 return r;
697 }
698
699 /* create vrfb device */
700 r = omap_init_vrfb();
701 if (r < 0) {
702 pr_err("Unable to register omapvrfb device\n");
703 return r;
704 }
705
706 /* create FB device */
707 r = omap_init_fb();
708 if (r < 0) {
709 pr_err("Unable to register omapfb device\n");
710 return r;
711 }
712
713 /* create V4L2 display device */
714 r = omap_init_vout();
715 if (r < 0) {
716 pr_err("Unable to register omap_vout device\n");
717 return r;
718 }
719
720 return 0;
721}