blob: 25b6a52be5abac7b575b43d324e385cbf034b06a [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * sata_sil.c - Silicon Image SATA
4 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07005 * Maintained by: Tejun Heo <tj@kernel.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04009 * Copyright 2003-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2003 Benjamin Herrenschmidt
11 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040012 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030013 * as Documentation/driver-api/libata.rst
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Jeff Garzik953d1132005-08-26 19:46:24 -040015 * Documentation for SiI 3112:
16 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
17 *
18 * Other errata and documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 */
20
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/blkdev.h>
25#include <linux/delay.h>
26#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <scsi/scsi_host.h>
29#include <linux/libata.h>
Alexander Beregalov1737ef72009-01-29 02:30:56 +030030#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#define DRV_NAME "sata_sil"
Robert Hancockc7e324f2008-12-24 19:06:06 -060033#define DRV_VERSION "2.4"
34
35#define SIL_DMA_BOUNDARY 0x7fffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090038 SIL_MMIO_BAR = 5,
39
Tejun Heoe653a1e2006-03-05 16:03:52 +090040 /*
41 * host flags
42 */
Tejun Heo201ce852006-06-26 21:23:52 +090043 SIL_FLAG_NO_SATA_IRQ = (1 << 28),
Tejun Heoe4e10e32006-02-25 13:52:30 +090044 SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
Tejun Heoe4deec62005-08-23 07:27:25 +090045 SIL_FLAG_MOD15WRITE = (1 << 30),
Tejun Heo20888d82006-05-31 18:27:53 +090046
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +030047 SIL_DFL_PORT_FLAGS = ATA_FLAG_SATA,
Tejun Heoe4deec62005-08-23 07:27:25 +090048
Tejun Heoe653a1e2006-03-05 16:03:52 +090049 /*
50 * Controller IDs
51 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070052 sil_3112 = 0,
Tejun Heo201ce852006-06-26 21:23:52 +090053 sil_3112_no_sata_irq = 1,
54 sil_3512 = 2,
55 sil_3114 = 3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Tejun Heoe653a1e2006-03-05 16:03:52 +090057 /*
58 * Register offsets
59 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 SIL_SYSCFG = 0x48,
Tejun Heoe653a1e2006-03-05 16:03:52 +090061
62 /*
63 * Register bits
64 */
65 /* SYSCFG */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 SIL_MASK_IDE0_INT = (1 << 22),
67 SIL_MASK_IDE1_INT = (1 << 23),
68 SIL_MASK_IDE2_INT = (1 << 24),
69 SIL_MASK_IDE3_INT = (1 << 25),
70 SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
71 SIL_MASK_4PORT = SIL_MASK_2PORT |
72 SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
73
Tejun Heoe653a1e2006-03-05 16:03:52 +090074 /* BMDMA/BMDMA2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 SIL_INTR_STEERING = (1 << 1),
Tejun Heoe653a1e2006-03-05 16:03:52 +090076
Tejun Heo20888d82006-05-31 18:27:53 +090077 SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
78 SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
79 SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
80 SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
81 SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
82 SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
83 SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
84 SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
85 SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
86 SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
87
88 /* SIEN */
89 SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
90
Tejun Heoe653a1e2006-03-05 16:03:52 +090091 /*
92 * Others
93 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 SIL_QUIRK_MOD15WRITE = (1 << 0),
95 SIL_QUIRK_UDMA5MAX = (1 << 1),
96};
97
Jeff Garzik5796d1c2007-10-26 00:03:37 -040098static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +020099#ifdef CONFIG_PM_SLEEP
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900100static int sil_pci_device_resume(struct pci_dev *pdev);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700101#endif
Alancd0d3bb2007-03-02 00:56:15 +0000102static void sil_dev_config(struct ata_device *dev);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900103static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
104static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Tejun Heo02607312007-08-06 18:36:23 +0900105static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed);
Robert Hancockc7e324f2008-12-24 19:06:06 -0600106static void sil_qc_prep(struct ata_queued_cmd *qc);
107static void sil_bmdma_setup(struct ata_queued_cmd *qc);
108static void sil_bmdma_start(struct ata_queued_cmd *qc);
109static void sil_bmdma_stop(struct ata_queued_cmd *qc);
Tejun Heof6aae272006-05-15 20:58:27 +0900110static void sil_freeze(struct ata_port *ap);
111static void sil_thaw(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Jeff Garzik374b1872005-08-30 05:42:52 -0400113
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500114static const struct pci_device_id sil_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400115 { PCI_VDEVICE(CMD, 0x3112), sil_3112 },
116 { PCI_VDEVICE(CMD, 0x0240), sil_3112 },
117 { PCI_VDEVICE(CMD, 0x3512), sil_3512 },
118 { PCI_VDEVICE(CMD, 0x3114), sil_3114 },
119 { PCI_VDEVICE(ATI, 0x436e), sil_3112 },
120 { PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
121 { PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },
122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 { } /* terminate list */
124};
125
126
127/* TODO firmware versions should be added - eric */
128static const struct sil_drivelist {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400129 const char *product;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 unsigned int quirk;
131} sil_blacklist [] = {
132 { "ST320012AS", SIL_QUIRK_MOD15WRITE },
133 { "ST330013AS", SIL_QUIRK_MOD15WRITE },
134 { "ST340017AS", SIL_QUIRK_MOD15WRITE },
135 { "ST360015AS", SIL_QUIRK_MOD15WRITE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 { "ST380023AS", SIL_QUIRK_MOD15WRITE },
137 { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
139 { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
140 { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
141 { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
142 { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
Tejun Heo9f9c47f2014-02-03 10:42:07 -0500143 { "TOSHIBA MK2561GSYN", SIL_QUIRK_MOD15WRITE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
145 { }
146};
147
148static struct pci_driver sil_pci_driver = {
149 .name = DRV_NAME,
150 .id_table = sil_pci_tbl,
151 .probe = sil_init_one,
152 .remove = ata_pci_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200153#ifdef CONFIG_PM_SLEEP
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900154 .suspend = ata_pci_device_suspend,
155 .resume = sil_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700156#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157};
158
Jeff Garzik193515d2005-11-07 00:59:37 -0500159static struct scsi_host_template sil_sht = {
Robert Hancockc7e324f2008-12-24 19:06:06 -0600160 ATA_BASE_SHT(DRV_NAME),
161 /** These controllers support Large Block Transfer which allows
162 transfer chunks up to 2GB and which cross 64KB boundaries,
163 therefore the DMA limits are more relaxed than standard ATA SFF. */
164 .dma_boundary = SIL_DMA_BOUNDARY,
165 .sg_tablesize = ATA_MAX_PRD
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166};
167
Tejun Heo029cfd62008-03-25 12:22:49 +0900168static struct ata_port_operations sil_ops = {
Robert Hancock31f80112009-04-13 22:57:28 -0600169 .inherits = &ata_bmdma32_port_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 .dev_config = sil_dev_config,
Alan Cox9d2c7c72007-03-08 23:09:12 +0000171 .set_mode = sil_set_mode,
Robert Hancockc7e324f2008-12-24 19:06:06 -0600172 .bmdma_setup = sil_bmdma_setup,
173 .bmdma_start = sil_bmdma_start,
174 .bmdma_stop = sil_bmdma_stop,
175 .qc_prep = sil_qc_prep,
Tejun Heof6aae272006-05-15 20:58:27 +0900176 .freeze = sil_freeze,
177 .thaw = sil_thaw,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 .scr_read = sil_scr_read,
179 .scr_write = sil_scr_write,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180};
181
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100182static const struct ata_port_info sil_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 /* sil_3112 */
184 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400185 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100186 .pio_mask = ATA_PIO4,
187 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400188 .udma_mask = ATA_UDMA5,
Tejun Heoe4deec62005-08-23 07:27:25 +0900189 .port_ops = &sil_ops,
Tejun Heo0ee304d2006-02-25 13:52:30 +0900190 },
Tejun Heo201ce852006-06-26 21:23:52 +0900191 /* sil_3112_no_sata_irq */
192 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400193 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
Tejun Heo201ce852006-06-26 21:23:52 +0900194 SIL_FLAG_NO_SATA_IRQ,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100195 .pio_mask = ATA_PIO4,
196 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400197 .udma_mask = ATA_UDMA5,
Tejun Heo201ce852006-06-26 21:23:52 +0900198 .port_ops = &sil_ops,
199 },
Tejun Heo0ee304d2006-02-25 13:52:30 +0900200 /* sil_3512 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400202 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100203 .pio_mask = ATA_PIO4,
204 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400205 .udma_mask = ATA_UDMA5,
Tejun Heo0ee304d2006-02-25 13:52:30 +0900206 .port_ops = &sil_ops,
207 },
208 /* sil_3114 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400210 .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100211 .pio_mask = ATA_PIO4,
212 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400213 .udma_mask = ATA_UDMA5,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 .port_ops = &sil_ops,
215 },
216};
217
218/* per-port register offsets */
219/* TODO: we can probably calculate rather than use a table */
220static const struct {
221 unsigned long tf; /* ATA taskfile register block */
222 unsigned long ctl; /* ATA control/altstatus register block */
223 unsigned long bmdma; /* DMA register block */
Tejun Heo20888d82006-05-31 18:27:53 +0900224 unsigned long bmdma2; /* DMA register block #2 */
Tejun Heo48d4ef22006-03-05 16:03:52 +0900225 unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 unsigned long scr; /* SATA control register block */
227 unsigned long sien; /* SATA Interrupt Enable register */
228 unsigned long xfer_mode;/* data transfer mode register */
Tejun Heoe4e10e32006-02-25 13:52:30 +0900229 unsigned long sfis_cfg; /* SATA FIS reception config register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230} sil_port[] = {
231 /* port 0 ... */
Jeff Garzik5bcd7a002007-05-26 16:35:42 -0400232 /* tf ctl bmdma bmdma2 fifo scr sien mode sfis */
233 { 0x80, 0x8A, 0x0, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
234 { 0xC0, 0xCA, 0x8, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
Tejun Heo20888d82006-05-31 18:27:53 +0900235 { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
236 { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 /* ... port 3 */
238};
239
240MODULE_AUTHOR("Jeff Garzik");
241MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
242MODULE_LICENSE("GPL");
243MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
244MODULE_VERSION(DRV_VERSION);
245
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400246static int slow_down;
Jeff Garzik51e9f2f2006-01-27 16:50:27 -0500247module_param(slow_down, int, 0444);
248MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
249
Jeff Garzik374b1872005-08-30 05:42:52 -0400250
Robert Hancockc7e324f2008-12-24 19:06:06 -0600251static void sil_bmdma_stop(struct ata_queued_cmd *qc)
252{
253 struct ata_port *ap = qc->ap;
254 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
255 void __iomem *bmdma2 = mmio_base + sil_port[ap->port_no].bmdma2;
256
257 /* clear start/stop bit - can safely always write 0 */
258 iowrite8(0, bmdma2);
259
260 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
261 ata_sff_dma_pause(ap);
262}
263
264static void sil_bmdma_setup(struct ata_queued_cmd *qc)
265{
266 struct ata_port *ap = qc->ap;
267 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
268
269 /* load PRD table addr. */
Tejun Heof60d7012010-05-10 21:41:41 +0200270 iowrite32(ap->bmdma_prd_dma, bmdma + ATA_DMA_TABLE_OFS);
Robert Hancockc7e324f2008-12-24 19:06:06 -0600271
272 /* issue r/w command */
273 ap->ops->sff_exec_command(ap, &qc->tf);
274}
275
276static void sil_bmdma_start(struct ata_queued_cmd *qc)
277{
278 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
279 struct ata_port *ap = qc->ap;
280 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
281 void __iomem *bmdma2 = mmio_base + sil_port[ap->port_no].bmdma2;
282 u8 dmactl = ATA_DMA_START;
283
284 /* set transfer direction, start host DMA transaction
285 Note: For Large Block Transfer to work, the DMA must be started
286 using the bmdma2 register. */
287 if (!rw)
288 dmactl |= ATA_DMA_WR;
289 iowrite8(dmactl, bmdma2);
290}
291
292/* The way God intended PCI IDE scatter/gather lists to look and behave... */
293static void sil_fill_sg(struct ata_queued_cmd *qc)
294{
295 struct scatterlist *sg;
296 struct ata_port *ap = qc->ap;
Tejun Heof60d7012010-05-10 21:41:41 +0200297 struct ata_bmdma_prd *prd, *last_prd = NULL;
Robert Hancockc7e324f2008-12-24 19:06:06 -0600298 unsigned int si;
299
Tejun Heof60d7012010-05-10 21:41:41 +0200300 prd = &ap->bmdma_prd[0];
Robert Hancockc7e324f2008-12-24 19:06:06 -0600301 for_each_sg(qc->sg, sg, qc->n_elem, si) {
302 /* Note h/w doesn't support 64-bit, so we unconditionally
303 * truncate dma_addr_t to u32.
304 */
305 u32 addr = (u32) sg_dma_address(sg);
306 u32 sg_len = sg_dma_len(sg);
307
308 prd->addr = cpu_to_le32(addr);
309 prd->flags_len = cpu_to_le32(sg_len);
Pasi Kärkkäinen41137aa2009-02-02 21:47:14 +0200310 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", si, addr, sg_len);
Robert Hancockc7e324f2008-12-24 19:06:06 -0600311
312 last_prd = prd;
313 prd++;
314 }
315
316 if (likely(last_prd))
317 last_prd->flags_len |= cpu_to_le32(ATA_PRD_EOT);
318}
319
320static void sil_qc_prep(struct ata_queued_cmd *qc)
321{
322 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
323 return;
324
325 sil_fill_sg(qc);
326}
327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
329{
330 u8 cache_line = 0;
331 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
332 return cache_line;
333}
334
Alan Cox9d2c7c72007-03-08 23:09:12 +0000335/**
336 * sil_set_mode - wrap set_mode functions
Tejun Heo02607312007-08-06 18:36:23 +0900337 * @link: link to set up
Alan Cox9d2c7c72007-03-08 23:09:12 +0000338 * @r_failed: returned device when we fail
339 *
340 * Wrap the libata method for device setup as after the setup we need
341 * to inspect the results and do some configuration work
342 */
343
Tejun Heo02607312007-08-06 18:36:23 +0900344static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
Tejun Heo02607312007-08-06 18:36:23 +0900346 struct ata_port *ap = link->ap;
347 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
Tejun Heo0d5ff562007-02-01 15:06:36 +0900348 void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
Tejun Heo02607312007-08-06 18:36:23 +0900349 struct ata_device *dev;
Tejun Heof58229f2007-08-06 18:36:23 +0900350 u32 tmp, dev_mode[2] = { };
Alan Cox9d2c7c72007-03-08 23:09:12 +0000351 int rc;
Jeff Garzika617c092007-05-21 20:14:23 -0400352
Tejun Heo02607312007-08-06 18:36:23 +0900353 rc = ata_do_set_mode(link, r_failed);
Alan Cox9d2c7c72007-03-08 23:09:12 +0000354 if (rc)
355 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
Tejun Heo1eca4362008-11-03 20:03:17 +0900357 ata_for_each_dev(dev, link, ALL) {
Tejun Heoe1211e32006-04-01 01:38:18 +0900358 if (!ata_dev_enabled(dev))
Tejun Heof58229f2007-08-06 18:36:23 +0900359 dev_mode[dev->devno] = 0; /* PIO0/1/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 else if (dev->flags & ATA_DFLAG_PIO)
Tejun Heof58229f2007-08-06 18:36:23 +0900361 dev_mode[dev->devno] = 1; /* PIO3/4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 else
Tejun Heof58229f2007-08-06 18:36:23 +0900363 dev_mode[dev->devno] = 3; /* UDMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 /* value 2 indicates MDMA */
365 }
366
367 tmp = readl(addr);
368 tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
369 tmp |= dev_mode[0];
370 tmp |= (dev_mode[1] << 4);
371 writel(tmp, addr);
372 readl(addr); /* flush */
Alan Cox9d2c7c72007-03-08 23:09:12 +0000373 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
375
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400376static inline void __iomem *sil_scr_addr(struct ata_port *ap,
377 unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900379 void __iomem *offset = ap->ioaddr.scr_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
381 switch (sc_reg) {
382 case SCR_STATUS:
383 return offset + 4;
384 case SCR_ERROR:
385 return offset + 8;
386 case SCR_CONTROL:
387 return offset;
388 default:
389 /* do nothing */
390 break;
391 }
392
Randy Dunlap8d9db2d2007-02-16 01:40:06 -0800393 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394}
395
Tejun Heo82ef04f2008-07-31 17:02:40 +0900396static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900398 void __iomem *mmio = sil_scr_addr(link->ap, sc_reg);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900399
400 if (mmio) {
401 *val = readl(mmio);
402 return 0;
403 }
404 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405}
406
Tejun Heo82ef04f2008-07-31 17:02:40 +0900407static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900409 void __iomem *mmio = sil_scr_addr(link->ap, sc_reg);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900410
411 if (mmio) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 writel(val, mmio);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900413 return 0;
414 }
415 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416}
417
Tejun Heocbe88fb2006-05-31 18:27:55 +0900418static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
419{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900420 struct ata_eh_info *ehi = &ap->link.eh_info;
421 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900422 u8 status;
423
Tejun Heoe5738902006-05-31 18:28:16 +0900424 if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
Jeff Garzikebd16992011-08-18 23:52:36 -0400425 u32 serror = 0xffffffff;
Tejun Heod4c85322006-06-12 18:45:55 +0900426
427 /* SIEN doesn't mask SATA IRQs on some 3112s. Those
428 * controllers continue to assert IRQ as long as
429 * SError bits are pending. Clear SError immediately.
430 */
Tejun Heo82ef04f2008-07-31 17:02:40 +0900431 sil_scr_read(&ap->link, SCR_ERROR, &serror);
432 sil_scr_write(&ap->link, SCR_ERROR, serror);
Tejun Heod4c85322006-06-12 18:45:55 +0900433
Tejun Heo8cf32ac62007-12-08 08:45:27 +0900434 /* Sometimes spurious interrupts occur, double check
435 * it's PHYRDY CHG.
Tejun Heod4c85322006-06-12 18:45:55 +0900436 */
Tejun Heo8cf32ac62007-12-08 08:45:27 +0900437 if (serror & SERR_PHYRDY_CHG) {
Tejun Heof7fe7ad2007-12-08 08:47:01 +0900438 ap->link.eh_info.serror |= serror;
Tejun Heo8cf32ac62007-12-08 08:45:27 +0900439 goto freeze;
Tejun Heod4c85322006-06-12 18:45:55 +0900440 }
441
Tejun Heo8cf32ac62007-12-08 08:45:27 +0900442 if (!(bmdma2 & SIL_DMA_COMPLETE))
443 return;
Tejun Heoe5738902006-05-31 18:28:16 +0900444 }
445
Tejun Heo8cf32ac62007-12-08 08:45:27 +0900446 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
Tejun Heoe2f8fb72007-02-24 22:30:36 +0900447 /* this sometimes happens, just clear IRQ */
Tejun Heo5682ed32008-04-07 22:47:16 +0900448 ap->ops->sff_check_status(ap);
Tejun Heoe2f8fb72007-02-24 22:30:36 +0900449 return;
450 }
451
Tejun Heocbe88fb2006-05-31 18:27:55 +0900452 /* Check whether we are expecting interrupt in this state */
453 switch (ap->hsm_task_state) {
454 case HSM_ST_FIRST:
455 /* Some pre-ATAPI-4 devices assert INTRQ
456 * at this state when ready to receive CDB.
457 */
458
459 /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
Tejun Heo405e66b2007-11-27 19:28:53 +0900460 * The flag was turned on only for atapi devices. No
461 * need to check ata_is_atapi(qc->tf.protocol) again.
Tejun Heocbe88fb2006-05-31 18:27:55 +0900462 */
463 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
464 goto err_hsm;
465 break;
466 case HSM_ST_LAST:
Tejun Heo405e66b2007-11-27 19:28:53 +0900467 if (ata_is_dma(qc->tf.protocol)) {
Tejun Heocbe88fb2006-05-31 18:27:55 +0900468 /* clear DMA-Start bit */
469 ap->ops->bmdma_stop(qc);
470
471 if (bmdma2 & SIL_DMA_ERROR) {
472 qc->err_mask |= AC_ERR_HOST_BUS;
473 ap->hsm_task_state = HSM_ST_ERR;
474 }
475 }
476 break;
477 case HSM_ST:
478 break;
479 default:
480 goto err_hsm;
481 }
482
483 /* check main status, clearing INTRQ */
Tejun Heo5682ed32008-04-07 22:47:16 +0900484 status = ap->ops->sff_check_status(ap);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900485 if (unlikely(status & ATA_BUSY))
486 goto err_hsm;
487
488 /* ack bmdma irq events */
Tejun Heo37f65b82010-05-19 22:10:20 +0200489 ata_bmdma_irq_clear(ap);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900490
491 /* kick HSM in the ass */
Tejun Heo9363c382008-04-07 22:47:16 +0900492 ata_sff_hsm_move(ap, qc, status, 0);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900493
Tejun Heo405e66b2007-11-27 19:28:53 +0900494 if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol))
Tejun Heoea547632006-11-17 12:06:21 +0900495 ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);
496
Tejun Heocbe88fb2006-05-31 18:27:55 +0900497 return;
498
499 err_hsm:
500 qc->err_mask |= AC_ERR_HSM;
501 freeze:
502 ata_port_freeze(ap);
503}
504
David Howells7d12e782006-10-05 14:55:46 +0100505static irqreturn_t sil_interrupt(int irq, void *dev_instance)
Tejun Heocbe88fb2006-05-31 18:27:55 +0900506{
Jeff Garzikcca39742006-08-24 03:19:22 -0400507 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900508 void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
Tejun Heocbe88fb2006-05-31 18:27:55 +0900509 int handled = 0;
510 int i;
511
Jeff Garzikcca39742006-08-24 03:19:22 -0400512 spin_lock(&host->lock);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900513
Jeff Garzikcca39742006-08-24 03:19:22 -0400514 for (i = 0; i < host->n_ports; i++) {
515 struct ata_port *ap = host->ports[i];
Tejun Heocbe88fb2006-05-31 18:27:55 +0900516 u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
517
Tejun Heo201ce852006-06-26 21:23:52 +0900518 /* turn off SATA_IRQ if not supported */
519 if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
520 bmdma2 &= ~SIL_DMA_SATA_IRQ;
521
Tejun Heo23fa9612006-06-12 14:18:51 +0900522 if (bmdma2 == 0xffffffff ||
523 !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
Tejun Heocbe88fb2006-05-31 18:27:55 +0900524 continue;
525
526 sil_host_intr(ap, bmdma2);
527 handled = 1;
528 }
529
Jeff Garzikcca39742006-08-24 03:19:22 -0400530 spin_unlock(&host->lock);
Tejun Heocbe88fb2006-05-31 18:27:55 +0900531
532 return IRQ_RETVAL(handled);
533}
534
Tejun Heof6aae272006-05-15 20:58:27 +0900535static void sil_freeze(struct ata_port *ap)
536{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900537 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
Tejun Heof6aae272006-05-15 20:58:27 +0900538 u32 tmp;
539
Tejun Heoe5738902006-05-31 18:28:16 +0900540 /* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
541 writel(0, mmio_base + sil_port[ap->port_no].sien);
542
Tejun Heof6aae272006-05-15 20:58:27 +0900543 /* plug IRQ */
544 tmp = readl(mmio_base + SIL_SYSCFG);
545 tmp |= SIL_MASK_IDE0_INT << ap->port_no;
546 writel(tmp, mmio_base + SIL_SYSCFG);
547 readl(mmio_base + SIL_SYSCFG); /* flush */
Jeff Garzik2fc37ad2009-04-07 19:18:32 -0400548
549 /* Ensure DMA_ENABLE is off.
550 *
551 * This is because the controller will not give us access to the
552 * taskfile registers while a DMA is in progress
553 */
554 iowrite8(ioread8(ap->ioaddr.bmdma_addr) & ~SIL_DMA_ENABLE,
555 ap->ioaddr.bmdma_addr);
556
557 /* According to ata_bmdma_stop, an HDMA transition requires
558 * on PIO cycle. But we can't read a taskfile register.
559 */
560 ioread8(ap->ioaddr.bmdma_addr);
Tejun Heof6aae272006-05-15 20:58:27 +0900561}
562
563static void sil_thaw(struct ata_port *ap)
564{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900565 void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
Tejun Heof6aae272006-05-15 20:58:27 +0900566 u32 tmp;
567
568 /* clear IRQ */
Tejun Heo5682ed32008-04-07 22:47:16 +0900569 ap->ops->sff_check_status(ap);
Tejun Heo37f65b82010-05-19 22:10:20 +0200570 ata_bmdma_irq_clear(ap);
Tejun Heof6aae272006-05-15 20:58:27 +0900571
Tejun Heo201ce852006-06-26 21:23:52 +0900572 /* turn on SATA IRQ if supported */
573 if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
574 writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
Tejun Heoe5738902006-05-31 18:28:16 +0900575
Tejun Heof6aae272006-05-15 20:58:27 +0900576 /* turn on IRQ */
577 tmp = readl(mmio_base + SIL_SYSCFG);
578 tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
579 writel(tmp, mmio_base + SIL_SYSCFG);
580}
581
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582/**
583 * sil_dev_config - Apply device/host-specific errata fixups
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 * @dev: Device to be examined
585 *
586 * After the IDENTIFY [PACKET] DEVICE step is complete, and a
587 * device is known to be present, this function is called.
588 * We apply two errata fixups which are specific to Silicon Image,
589 * a Seagate and a Maxtor fixup.
590 *
591 * For certain Seagate devices, we must limit the maximum sectors
592 * to under 8K.
593 *
594 * For certain Maxtor devices, we must not program the drive
595 * beyond udma5.
596 *
597 * Both fixups are unfairly pessimistic. As soon as I get more
598 * information on these errata, I will create a more exhaustive
599 * list, and apply the fixups to only the specific
600 * devices/hosts/firmwares that need it.
601 *
602 * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
603 * The Maxtor quirk is in the blacklist, but I'm keeping the original
604 * pessimistic fix for the following reasons...
605 * - There seems to be less info on it, only one device gleaned off the
606 * Windows driver, maybe only one is affected. More info would be greatly
607 * appreciated.
608 * - But then again UDMA5 is hardly anything to complain about
609 */
Alancd0d3bb2007-03-02 00:56:15 +0000610static void sil_dev_config(struct ata_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900612 struct ata_port *ap = dev->link->ap;
613 int print_info = ap->link.eh_context.i.flags & ATA_EHI_PRINTINFO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 unsigned int n, quirks = 0;
Tejun Heoa0cf7332007-01-02 20:18:49 +0900615 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616
Mikulas Patockad98f1cd2015-11-26 12:00:59 -0500617 /* This controller doesn't support trim */
618 dev->horkage |= ATA_HORKAGE_NOTRIM;
619
Tejun Heoa0cf7332007-01-02 20:18:49 +0900620 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
Jeff Garzik8a60a072005-07-31 13:13:24 -0400622 for (n = 0; sil_blacklist[n].product; n++)
Tejun Heo2e026712006-02-12 22:47:04 +0900623 if (!strcmp(sil_blacklist[n].product, model_num)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 quirks = sil_blacklist[n].quirk;
625 break;
626 }
Jeff Garzik8a60a072005-07-31 13:13:24 -0400627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 /* limit requests to 15 sectors */
Jeff Garzik51e9f2f2006-01-27 16:50:27 -0500629 if (slow_down ||
630 ((ap->flags & SIL_FLAG_MOD15WRITE) &&
631 (quirks & SIL_QUIRK_MOD15WRITE))) {
Tejun Heoefdaedc2006-11-01 18:38:52 +0900632 if (print_info)
Joe Perchesa9a79df2011-04-15 15:51:59 -0700633 ata_dev_info(dev,
634 "applying Seagate errata fix (mod15write workaround)\n");
Tejun Heob00eec12006-02-12 23:32:59 +0900635 dev->max_sectors = 15;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 return;
637 }
638
639 /* limit to udma5 */
640 if (quirks & SIL_QUIRK_UDMA5MAX) {
Tejun Heoefdaedc2006-11-01 18:38:52 +0900641 if (print_info)
Joe Perchesa9a79df2011-04-15 15:51:59 -0700642 ata_dev_info(dev, "applying Maxtor errata fix %s\n",
643 model_num);
Tejun Heo5a529132006-03-24 14:07:50 +0900644 dev->udma_mask &= ATA_UDMA5;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 return;
646 }
647}
648
Tejun Heo4447d352007-04-17 23:44:08 +0900649static void sil_init_controller(struct ata_host *host)
Tejun Heo3d8ec912006-07-03 16:07:27 +0900650{
Tejun Heo4447d352007-04-17 23:44:08 +0900651 struct pci_dev *pdev = to_pci_dev(host->dev);
652 void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
Tejun Heo3d8ec912006-07-03 16:07:27 +0900653 u8 cls;
654 u32 tmp;
655 int i;
656
657 /* Initialize FIFO PCI bus arbitration */
658 cls = sil_get_device_cache_line(pdev);
659 if (cls) {
660 cls >>= 3;
661 cls++; /* cls = (line_size/8)+1 */
Tejun Heo4447d352007-04-17 23:44:08 +0900662 for (i = 0; i < host->n_ports; i++)
Tejun Heo3d8ec912006-07-03 16:07:27 +0900663 writew(cls << 8 | cls,
664 mmio_base + sil_port[i].fifo_cfg);
665 } else
Joe Perchesa44fec12011-04-15 15:51:58 -0700666 dev_warn(&pdev->dev,
667 "cache line size not set. Driver may not function\n");
Tejun Heo3d8ec912006-07-03 16:07:27 +0900668
669 /* Apply R_ERR on DMA activate FIS errata workaround */
Tejun Heo4447d352007-04-17 23:44:08 +0900670 if (host->ports[0]->flags & SIL_FLAG_RERR_ON_DMA_ACT) {
Tejun Heo3d8ec912006-07-03 16:07:27 +0900671 int cnt;
672
Tejun Heo4447d352007-04-17 23:44:08 +0900673 for (i = 0, cnt = 0; i < host->n_ports; i++) {
Tejun Heo3d8ec912006-07-03 16:07:27 +0900674 tmp = readl(mmio_base + sil_port[i].sfis_cfg);
675 if ((tmp & 0x3) != 0x01)
676 continue;
677 if (!cnt)
Joe Perchesa44fec12011-04-15 15:51:58 -0700678 dev_info(&pdev->dev,
679 "Applying R_ERR on DMA activate FIS errata fix\n");
Tejun Heo3d8ec912006-07-03 16:07:27 +0900680 writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
681 cnt++;
682 }
683 }
684
Tejun Heo4447d352007-04-17 23:44:08 +0900685 if (host->n_ports == 4) {
Tejun Heo3d8ec912006-07-03 16:07:27 +0900686 /* flip the magic "make 4 ports work" bit */
687 tmp = readl(mmio_base + sil_port[2].bmdma);
688 if ((tmp & SIL_INTR_STEERING) == 0)
689 writel(tmp | SIL_INTR_STEERING,
690 mmio_base + sil_port[2].bmdma);
691 }
692}
693
Rafael J. Wysockie57db7b2009-01-19 20:58:29 +0100694static bool sil_broken_system_poweroff(struct pci_dev *pdev)
695{
696 static const struct dmi_system_id broken_systems[] = {
697 {
698 .ident = "HP Compaq nx6325",
699 .matches = {
700 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
701 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6325"),
702 },
703 /* PCI slot number of the controller */
704 .driver_data = (void *)0x12UL,
705 },
706
707 { } /* terminate list */
708 };
709 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
710
711 if (dmi) {
712 unsigned long slot = (unsigned long)dmi->driver_data;
713 /* apply the quirk only to on-board controllers */
714 return slot == PCI_SLOT(pdev->devfn);
715 }
716
717 return false;
718}
719
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400720static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721{
Tejun Heo4447d352007-04-17 23:44:08 +0900722 int board_id = ent->driver_data;
Rafael J. Wysockie57db7b2009-01-19 20:58:29 +0100723 struct ata_port_info pi = sil_port_info[board_id];
724 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo4447d352007-04-17 23:44:08 +0900725 struct ata_host *host;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400726 void __iomem *mmio_base;
Tejun Heo4447d352007-04-17 23:44:08 +0900727 int n_ports, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
Joe Perches06296a12011-04-15 15:52:00 -0700730 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Tejun Heo4447d352007-04-17 23:44:08 +0900732 /* allocate host */
733 n_ports = 2;
734 if (board_id == sil_3114)
735 n_ports = 4;
736
Rafael J. Wysockie57db7b2009-01-19 20:58:29 +0100737 if (sil_broken_system_poweroff(pdev)) {
738 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN |
739 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
740 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
741 "on poweroff and hibernation\n");
742 }
743
Tejun Heo4447d352007-04-17 23:44:08 +0900744 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
745 if (!host)
746 return -ENOMEM;
747
748 /* acquire resources and fill host */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900749 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 if (rc)
751 return rc;
752
Tejun Heo0d5ff562007-02-01 15:06:36 +0900753 rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
754 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900755 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900756 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900757 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900758 host->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759
Quentin Lambertc54c7192015-04-08 14:34:10 +0200760 rc = dma_set_mask(&pdev->dev, ATA_DMA_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900762 return rc;
Quentin Lambertc54c7192015-04-08 14:34:10 +0200763 rc = dma_set_coherent_mask(&pdev->dev, ATA_DMA_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900765 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
Tejun Heo4447d352007-04-17 23:44:08 +0900767 mmio_base = host->iomap[SIL_MMIO_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Tejun Heo4447d352007-04-17 23:44:08 +0900769 for (i = 0; i < host->n_ports; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +0900770 struct ata_port *ap = host->ports[i];
771 struct ata_ioports *ioaddr = &ap->ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
Tejun Heo4447d352007-04-17 23:44:08 +0900773 ioaddr->cmd_addr = mmio_base + sil_port[i].tf;
774 ioaddr->altstatus_addr =
775 ioaddr->ctl_addr = mmio_base + sil_port[i].ctl;
776 ioaddr->bmdma_addr = mmio_base + sil_port[i].bmdma;
777 ioaddr->scr_addr = mmio_base + sil_port[i].scr;
Tejun Heo9363c382008-04-07 22:47:16 +0900778 ata_sff_std_ports(ioaddr);
Tejun Heocbcdd872007-08-18 13:14:55 +0900779
780 ata_port_pbar_desc(ap, SIL_MMIO_BAR, -1, "mmio");
781 ata_port_pbar_desc(ap, SIL_MMIO_BAR, sil_port[i].tf, "tf");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 }
783
Tejun Heo4447d352007-04-17 23:44:08 +0900784 /* initialize and activate */
785 sil_init_controller(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900788 return ata_host_activate(host, pdev->irq, sil_interrupt, IRQF_SHARED,
789 &sil_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790}
791
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200792#ifdef CONFIG_PM_SLEEP
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900793static int sil_pci_device_resume(struct pci_dev *pdev)
794{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900795 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo553c4aa2006-12-26 19:39:50 +0900796 int rc;
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900797
Tejun Heo553c4aa2006-12-26 19:39:50 +0900798 rc = ata_pci_device_do_resume(pdev);
799 if (rc)
800 return rc;
801
Tejun Heo4447d352007-04-17 23:44:08 +0900802 sil_init_controller(host);
Jeff Garzikcca39742006-08-24 03:19:22 -0400803 ata_host_resume(host);
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900804
805 return 0;
806}
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700807#endif
Tejun Heoafb5a7c2006-07-03 16:07:27 +0900808
Axel Lin2fc75da2012-04-19 13:43:05 +0800809module_pci_driver(sil_pci_driver);