blob: a1fdc802598a4773dd78abf5e092a253336306b0 [file] [log] [blame]
Robert Jarzmikdc944362009-01-06 14:42:14 -08001/*
2 * Real Time Clock interface for XScale PXA27x and PXA3xx
3 *
4 * Copyright (C) 2008 Robert Jarzmik
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 *
20 */
21
Alessandro Zummo0417ce22009-01-06 14:42:15 -080022#include <linux/init.h>
Robert Jarzmikdc944362009-01-06 14:42:14 -080023#include <linux/platform_device.h>
24#include <linux/module.h>
25#include <linux/rtc.h>
26#include <linux/seq_file.h>
27#include <linux/interrupt.h>
Alessandro Zummo0417ce22009-01-06 14:42:15 -080028#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Robert Jarzmikdc944362009-01-06 14:42:14 -080030
Antonio Ospite4216d0b2009-01-15 13:50:54 -080031#include <mach/hardware.h>
32
Robert Jarzmikdc944362009-01-06 14:42:14 -080033#define TIMER_FREQ CLOCK_TICK_RATE
34#define RTC_DEF_DIVIDER (32768 - 1)
35#define RTC_DEF_TRIM 0
36#define MAXFREQ_PERIODIC 1000
37
38/*
39 * PXA Registers and bits definitions
40 */
41#define RTSR_PICE (1 << 15) /* Periodic interrupt count enable */
42#define RTSR_PIALE (1 << 14) /* Periodic interrupt Alarm enable */
43#define RTSR_PIAL (1 << 13) /* Periodic interrupt detected */
44#define RTSR_SWALE2 (1 << 11) /* RTC stopwatch alarm2 enable */
45#define RTSR_SWAL2 (1 << 10) /* RTC stopwatch alarm2 detected */
46#define RTSR_SWALE1 (1 << 9) /* RTC stopwatch alarm1 enable */
47#define RTSR_SWAL1 (1 << 8) /* RTC stopwatch alarm1 detected */
48#define RTSR_RDALE2 (1 << 7) /* RTC alarm2 enable */
49#define RTSR_RDAL2 (1 << 6) /* RTC alarm2 detected */
50#define RTSR_RDALE1 (1 << 5) /* RTC alarm1 enable */
51#define RTSR_RDAL1 (1 << 4) /* RTC alarm1 detected */
52#define RTSR_HZE (1 << 3) /* HZ interrupt enable */
53#define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
54#define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
55#define RTSR_AL (1 << 0) /* RTC alarm detected */
56#define RTSR_TRIG_MASK (RTSR_AL | RTSR_HZ | RTSR_RDAL1 | RTSR_RDAL2\
57 | RTSR_SWAL1 | RTSR_SWAL2)
58#define RYxR_YEAR_S 9
59#define RYxR_YEAR_MASK (0xfff << RYxR_YEAR_S)
60#define RYxR_MONTH_S 5
61#define RYxR_MONTH_MASK (0xf << RYxR_MONTH_S)
62#define RYxR_DAY_MASK 0x1f
63#define RDxR_HOUR_S 12
64#define RDxR_HOUR_MASK (0x1f << RDxR_HOUR_S)
65#define RDxR_MIN_S 6
66#define RDxR_MIN_MASK (0x3f << RDxR_MIN_S)
67#define RDxR_SEC_MASK 0x3f
68
69#define RTSR 0x08
70#define RTTR 0x0c
71#define RDCR 0x10
72#define RYCR 0x14
73#define RDAR1 0x18
74#define RYAR1 0x1c
75#define RTCPICR 0x34
76#define PIAR 0x38
77
78#define rtc_readl(pxa_rtc, reg) \
79 __raw_readl((pxa_rtc)->base + (reg))
80#define rtc_writel(pxa_rtc, reg, value) \
81 __raw_writel((value), (pxa_rtc)->base + (reg))
82
83struct pxa_rtc {
84 struct resource *ress;
85 void __iomem *base;
86 int irq_1Hz;
87 int irq_Alrm;
88 struct rtc_device *rtc;
89 spinlock_t lock; /* Protects this structure */
Robert Jarzmikdc944362009-01-06 14:42:14 -080090};
91
92static u32 ryxr_calc(struct rtc_time *tm)
93{
94 return ((tm->tm_year + 1900) << RYxR_YEAR_S)
95 | ((tm->tm_mon + 1) << RYxR_MONTH_S)
96 | tm->tm_mday;
97}
98
99static u32 rdxr_calc(struct rtc_time *tm)
100{
101 return (tm->tm_hour << RDxR_HOUR_S) | (tm->tm_min << RDxR_MIN_S)
102 | tm->tm_sec;
103}
104
105static void tm_calc(u32 rycr, u32 rdcr, struct rtc_time *tm)
106{
107 tm->tm_year = ((rycr & RYxR_YEAR_MASK) >> RYxR_YEAR_S) - 1900;
108 tm->tm_mon = (((rycr & RYxR_MONTH_MASK) >> RYxR_MONTH_S)) - 1;
109 tm->tm_mday = (rycr & RYxR_DAY_MASK);
110 tm->tm_hour = (rdcr & RDxR_HOUR_MASK) >> RDxR_HOUR_S;
111 tm->tm_min = (rdcr & RDxR_MIN_MASK) >> RDxR_MIN_S;
112 tm->tm_sec = rdcr & RDxR_SEC_MASK;
113}
114
115static void rtsr_clear_bits(struct pxa_rtc *pxa_rtc, u32 mask)
116{
117 u32 rtsr;
118
119 rtsr = rtc_readl(pxa_rtc, RTSR);
120 rtsr &= ~RTSR_TRIG_MASK;
121 rtsr &= ~mask;
122 rtc_writel(pxa_rtc, RTSR, rtsr);
123}
124
125static void rtsr_set_bits(struct pxa_rtc *pxa_rtc, u32 mask)
126{
127 u32 rtsr;
128
129 rtsr = rtc_readl(pxa_rtc, RTSR);
130 rtsr &= ~RTSR_TRIG_MASK;
131 rtsr |= mask;
132 rtc_writel(pxa_rtc, RTSR, rtsr);
133}
134
135static irqreturn_t pxa_rtc_irq(int irq, void *dev_id)
136{
137 struct platform_device *pdev = to_platform_device(dev_id);
138 struct pxa_rtc *pxa_rtc = platform_get_drvdata(pdev);
139 u32 rtsr;
140 unsigned long events = 0;
141
142 spin_lock(&pxa_rtc->lock);
143
144 /* clear interrupt sources */
145 rtsr = rtc_readl(pxa_rtc, RTSR);
146 rtc_writel(pxa_rtc, RTSR, rtsr);
147
148 /* temporary disable rtc interrupts */
149 rtsr_clear_bits(pxa_rtc, RTSR_RDALE1 | RTSR_PIALE | RTSR_HZE);
150
151 /* clear alarm interrupt if it has occurred */
152 if (rtsr & RTSR_RDAL1)
153 rtsr &= ~RTSR_RDALE1;
154
155 /* update irq data & counter */
156 if (rtsr & RTSR_RDAL1)
157 events |= RTC_AF | RTC_IRQF;
158 if (rtsr & RTSR_HZ)
159 events |= RTC_UF | RTC_IRQF;
160 if (rtsr & RTSR_PIAL)
161 events |= RTC_PF | RTC_IRQF;
162
163 rtc_update_irq(pxa_rtc->rtc, 1, events);
164
165 /* enable back rtc interrupts */
166 rtc_writel(pxa_rtc, RTSR, rtsr & ~RTSR_TRIG_MASK);
167
168 spin_unlock(&pxa_rtc->lock);
169 return IRQ_HANDLED;
170}
171
172static int pxa_rtc_open(struct device *dev)
173{
174 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
175 int ret;
176
177 ret = request_irq(pxa_rtc->irq_1Hz, pxa_rtc_irq, IRQF_DISABLED,
178 "rtc 1Hz", dev);
179 if (ret < 0) {
180 dev_err(dev, "can't get irq %i, err %d\n", pxa_rtc->irq_1Hz,
181 ret);
182 goto err_irq_1Hz;
183 }
184 ret = request_irq(pxa_rtc->irq_Alrm, pxa_rtc_irq, IRQF_DISABLED,
185 "rtc Alrm", dev);
186 if (ret < 0) {
187 dev_err(dev, "can't get irq %i, err %d\n", pxa_rtc->irq_Alrm,
188 ret);
189 goto err_irq_Alrm;
190 }
191
192 return 0;
193
194err_irq_Alrm:
195 free_irq(pxa_rtc->irq_1Hz, dev);
196err_irq_1Hz:
197 return ret;
198}
199
200static void pxa_rtc_release(struct device *dev)
201{
202 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
203
204 spin_lock_irq(&pxa_rtc->lock);
205 rtsr_clear_bits(pxa_rtc, RTSR_PIALE | RTSR_RDALE1 | RTSR_HZE);
206 spin_unlock_irq(&pxa_rtc->lock);
207
208 free_irq(pxa_rtc->irq_Alrm, dev);
209 free_irq(pxa_rtc->irq_1Hz, dev);
210}
211
Wan ZongShun93b13842010-08-10 18:02:11 -0700212static int pxa_alarm_irq_enable(struct device *dev, unsigned int enabled)
Robert Jarzmikdc944362009-01-06 14:42:14 -0800213{
214 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
Robert Jarzmikdc944362009-01-06 14:42:14 -0800215
216 spin_lock_irq(&pxa_rtc->lock);
Wan ZongShun93b13842010-08-10 18:02:11 -0700217
218 if (enabled)
Robert Jarzmikdc944362009-01-06 14:42:14 -0800219 rtsr_set_bits(pxa_rtc, RTSR_RDALE1);
Wan ZongShun93b13842010-08-10 18:02:11 -0700220 else
221 rtsr_clear_bits(pxa_rtc, RTSR_RDALE1);
Robert Jarzmikdc944362009-01-06 14:42:14 -0800222
223 spin_unlock_irq(&pxa_rtc->lock);
Wan ZongShun93b13842010-08-10 18:02:11 -0700224 return 0;
225}
226
227static int pxa_update_irq_enable(struct device *dev, unsigned int enabled)
228{
229 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
230
231 spin_lock_irq(&pxa_rtc->lock);
232
233 if (enabled)
234 rtsr_set_bits(pxa_rtc, RTSR_HZE);
235 else
236 rtsr_clear_bits(pxa_rtc, RTSR_HZE);
237
238 spin_unlock_irq(&pxa_rtc->lock);
239 return 0;
Robert Jarzmikdc944362009-01-06 14:42:14 -0800240}
241
242static int pxa_rtc_read_time(struct device *dev, struct rtc_time *tm)
243{
244 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
245 u32 rycr, rdcr;
246
247 rycr = rtc_readl(pxa_rtc, RYCR);
248 rdcr = rtc_readl(pxa_rtc, RDCR);
249
250 tm_calc(rycr, rdcr, tm);
251 return 0;
252}
253
254static int pxa_rtc_set_time(struct device *dev, struct rtc_time *tm)
255{
256 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
257
258 rtc_writel(pxa_rtc, RYCR, ryxr_calc(tm));
259 rtc_writel(pxa_rtc, RDCR, rdxr_calc(tm));
260
261 return 0;
262}
263
264static int pxa_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
265{
266 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
267 u32 rtsr, ryar, rdar;
268
269 ryar = rtc_readl(pxa_rtc, RYAR1);
270 rdar = rtc_readl(pxa_rtc, RDAR1);
271 tm_calc(ryar, rdar, &alrm->time);
272
273 rtsr = rtc_readl(pxa_rtc, RTSR);
274 alrm->enabled = (rtsr & RTSR_RDALE1) ? 1 : 0;
275 alrm->pending = (rtsr & RTSR_RDAL1) ? 1 : 0;
276 return 0;
277}
278
279static int pxa_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
280{
281 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
282 u32 rtsr;
283
284 spin_lock_irq(&pxa_rtc->lock);
285
286 rtc_writel(pxa_rtc, RYAR1, ryxr_calc(&alrm->time));
287 rtc_writel(pxa_rtc, RDAR1, rdxr_calc(&alrm->time));
288
289 rtsr = rtc_readl(pxa_rtc, RTSR);
290 if (alrm->enabled)
291 rtsr |= RTSR_RDALE1;
292 else
293 rtsr &= ~RTSR_RDALE1;
294 rtc_writel(pxa_rtc, RTSR, rtsr);
295
296 spin_unlock_irq(&pxa_rtc->lock);
297
298 return 0;
299}
300
301static int pxa_rtc_proc(struct device *dev, struct seq_file *seq)
302{
303 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
304
305 seq_printf(seq, "trim/divider\t: 0x%08x\n", rtc_readl(pxa_rtc, RTTR));
306 seq_printf(seq, "update_IRQ\t: %s\n",
307 (rtc_readl(pxa_rtc, RTSR) & RTSR_HZE) ? "yes" : "no");
308 seq_printf(seq, "periodic_IRQ\t: %s\n",
309 (rtc_readl(pxa_rtc, RTSR) & RTSR_PIALE) ? "yes" : "no");
310 seq_printf(seq, "periodic_freq\t: %u\n", rtc_readl(pxa_rtc, PIAR));
311
312 return 0;
313}
314
315static const struct rtc_class_ops pxa_rtc_ops = {
316 .open = pxa_rtc_open,
317 .release = pxa_rtc_release,
Robert Jarzmikdc944362009-01-06 14:42:14 -0800318 .read_time = pxa_rtc_read_time,
319 .set_time = pxa_rtc_set_time,
320 .read_alarm = pxa_rtc_read_alarm,
321 .set_alarm = pxa_rtc_set_alarm,
Wan ZongShun93b13842010-08-10 18:02:11 -0700322 .alarm_irq_enable = pxa_alarm_irq_enable,
323 .update_irq_enable = pxa_update_irq_enable,
Robert Jarzmikdc944362009-01-06 14:42:14 -0800324 .proc = pxa_rtc_proc,
Robert Jarzmikdc944362009-01-06 14:42:14 -0800325};
326
Alessandro Zummo0417ce22009-01-06 14:42:15 -0800327static int __init pxa_rtc_probe(struct platform_device *pdev)
Robert Jarzmikdc944362009-01-06 14:42:14 -0800328{
329 struct device *dev = &pdev->dev;
330 struct pxa_rtc *pxa_rtc;
331 int ret;
332 u32 rttr;
333
Robert Jarzmikdc944362009-01-06 14:42:14 -0800334 pxa_rtc = kzalloc(sizeof(struct pxa_rtc), GFP_KERNEL);
335 if (!pxa_rtc)
Alessandro Zummo0417ce22009-01-06 14:42:15 -0800336 return -ENOMEM;
337
338 spin_lock_init(&pxa_rtc->lock);
339 platform_set_drvdata(pdev, pxa_rtc);
Robert Jarzmikdc944362009-01-06 14:42:14 -0800340
341 ret = -ENXIO;
342 pxa_rtc->ress = platform_get_resource(pdev, IORESOURCE_MEM, 0);
343 if (!pxa_rtc->ress) {
344 dev_err(dev, "No I/O memory resource defined\n");
345 goto err_ress;
346 }
347
348 pxa_rtc->irq_1Hz = platform_get_irq(pdev, 0);
349 if (pxa_rtc->irq_1Hz < 0) {
350 dev_err(dev, "No 1Hz IRQ resource defined\n");
351 goto err_ress;
352 }
353 pxa_rtc->irq_Alrm = platform_get_irq(pdev, 1);
354 if (pxa_rtc->irq_Alrm < 0) {
355 dev_err(dev, "No alarm IRQ resource defined\n");
356 goto err_ress;
357 }
358
Robert Jarzmikdc944362009-01-06 14:42:14 -0800359 ret = -ENOMEM;
360 pxa_rtc->base = ioremap(pxa_rtc->ress->start,
Alessandro Zummo0417ce22009-01-06 14:42:15 -0800361 resource_size(pxa_rtc->ress));
Robert Jarzmikdc944362009-01-06 14:42:14 -0800362 if (!pxa_rtc->base) {
363 dev_err(&pdev->dev, "Unable to map pxa RTC I/O memory\n");
364 goto err_map;
365 }
366
367 /*
368 * If the clock divider is uninitialized then reset it to the
369 * default value to get the 1Hz clock.
370 */
371 if (rtc_readl(pxa_rtc, RTTR) == 0) {
372 rttr = RTC_DEF_DIVIDER + (RTC_DEF_TRIM << 16);
373 rtc_writel(pxa_rtc, RTTR, rttr);
374 dev_warn(dev, "warning: initializing default clock"
375 " divider/trim value\n");
376 }
377
378 rtsr_clear_bits(pxa_rtc, RTSR_PIALE | RTSR_RDALE1 | RTSR_HZE);
Alessandro Zummo0417ce22009-01-06 14:42:15 -0800379
380 pxa_rtc->rtc = rtc_device_register("pxa-rtc", &pdev->dev, &pxa_rtc_ops,
381 THIS_MODULE);
382 ret = PTR_ERR(pxa_rtc->rtc);
383 if (IS_ERR(pxa_rtc->rtc)) {
384 dev_err(dev, "Failed to register RTC device -> %d\n", ret);
385 goto err_rtc_reg;
386 }
387
Robert Jarzmikdc944362009-01-06 14:42:14 -0800388 device_init_wakeup(dev, 1);
389
390 return 0;
391
Robert Jarzmikdc944362009-01-06 14:42:14 -0800392err_rtc_reg:
Alessandro Zummo0417ce22009-01-06 14:42:15 -0800393 iounmap(pxa_rtc->base);
Robert Jarzmikdc944362009-01-06 14:42:14 -0800394err_ress:
Alessandro Zummo0417ce22009-01-06 14:42:15 -0800395err_map:
Robert Jarzmikdc944362009-01-06 14:42:14 -0800396 kfree(pxa_rtc);
Robert Jarzmikdc944362009-01-06 14:42:14 -0800397 return ret;
398}
399
Alessandro Zummo0417ce22009-01-06 14:42:15 -0800400static int __exit pxa_rtc_remove(struct platform_device *pdev)
Robert Jarzmikdc944362009-01-06 14:42:14 -0800401{
402 struct pxa_rtc *pxa_rtc = platform_get_drvdata(pdev);
403
Alessandro Zummo0417ce22009-01-06 14:42:15 -0800404 rtc_device_unregister(pxa_rtc->rtc);
405
Robert Jarzmikdc944362009-01-06 14:42:14 -0800406 spin_lock_irq(&pxa_rtc->lock);
407 iounmap(pxa_rtc->base);
Robert Jarzmikdc944362009-01-06 14:42:14 -0800408 spin_unlock_irq(&pxa_rtc->lock);
409
Robert Jarzmikdc944362009-01-06 14:42:14 -0800410 kfree(pxa_rtc);
411
412 return 0;
413}
414
415#ifdef CONFIG_PM
Robert Jarzmike6e698a2009-07-21 22:47:32 +0200416static int pxa_rtc_suspend(struct device *dev)
Robert Jarzmikdc944362009-01-06 14:42:14 -0800417{
Robert Jarzmike6e698a2009-07-21 22:47:32 +0200418 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
Robert Jarzmikdc944362009-01-06 14:42:14 -0800419
Robert Jarzmike6e698a2009-07-21 22:47:32 +0200420 if (device_may_wakeup(dev))
Robert Jarzmikdc944362009-01-06 14:42:14 -0800421 enable_irq_wake(pxa_rtc->irq_Alrm);
422 return 0;
423}
424
Robert Jarzmike6e698a2009-07-21 22:47:32 +0200425static int pxa_rtc_resume(struct device *dev)
Robert Jarzmikdc944362009-01-06 14:42:14 -0800426{
Robert Jarzmike6e698a2009-07-21 22:47:32 +0200427 struct pxa_rtc *pxa_rtc = dev_get_drvdata(dev);
Robert Jarzmikdc944362009-01-06 14:42:14 -0800428
Robert Jarzmike6e698a2009-07-21 22:47:32 +0200429 if (device_may_wakeup(dev))
Robert Jarzmikdc944362009-01-06 14:42:14 -0800430 disable_irq_wake(pxa_rtc->irq_Alrm);
431 return 0;
432}
Robert Jarzmike6e698a2009-07-21 22:47:32 +0200433
Alexey Dobriyan47145212009-12-14 18:00:08 -0800434static const struct dev_pm_ops pxa_rtc_pm_ops = {
Robert Jarzmike6e698a2009-07-21 22:47:32 +0200435 .suspend = pxa_rtc_suspend,
436 .resume = pxa_rtc_resume,
437};
Robert Jarzmikdc944362009-01-06 14:42:14 -0800438#endif
439
440static struct platform_driver pxa_rtc_driver = {
Robert Jarzmikdc944362009-01-06 14:42:14 -0800441 .remove = __exit_p(pxa_rtc_remove),
Robert Jarzmikdc944362009-01-06 14:42:14 -0800442 .driver = {
Robert Jarzmike6e698a2009-07-21 22:47:32 +0200443 .name = "pxa-rtc",
444#ifdef CONFIG_PM
445 .pm = &pxa_rtc_pm_ops,
446#endif
Robert Jarzmikdc944362009-01-06 14:42:14 -0800447 },
448};
449
450static int __init pxa_rtc_init(void)
451{
452 if (cpu_is_pxa27x() || cpu_is_pxa3xx())
Alessandro Zummo0417ce22009-01-06 14:42:15 -0800453 return platform_driver_probe(&pxa_rtc_driver, pxa_rtc_probe);
Robert Jarzmikdc944362009-01-06 14:42:14 -0800454
455 return -ENODEV;
456}
457
458static void __exit pxa_rtc_exit(void)
459{
460 platform_driver_unregister(&pxa_rtc_driver);
461}
462
463module_init(pxa_rtc_init);
464module_exit(pxa_rtc_exit);
465
Robert Jarzmik57f63bc2009-02-11 13:04:19 -0800466MODULE_AUTHOR("Robert Jarzmik <robert.jarzmik@free.fr>");
Robert Jarzmikdc944362009-01-06 14:42:14 -0800467MODULE_DESCRIPTION("PXA27x/PXA3xx Realtime Clock Driver (RTC)");
468MODULE_LICENSE("GPL");
469MODULE_ALIAS("platform:pxa-rtc");