blob: 8b30c83a2ab18fbfc1840958389e4846c242864c [file] [log] [blame]
Quinn Jensen52c543f2007-07-09 22:06:53 +01001/*
Juergen Beisert259bcaa2008-07-05 10:02:54 +02002 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
Quinn Jensen52c543f2007-07-09 22:06:53 +010018 */
19
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010020#include <linux/module.h>
Juergen Beisert259bcaa2008-07-05 10:02:54 +020021#include <linux/irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/common.h>
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010024#include <asm/mach/irq.h>
Sascha Hauera2449092008-12-18 11:51:57 +010025#include <mach/hardware.h>
Quinn Jensen52c543f2007-07-09 22:06:53 +010026
Peter Hortoncdc3f102010-12-06 11:37:38 +000027#include "irq-common.h"
28
Sascha Hauer84c9fa42009-02-18 20:59:04 +010029#define AVIC_INTCNTL 0x00 /* int control reg */
30#define AVIC_NIMASK 0x04 /* int mask reg */
31#define AVIC_INTENNUM 0x08 /* int enable number reg */
32#define AVIC_INTDISNUM 0x0C /* int disable number reg */
33#define AVIC_INTENABLEH 0x10 /* int enable reg high */
34#define AVIC_INTENABLEL 0x14 /* int enable reg low */
35#define AVIC_INTTYPEH 0x18 /* int type reg high */
36#define AVIC_INTTYPEL 0x1C /* int type reg low */
37#define AVIC_NIPRIORITY(x) (0x20 + 4 * (7 - (x))) /* int priority */
38#define AVIC_NIVECSR 0x40 /* norm int vector/status */
39#define AVIC_FIVECSR 0x44 /* fast int vector/status */
40#define AVIC_INTSRCH 0x48 /* int source reg high */
41#define AVIC_INTSRCL 0x4C /* int source reg low */
42#define AVIC_INTFRCH 0x50 /* int force reg high */
43#define AVIC_INTFRCL 0x54 /* int force reg low */
44#define AVIC_NIPNDH 0x58 /* norm int pending high */
45#define AVIC_NIPNDL 0x5C /* norm int pending low */
46#define AVIC_FIPNDH 0x60 /* fast int pending high */
47#define AVIC_FIPNDL 0x64 /* fast int pending low */
48
Sascha Hauer12b8eb82009-05-25 10:50:52 +020049void __iomem *avic_base;
Juergen Beisert259bcaa2008-07-05 10:02:54 +020050
Darius Augulis3f203012009-04-08 16:17:50 +030051#ifdef CONFIG_MXC_IRQ_PRIOR
Peter Hortoncdc3f102010-12-06 11:37:38 +000052static int avic_irq_set_priority(unsigned char irq, unsigned char prio)
53{
Darius Augulis479c9012008-09-09 11:29:41 +020054 unsigned int temp;
55 unsigned int mask = 0x0F << irq % 8 * 4;
56
Darius Augulis3f203012009-04-08 16:17:50 +030057 if (irq >= MXC_INTERNAL_IRQS)
58 return -EINVAL;;
Darius Augulis479c9012008-09-09 11:29:41 +020059
Sascha Hauer84c9fa42009-02-18 20:59:04 +010060 temp = __raw_readl(avic_base + AVIC_NIPRIORITY(irq / 8));
Darius Augulis479c9012008-09-09 11:29:41 +020061 temp &= ~mask;
62 temp |= prio & mask;
63
Sascha Hauer84c9fa42009-02-18 20:59:04 +010064 __raw_writel(temp, avic_base + AVIC_NIPRIORITY(irq / 8));
Darius Augulis3f203012009-04-08 16:17:50 +030065
66 return 0;
Darius Augulis479c9012008-09-09 11:29:41 +020067}
Peter Hortoncdc3f102010-12-06 11:37:38 +000068#endif
Darius Augulis479c9012008-09-09 11:29:41 +020069
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010070#ifdef CONFIG_FIQ
Peter Hortoncdc3f102010-12-06 11:37:38 +000071static int avic_set_irq_fiq(unsigned int irq, unsigned int type)
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010072{
73 unsigned int irqt;
74
Sascha Hauer9d631b82008-12-18 11:08:55 +010075 if (irq >= MXC_INTERNAL_IRQS)
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010076 return -EINVAL;
77
Sascha Hauer9d631b82008-12-18 11:08:55 +010078 if (irq < MXC_INTERNAL_IRQS / 2) {
Sascha Hauer84c9fa42009-02-18 20:59:04 +010079 irqt = __raw_readl(avic_base + AVIC_INTTYPEL) & ~(1 << irq);
80 __raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEL);
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010081 } else {
Sascha Hauer9d631b82008-12-18 11:08:55 +010082 irq -= MXC_INTERNAL_IRQS / 2;
Sascha Hauer84c9fa42009-02-18 20:59:04 +010083 irqt = __raw_readl(avic_base + AVIC_INTTYPEH) & ~(1 << irq);
84 __raw_writel(irqt | (!!type << irq), avic_base + AVIC_INTTYPEH);
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010085 }
86
87 return 0;
88}
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010089#endif /* CONFIG_FIQ */
90
Robert Schwebel2c130fd2008-03-28 11:02:13 +010091/* Disable interrupt number "irq" in the AVIC */
Lennert Buytenhek4d935792010-11-29 11:16:23 +010092static void mxc_mask_irq(struct irq_data *d)
Quinn Jensen52c543f2007-07-09 22:06:53 +010093{
Lennert Buytenhek4d935792010-11-29 11:16:23 +010094 __raw_writel(d->irq, avic_base + AVIC_INTDISNUM);
Quinn Jensen52c543f2007-07-09 22:06:53 +010095}
96
Robert Schwebel2c130fd2008-03-28 11:02:13 +010097/* Enable interrupt number "irq" in the AVIC */
Lennert Buytenhek4d935792010-11-29 11:16:23 +010098static void mxc_unmask_irq(struct irq_data *d)
Quinn Jensen52c543f2007-07-09 22:06:53 +010099{
Lennert Buytenhek4d935792010-11-29 11:16:23 +0100100 __raw_writel(d->irq, avic_base + AVIC_INTENNUM);
Quinn Jensen52c543f2007-07-09 22:06:53 +0100101}
102
Peter Hortoncdc3f102010-12-06 11:37:38 +0000103static struct mxc_irq_chip mxc_avic_chip = {
104 .base = {
Lennert Buytenhek4d935792010-11-29 11:16:23 +0100105 .irq_ack = mxc_mask_irq,
106 .irq_mask = mxc_mask_irq,
107 .irq_unmask = mxc_unmask_irq,
Peter Hortoncdc3f102010-12-06 11:37:38 +0000108 },
109#ifdef CONFIG_MXC_IRQ_PRIOR
110 .set_priority = avic_irq_set_priority,
111#endif
112#ifdef CONFIG_FIQ
113 .set_irq_fiq = avic_set_irq_fiq,
114#endif
Quinn Jensen52c543f2007-07-09 22:06:53 +0100115};
116
Robert Schwebel2c130fd2008-03-28 11:02:13 +0100117/*
Quinn Jensen52c543f2007-07-09 22:06:53 +0100118 * This function initializes the AVIC hardware and disables all the
119 * interrupts. It registers the interrupt enable and disable functions
120 * to the kernel for each interrupt source.
121 */
Sascha Hauerc5aa0ad2009-05-25 17:36:19 +0200122void __init mxc_init_irq(void __iomem *irqbase)
Quinn Jensen52c543f2007-07-09 22:06:53 +0100123{
124 int i;
Quinn Jensen52c543f2007-07-09 22:06:53 +0100125
Sascha Hauerc5aa0ad2009-05-25 17:36:19 +0200126 avic_base = irqbase;
Sascha Hauer84c9fa42009-02-18 20:59:04 +0100127
Quinn Jensen52c543f2007-07-09 22:06:53 +0100128 /* put the AVIC into the reset value with
129 * all interrupts disabled
130 */
Sascha Hauer84c9fa42009-02-18 20:59:04 +0100131 __raw_writel(0, avic_base + AVIC_INTCNTL);
132 __raw_writel(0x1f, avic_base + AVIC_NIMASK);
Quinn Jensen52c543f2007-07-09 22:06:53 +0100133
134 /* disable all interrupts */
Sascha Hauer84c9fa42009-02-18 20:59:04 +0100135 __raw_writel(0, avic_base + AVIC_INTENABLEH);
136 __raw_writel(0, avic_base + AVIC_INTENABLEL);
Quinn Jensen52c543f2007-07-09 22:06:53 +0100137
138 /* all IRQ no FIQ */
Sascha Hauer84c9fa42009-02-18 20:59:04 +0100139 __raw_writel(0, avic_base + AVIC_INTTYPEH);
140 __raw_writel(0, avic_base + AVIC_INTTYPEL);
Sascha Hauer9d631b82008-12-18 11:08:55 +0100141 for (i = 0; i < MXC_INTERNAL_IRQS; i++) {
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100142 irq_set_chip(i, &mxc_avic_chip.base);
143 irq_set_handler(i, handle_level_irq);
Quinn Jensen52c543f2007-07-09 22:06:53 +0100144 set_irq_flags(i, IRQF_VALID);
145 }
146
Darius Augulis479c9012008-09-09 11:29:41 +0200147 /* Set default priority value (0) for all IRQ's */
148 for (i = 0; i < 8; i++)
Sascha Hauer84c9fa42009-02-18 20:59:04 +0100149 __raw_writel(0, avic_base + AVIC_NIPRIORITY(i));
Quinn Jensen52c543f2007-07-09 22:06:53 +0100150
Paulius Zaleckasd7927e12008-11-14 11:01:39 +0100151#ifdef CONFIG_FIQ
152 /* Initialize FIQ */
153 init_FIQ();
154#endif
155
Quinn Jensen52c543f2007-07-09 22:06:53 +0100156 printk(KERN_INFO "MXC IRQ initialized\n");
157}
Sascha Hauer84c9fa42009-02-18 20:59:04 +0100158