blob: c38ef0dda605661f021cc877dc772898589fa16b [file] [log] [blame]
Jani Nikula22554022016-06-21 14:49:00 +03001===========================
2 drm/i915 Intel GFX Driver
3===========================
Jani Nikulaca00c2b2016-06-21 14:48:58 +03004
5The drm/i915 driver supports all (with the exception of some very early
6models) integrated GFX chipsets with both Intel display and rendering
7blocks. This excludes a set of SoC platforms with an SGX rendering unit,
8those have basic support through the gma500 drm driver.
9
10Core Driver Infrastructure
Jani Nikula22554022016-06-21 14:49:00 +030011==========================
Jani Nikulaca00c2b2016-06-21 14:48:58 +030012
13This section covers core driver infrastructure used by both the display
14and the GEM parts of the driver.
15
16Runtime Power Management
Jani Nikula22554022016-06-21 14:49:00 +030017------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +030018
19.. kernel-doc:: drivers/gpu/drm/i915/intel_runtime_pm.c
20 :doc: runtime pm
21
22.. kernel-doc:: drivers/gpu/drm/i915/intel_runtime_pm.c
23 :internal:
24
25.. kernel-doc:: drivers/gpu/drm/i915/intel_uncore.c
26 :internal:
27
28Interrupt Handling
Jani Nikula22554022016-06-21 14:49:00 +030029------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +030030
31.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c
32 :doc: interrupt handling
33
34.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c
35 :functions: intel_irq_init intel_irq_init_hw intel_hpd_init
36
37.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c
38 :functions: intel_runtime_pm_disable_interrupts
39
40.. kernel-doc:: drivers/gpu/drm/i915/i915_irq.c
41 :functions: intel_runtime_pm_enable_interrupts
42
43Intel GVT-g Guest Support(vGPU)
Jani Nikula22554022016-06-21 14:49:00 +030044-------------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +030045
46.. kernel-doc:: drivers/gpu/drm/i915/i915_vgpu.c
47 :doc: Intel GVT-g guest support
48
49.. kernel-doc:: drivers/gpu/drm/i915/i915_vgpu.c
50 :internal:
51
Zhenyu Wang22681c72016-10-19 14:40:59 +080052Intel GVT-g Host Support(vGPU device model)
53-------------------------------------------
54
55.. kernel-doc:: drivers/gpu/drm/i915/intel_gvt.c
56 :doc: Intel GVT-g host support
57
58.. kernel-doc:: drivers/gpu/drm/i915/intel_gvt.c
59 :internal:
60
Oscar Mateo7d3c4252018-04-10 09:12:46 -070061Workarounds
62-----------
63
Mauro Carvalho Chehabbcc87372019-06-04 11:17:42 -030064.. kernel-doc:: drivers/gpu/drm/i915/gt/intel_workarounds.c
Oscar Mateo7d3c4252018-04-10 09:12:46 -070065 :doc: Hardware workarounds
66
Jani Nikulaca00c2b2016-06-21 14:48:58 +030067Display Hardware Handling
Jani Nikula22554022016-06-21 14:49:00 +030068=========================
Jani Nikulaca00c2b2016-06-21 14:48:58 +030069
70This section covers everything related to the display hardware including
71the mode setting infrastructure, plane, sprite and cursor handling and
72display, output probing and related topics.
73
74Mode Setting Infrastructure
Jani Nikula22554022016-06-21 14:49:00 +030075---------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +030076
77The i915 driver is thus far the only DRM driver which doesn't use the
78common DRM helper code to implement mode setting sequences. Thus it has
79its own tailor-made infrastructure for executing a display configuration
80change.
81
82Frontbuffer Tracking
Jani Nikula22554022016-06-21 14:49:00 +030083--------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +030084
Jani Nikula6800d9a2019-06-17 13:29:44 +030085.. kernel-doc:: drivers/gpu/drm/i915/display/intel_frontbuffer.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +030086 :doc: frontbuffer tracking
87
Jani Nikula6800d9a2019-06-17 13:29:44 +030088.. kernel-doc:: drivers/gpu/drm/i915/display/intel_frontbuffer.h
Chris Wilson5d723d72016-08-04 16:32:35 +010089 :internal:
90
Jani Nikula6800d9a2019-06-17 13:29:44 +030091.. kernel-doc:: drivers/gpu/drm/i915/display/intel_frontbuffer.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +030092 :internal:
93
94.. kernel-doc:: drivers/gpu/drm/i915/i915_gem.c
95 :functions: i915_gem_track_fb
96
97Display FIFO Underrun Reporting
Jani Nikula22554022016-06-21 14:49:00 +030098-------------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +030099
Jani Nikula6800d9a2019-06-17 13:29:44 +0300100.. kernel-doc:: drivers/gpu/drm/i915/display/intel_fifo_underrun.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300101 :doc: fifo underrun handling
102
Jani Nikula6800d9a2019-06-17 13:29:44 +0300103.. kernel-doc:: drivers/gpu/drm/i915/display/intel_fifo_underrun.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300104 :internal:
105
106Plane Configuration
Jani Nikula22554022016-06-21 14:49:00 +0300107-------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300108
109This section covers plane configuration and composition with the primary
110plane, sprites, cursors and overlays. This includes the infrastructure
111to do atomic vsync'ed updates of all this state and also tightly coupled
112topics like watermark setup and computation, framebuffer compression and
113panel self refresh.
114
115Atomic Plane Helpers
Jani Nikula22554022016-06-21 14:49:00 +0300116--------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300117
Jani Nikula6800d9a2019-06-17 13:29:44 +0300118.. kernel-doc:: drivers/gpu/drm/i915/display/intel_atomic_plane.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300119 :doc: atomic plane helpers
120
Jani Nikula6800d9a2019-06-17 13:29:44 +0300121.. kernel-doc:: drivers/gpu/drm/i915/display/intel_atomic_plane.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300122 :internal:
123
124Output Probing
Jani Nikula22554022016-06-21 14:49:00 +0300125--------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300126
127This section covers output probing and related infrastructure like the
128hotplug interrupt storm detection and mitigation code. Note that the
129i915 driver still uses most of the common DRM helper code for output
130probing, so those sections fully apply.
131
132Hotplug
Jani Nikula22554022016-06-21 14:49:00 +0300133-------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300134
Jani Nikula6800d9a2019-06-17 13:29:44 +0300135.. kernel-doc:: drivers/gpu/drm/i915/display/intel_hotplug.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300136 :doc: Hotplug
137
Jani Nikula6800d9a2019-06-17 13:29:44 +0300138.. kernel-doc:: drivers/gpu/drm/i915/display/intel_hotplug.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300139 :internal:
140
141High Definition Audio
Jani Nikula22554022016-06-21 14:49:00 +0300142---------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300143
Jani Nikula6800d9a2019-06-17 13:29:44 +0300144.. kernel-doc:: drivers/gpu/drm/i915/display/intel_audio.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300145 :doc: High Definition Audio over HDMI and Display Port
146
Jani Nikula6800d9a2019-06-17 13:29:44 +0300147.. kernel-doc:: drivers/gpu/drm/i915/display/intel_audio.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300148 :internal:
149
150.. kernel-doc:: include/drm/i915_component.h
151 :internal:
152
Takashi Iwaieacc8da2017-01-26 10:50:43 +0100153Intel HDMI LPE Audio Support
154----------------------------
155
Jani Nikula6800d9a2019-06-17 13:29:44 +0300156.. kernel-doc:: drivers/gpu/drm/i915/display/intel_lpe_audio.c
Takashi Iwaieacc8da2017-01-26 10:50:43 +0100157 :doc: LPE Audio integration for HDMI or DP playback
158
Jani Nikula6800d9a2019-06-17 13:29:44 +0300159.. kernel-doc:: drivers/gpu/drm/i915/display/intel_lpe_audio.c
Takashi Iwaieacc8da2017-01-26 10:50:43 +0100160 :internal:
161
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300162Panel Self Refresh PSR (PSR/SRD)
Jani Nikula22554022016-06-21 14:49:00 +0300163--------------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300164
Jani Nikula6800d9a2019-06-17 13:29:44 +0300165.. kernel-doc:: drivers/gpu/drm/i915/display/intel_psr.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300166 :doc: Panel Self Refresh (PSR/SRD)
167
Jani Nikula6800d9a2019-06-17 13:29:44 +0300168.. kernel-doc:: drivers/gpu/drm/i915/display/intel_psr.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300169 :internal:
170
171Frame Buffer Compression (FBC)
Jani Nikula22554022016-06-21 14:49:00 +0300172------------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300173
Jani Nikula6800d9a2019-06-17 13:29:44 +0300174.. kernel-doc:: drivers/gpu/drm/i915/display/intel_fbc.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300175 :doc: Frame Buffer Compression (FBC)
176
Jani Nikula6800d9a2019-06-17 13:29:44 +0300177.. kernel-doc:: drivers/gpu/drm/i915/display/intel_fbc.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300178 :internal:
179
180Display Refresh Rate Switching (DRRS)
Jani Nikula22554022016-06-21 14:49:00 +0300181-------------------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300182
Jani Nikula6800d9a2019-06-17 13:29:44 +0300183.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300184 :doc: Display Refresh Rate Switching (DRRS)
185
Jani Nikula6800d9a2019-06-17 13:29:44 +0300186.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300187 :functions: intel_dp_set_drrs_state
188
Jani Nikula6800d9a2019-06-17 13:29:44 +0300189.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300190 :functions: intel_edp_drrs_enable
191
Jani Nikula6800d9a2019-06-17 13:29:44 +0300192.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300193 :functions: intel_edp_drrs_disable
194
Jani Nikula6800d9a2019-06-17 13:29:44 +0300195.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300196 :functions: intel_edp_drrs_invalidate
197
Jani Nikula6800d9a2019-06-17 13:29:44 +0300198.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300199 :functions: intel_edp_drrs_flush
200
Jani Nikula6800d9a2019-06-17 13:29:44 +0300201.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dp.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300202 :functions: intel_dp_drrs_init
203
204DPIO
Jani Nikula22554022016-06-21 14:49:00 +0300205----
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300206
Jani Nikula6800d9a2019-06-17 13:29:44 +0300207.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dpio_phy.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300208 :doc: DPIO
209
210CSR firmware support for DMC
Jani Nikula22554022016-06-21 14:49:00 +0300211----------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300212
213.. kernel-doc:: drivers/gpu/drm/i915/intel_csr.c
214 :doc: csr support for dmc
215
216.. kernel-doc:: drivers/gpu/drm/i915/intel_csr.c
217 :internal:
218
219Video BIOS Table (VBT)
Jani Nikula22554022016-06-21 14:49:00 +0300220----------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300221
Jani Nikula6800d9a2019-06-17 13:29:44 +0300222.. kernel-doc:: drivers/gpu/drm/i915/display/intel_bios.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300223 :doc: Video BIOS Table (VBT)
224
Jani Nikula6800d9a2019-06-17 13:29:44 +0300225.. kernel-doc:: drivers/gpu/drm/i915/display/intel_bios.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300226 :internal:
227
Jani Nikula6800d9a2019-06-17 13:29:44 +0300228.. kernel-doc:: drivers/gpu/drm/i915/display/intel_vbt_defs.h
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300229 :internal:
230
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200231Display clocks
232--------------
233
Jani Nikula6800d9a2019-06-17 13:29:44 +0300234.. kernel-doc:: drivers/gpu/drm/i915/display/intel_cdclk.c
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200235 :doc: CDCLK / RAWCLK
236
Jani Nikula6800d9a2019-06-17 13:29:44 +0300237.. kernel-doc:: drivers/gpu/drm/i915/display/intel_cdclk.c
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200238 :internal:
239
Ander Conselvan de Oliveira294591c2016-12-29 17:22:11 +0200240Display PLLs
241------------
242
Jani Nikula6800d9a2019-06-17 13:29:44 +0300243.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dpll_mgr.c
Ander Conselvan de Oliveira294591c2016-12-29 17:22:11 +0200244 :doc: Display PLLs
245
Jani Nikula6800d9a2019-06-17 13:29:44 +0300246.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dpll_mgr.c
Ander Conselvan de Oliveira294591c2016-12-29 17:22:11 +0200247 :internal:
248
Jani Nikula6800d9a2019-06-17 13:29:44 +0300249.. kernel-doc:: drivers/gpu/drm/i915/display/intel_dpll_mgr.h
Ander Conselvan de Oliveira294591c2016-12-29 17:22:11 +0200250 :internal:
251
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300252Memory Management and Command Submission
Jani Nikula22554022016-06-21 14:49:00 +0300253========================================
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300254
255This sections covers all things related to the GEM implementation in the
256i915 driver.
257
Kevin Rogovinfd5ff5f2018-04-06 11:05:55 +0300258Intel GPU Basics
259----------------
260
261An Intel GPU has multiple engines. There are several engine types.
262
263- RCS engine is for rendering 3D and performing compute, this is named
264 `I915_EXEC_RENDER` in user space.
265- BCS is a blitting (copy) engine, this is named `I915_EXEC_BLT` in user
266 space.
267- VCS is a video encode and decode engine, this is named `I915_EXEC_BSD`
268 in user space
269- VECS is video enhancement engine, this is named `I915_EXEC_VEBOX` in user
270 space.
271- The enumeration `I915_EXEC_DEFAULT` does not refer to specific engine;
272 instead it is to be used by user space to specify a default rendering
273 engine (for 3D) that may or may not be the same as RCS.
274
275The Intel GPU family is a family of integrated GPU's using Unified
276Memory Access. For having the GPU "do work", user space will feed the
277GPU batch buffers via one of the ioctls `DRM_IOCTL_I915_GEM_EXECBUFFER2`
278or `DRM_IOCTL_I915_GEM_EXECBUFFER2_WR`. Most such batchbuffers will
279instruct the GPU to perform work (for example rendering) and that work
280needs memory from which to read and memory to which to write. All memory
281is encapsulated within GEM buffer objects (usually created with the ioctl
282`DRM_IOCTL_I915_GEM_CREATE`). An ioctl providing a batchbuffer for the GPU
283to create will also list all GEM buffer objects that the batchbuffer reads
284and/or writes. For implementation details of memory management see
285`GEM BO Management Implementation Details`_.
286
287The i915 driver allows user space to create a context via the ioctl
288`DRM_IOCTL_I915_GEM_CONTEXT_CREATE` which is identified by a 32-bit
289integer. Such a context should be viewed by user-space as -loosely-
290analogous to the idea of a CPU process of an operating system. The i915
291driver guarantees that commands issued to a fixed context are to be
292executed so that writes of a previously issued command are seen by
293reads of following commands. Actions issued between different contexts
294(even if from the same file descriptor) are NOT given that guarantee
295and the only way to synchronize across contexts (even from the same
296file descriptor) is through the use of fences. At least as far back as
297Gen4, also have that a context carries with it a GPU HW context;
298the HW context is essentially (most of atleast) the state of a GPU.
299In addition to the ordering guarantees, the kernel will restore GPU
300state via HW context when commands are issued to a context, this saves
301user space the need to restore (most of atleast) the GPU state at the
302start of each batchbuffer. The non-deprecated ioctls to submit batchbuffer
303work can pass that ID (in the lower bits of drm_i915_gem_execbuffer2::rsvd1)
304to identify what context to use with the command.
305
306The GPU has its own memory management and address space. The kernel
307driver maintains the memory translation table for the GPU. For older
308GPUs (i.e. those before Gen8), there is a single global such translation
309table, a global Graphics Translation Table (GTT). For newer generation
310GPUs each context has its own translation table, called Per-Process
311Graphics Translation Table (PPGTT). Of important note, is that although
312PPGTT is named per-process it is actually per context. When user space
313submits a batchbuffer, the kernel walks the list of GEM buffer objects
314used by the batchbuffer and guarantees that not only is the memory of
315each such GEM buffer object resident but it is also present in the
316(PP)GTT. If the GEM buffer object is not yet placed in the (PP)GTT,
317then it is given an address. Two consequences of this are: the kernel
318needs to edit the batchbuffer submitted to write the correct value of
319the GPU address when a GEM BO is assigned a GPU address and the kernel
320might evict a different GEM BO from the (PP)GTT to make address room
321for another GEM BO. Consequently, the ioctls submitting a batchbuffer
322for execution also include a list of all locations within buffers that
323refer to GPU-addresses so that the kernel can edit the buffer correctly.
324This process is dubbed relocation.
325
326GEM BO Management Implementation Details
327----------------------------------------
328
329.. kernel-doc:: drivers/gpu/drm/i915/i915_vma.h
330 :doc: Virtual Memory Address
331
332Buffer Object Eviction
333----------------------
334
335This section documents the interface functions for evicting buffer
336objects to make space available in the virtual gpu address spaces. Note
337that this is mostly orthogonal to shrinking buffer objects caches, which
338has the goal to make main memory (shared with the gpu through the
339unified memory architecture) available.
340
341.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_evict.c
342 :internal:
343
344Buffer Object Memory Shrinking
345------------------------------
346
347This section documents the interface function for shrinking memory usage
348of buffer object caches. Shrinking is used to make main memory
349available. Note that this is mostly orthogonal to evicting buffer
350objects, which has the goal to make space in gpu virtual address spaces.
351
Jani Nikula8a6f43d2019-06-05 12:56:56 +0300352.. kernel-doc:: drivers/gpu/drm/i915/gem/i915_gem_shrinker.c
Kevin Rogovinfd5ff5f2018-04-06 11:05:55 +0300353 :internal:
354
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300355Batchbuffer Parsing
Jani Nikula22554022016-06-21 14:49:00 +0300356-------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300357
358.. kernel-doc:: drivers/gpu/drm/i915/i915_cmd_parser.c
359 :doc: batch buffer command parser
360
361.. kernel-doc:: drivers/gpu/drm/i915/i915_cmd_parser.c
362 :internal:
363
364Batchbuffer Pools
Jani Nikula22554022016-06-21 14:49:00 +0300365-----------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300366
367.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_batch_pool.c
368 :doc: batch pool
369
370.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_batch_pool.c
371 :internal:
372
Kevin Rogovin4d42db12018-04-06 11:05:56 +0300373User Batchbuffer Execution
374--------------------------
375
Jani Nikula8a6f43d2019-06-05 12:56:56 +0300376.. kernel-doc:: drivers/gpu/drm/i915/gem/i915_gem_execbuffer.c
Kevin Rogovin4d42db12018-04-06 11:05:56 +0300377 :doc: User command execution
378
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300379Logical Rings, Logical Ring Contexts and Execlists
Jani Nikula22554022016-06-21 14:49:00 +0300380--------------------------------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300381
Mauro Carvalho Chehabbcc87372019-06-04 11:17:42 -0300382.. kernel-doc:: drivers/gpu/drm/i915/gt/intel_lrc.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300383 :doc: Logical Rings, Logical Ring Contexts and Execlists
384
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300385Global GTT views
Jani Nikula22554022016-06-21 14:49:00 +0300386----------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300387
388.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_gtt.c
389 :doc: Global GTT views
390
391.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_gtt.c
392 :internal:
393
394GTT Fences and Swizzling
Jani Nikula22554022016-06-21 14:49:00 +0300395------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300396
Daniel Vetterebc896d2016-11-14 12:58:17 +0100397.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_fence_reg.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300398 :internal:
399
400Global GTT Fence Handling
Jani Nikula22554022016-06-21 14:49:00 +0300401~~~~~~~~~~~~~~~~~~~~~~~~~
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300402
Daniel Vetterebc896d2016-11-14 12:58:17 +0100403.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_fence_reg.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300404 :doc: fence register handling
405
406Hardware Tiling and Swizzling Details
Jani Nikula22554022016-06-21 14:49:00 +0300407~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300408
Daniel Vetterebc896d2016-11-14 12:58:17 +0100409.. kernel-doc:: drivers/gpu/drm/i915/i915_gem_fence_reg.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300410 :doc: tiling swizzling details
411
412Object Tiling IOCTLs
Jani Nikula22554022016-06-21 14:49:00 +0300413--------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300414
Jani Nikula8a6f43d2019-06-05 12:56:56 +0300415.. kernel-doc:: drivers/gpu/drm/i915/gem/i915_gem_tiling.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300416 :internal:
417
Jani Nikula8a6f43d2019-06-05 12:56:56 +0300418.. kernel-doc:: drivers/gpu/drm/i915/gem/i915_gem_tiling.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300419 :doc: buffer object tiling
420
Yaodong Lifbe6f8f2018-03-22 16:59:22 -0700421WOPCM
422=====
423
424WOPCM Layout
425------------
426
427.. kernel-doc:: drivers/gpu/drm/i915/intel_wopcm.c
428 :doc: WOPCM Layout
429
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300430GuC
Jani Nikula22554022016-06-21 14:49:00 +0300431===
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300432
433GuC-specific firmware loader
Jani Nikula22554022016-06-21 14:49:00 +0300434----------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300435
Randy Dunlap006c2332017-12-03 15:36:20 -0800436.. kernel-doc:: drivers/gpu/drm/i915/intel_guc_fw.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300437 :internal:
438
439GuC-based command submission
Jani Nikula22554022016-06-21 14:49:00 +0300440----------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300441
Sagar Arun Kamblea2695742017-11-16 19:02:41 +0530442.. kernel-doc:: drivers/gpu/drm/i915/intel_guc_submission.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300443 :doc: GuC-based command submission
444
Sagar Arun Kamblea2695742017-11-16 19:02:41 +0530445.. kernel-doc:: drivers/gpu/drm/i915/intel_guc_submission.c
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300446 :internal:
447
448GuC Firmware Layout
Jani Nikula22554022016-06-21 14:49:00 +0300449-------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300450
451.. kernel-doc:: drivers/gpu/drm/i915/intel_guc_fwif.h
452 :doc: GuC Firmware Layout
453
Yaodong Lifbe6f8f2018-03-22 16:59:22 -0700454GuC Address Space
455-----------------
456
457.. kernel-doc:: drivers/gpu/drm/i915/intel_guc.c
458 :doc: GuC Address Space
459
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300460Tracing
Jani Nikula22554022016-06-21 14:49:00 +0300461=======
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300462
463This sections covers all things related to the tracepoints implemented
464in the i915 driver.
465
466i915_ppgtt_create and i915_ppgtt_release
Jani Nikula22554022016-06-21 14:49:00 +0300467----------------------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300468
469.. kernel-doc:: drivers/gpu/drm/i915/i915_trace.h
470 :doc: i915_ppgtt_create and i915_ppgtt_release tracepoints
471
472i915_context_create and i915_context_free
Jani Nikula22554022016-06-21 14:49:00 +0300473-----------------------------------------
Jani Nikulaca00c2b2016-06-21 14:48:58 +0300474
475.. kernel-doc:: drivers/gpu/drm/i915/i915_trace.h
476 :doc: i915_context_create and i915_context_free tracepoints
477
Robert Bragg16d98b32016-12-07 21:40:33 +0000478Perf
479====
480
481Overview
482--------
483.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
484 :doc: i915 Perf Overview
485
486Comparison with Core Perf
487-------------------------
488.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
489 :doc: i915 Perf History and Comparison with Core Perf
490
491i915 Driver Entry Points
492------------------------
493
494This section covers the entrypoints exported outside of i915_perf.c to
495integrate with drm/i915 and to handle the `DRM_I915_PERF_OPEN` ioctl.
496
497.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
498 :functions: i915_perf_init
499.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
500 :functions: i915_perf_fini
501.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
502 :functions: i915_perf_register
503.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
504 :functions: i915_perf_unregister
505.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
506 :functions: i915_perf_open_ioctl
507.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
508 :functions: i915_perf_release
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100509.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
510 :functions: i915_perf_add_config_ioctl
511.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
512 :functions: i915_perf_remove_config_ioctl
Robert Bragg16d98b32016-12-07 21:40:33 +0000513
514i915 Perf Stream
515----------------
516
517This section covers the stream-semantics-agnostic structures and functions
518for representing an i915 perf stream FD and associated file operations.
519
520.. kernel-doc:: drivers/gpu/drm/i915/i915_drv.h
521 :functions: i915_perf_stream
522.. kernel-doc:: drivers/gpu/drm/i915/i915_drv.h
523 :functions: i915_perf_stream_ops
524
525.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
526 :functions: read_properties_unlocked
527.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
528 :functions: i915_perf_open_ioctl_locked
529.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
530 :functions: i915_perf_destroy_locked
531.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
532 :functions: i915_perf_read
533.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
534 :functions: i915_perf_ioctl
535.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
536 :functions: i915_perf_enable_locked
537.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
538 :functions: i915_perf_disable_locked
539.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
540 :functions: i915_perf_poll
541.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
542 :functions: i915_perf_poll_locked
543
544i915 Perf Observation Architecture Stream
545-----------------------------------------
546
547.. kernel-doc:: drivers/gpu/drm/i915/i915_drv.h
548 :functions: i915_oa_ops
549
550.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
551 :functions: i915_oa_stream_init
552.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
553 :functions: i915_oa_read
554.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
555 :functions: i915_oa_stream_enable
556.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
557 :functions: i915_oa_stream_disable
558.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
559 :functions: i915_oa_wait_unlocked
560.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
561 :functions: i915_oa_poll_wait
562
563All i915 Perf Internals
564-----------------------
565
566This section simply includes all currently documented i915 perf internals, in
567no particular order, but may include some more minor utilities or platform
568specific details than found in the more high-level sections.
569
570.. kernel-doc:: drivers/gpu/drm/i915/i915_perf.c
571 :internal:
Jani Nikula1aa920e2017-08-10 15:29:44 +0300572
573Style
574=====
575
576The drm/i915 driver codebase has some style rules in addition to (and, in some
577cases, deviating from) the kernel coding style.
578
579Register macro definition style
580-------------------------------
581
582The style guide for ``i915_reg.h``.
583
584.. kernel-doc:: drivers/gpu/drm/i915/i915_reg.h
585 :doc: The i915 register macro definition style guide