blob: 321622e9f9c353425bca16e6c5e49bb78f73ad36 [file] [log] [blame]
Catalin Marinas72c58392014-07-24 14:14:42 +01001/*
2 * Macros for accessing system registers with older binutils.
3 *
4 * Copyright (C) 2014 ARM Ltd.
5 * Author: Catalin Marinas <catalin.marinas@arm.com>
6 *
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef __ASM_SYSREG_H
21#define __ASM_SYSREG_H
22
James Morse7a00d682018-01-15 19:38:55 +000023#include <asm/compiler.h>
Mark Rutland3600c2f2015-11-05 15:09:17 +000024#include <linux/stringify.h>
25
Suzuki K. Poulose9ded63a2015-07-22 11:38:14 +010026/*
27 * ARMv8 ARM reserves the following encoding for system registers:
28 * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
29 * C5.2, version:ARM DDI 0487A.f)
30 * [20-19] : Op0
31 * [18-16] : Op1
32 * [15-12] : CRn
33 * [11-8] : CRm
34 * [7-5] : Op2
35 */
Suzuki K Poulosec9ee0f92017-01-09 17:28:28 +000036#define Op0_shift 19
37#define Op0_mask 0x3
38#define Op1_shift 16
39#define Op1_mask 0x7
40#define CRn_shift 12
41#define CRn_mask 0xf
42#define CRm_shift 8
43#define CRm_mask 0xf
44#define Op2_shift 5
45#define Op2_mask 0x7
46
Catalin Marinas72c58392014-07-24 14:14:42 +010047#define sys_reg(op0, op1, crn, crm, op2) \
Suzuki K Poulosec9ee0f92017-01-09 17:28:28 +000048 (((op0) << Op0_shift) | ((op1) << Op1_shift) | \
49 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \
50 ((op2) << Op2_shift))
51
Mark Rutland4dc52922017-01-13 17:47:46 +000052#define sys_insn sys_reg
53
Suzuki K Poulosec9ee0f92017-01-09 17:28:28 +000054#define sys_reg_Op0(id) (((id) >> Op0_shift) & Op0_mask)
55#define sys_reg_Op1(id) (((id) >> Op1_shift) & Op1_mask)
56#define sys_reg_CRn(id) (((id) >> CRn_shift) & CRn_mask)
57#define sys_reg_CRm(id) (((id) >> CRm_shift) & CRm_mask)
58#define sys_reg_Op2(id) (((id) >> Op2_shift) & Op2_mask)
Catalin Marinas72c58392014-07-24 14:14:42 +010059
Marc Zyngiercd9e1922016-12-06 15:27:45 +000060#ifndef CONFIG_BROKEN_GAS_INST
61
Marc Zyngierbca8f172016-12-01 10:44:33 +000062#ifdef __ASSEMBLY__
63#define __emit_inst(x) .inst (x)
64#else
65#define __emit_inst(x) ".inst " __stringify((x)) "\n\t"
66#endif
67
Marc Zyngiercd9e1922016-12-06 15:27:45 +000068#else /* CONFIG_BROKEN_GAS_INST */
69
70#ifndef CONFIG_CPU_BIG_ENDIAN
71#define __INSTR_BSWAP(x) (x)
72#else /* CONFIG_CPU_BIG_ENDIAN */
73#define __INSTR_BSWAP(x) ((((x) << 24) & 0xff000000) | \
74 (((x) << 8) & 0x00ff0000) | \
75 (((x) >> 8) & 0x0000ff00) | \
76 (((x) >> 24) & 0x000000ff))
77#endif /* CONFIG_CPU_BIG_ENDIAN */
78
79#ifdef __ASSEMBLY__
80#define __emit_inst(x) .long __INSTR_BSWAP(x)
81#else /* __ASSEMBLY__ */
82#define __emit_inst(x) ".long " __stringify(__INSTR_BSWAP(x)) "\n\t"
83#endif /* __ASSEMBLY__ */
84
85#endif /* CONFIG_BROKEN_GAS_INST */
86
Mark Rutland47863d42017-01-19 17:18:30 +000087#define REG_PSTATE_PAN_IMM sys_reg(0, 0, 4, 0, 4)
88#define REG_PSTATE_UAO_IMM sys_reg(0, 0, 4, 0, 3)
89
90#define SET_PSTATE_PAN(x) __emit_inst(0xd5000000 | REG_PSTATE_PAN_IMM | \
91 (!!x)<<8 | 0x1f)
92#define SET_PSTATE_UAO(x) __emit_inst(0xd5000000 | REG_PSTATE_UAO_IMM | \
93 (!!x)<<8 | 0x1f)
94
Mark Rutland4dc52922017-01-13 17:47:46 +000095#define SYS_DC_ISW sys_insn(1, 0, 7, 6, 2)
96#define SYS_DC_CSW sys_insn(1, 0, 7, 10, 2)
97#define SYS_DC_CISW sys_insn(1, 0, 7, 14, 2)
98
Mark Rutlandd9801202017-01-13 16:55:01 +000099#define SYS_OSDTRRX_EL1 sys_reg(2, 0, 0, 0, 2)
100#define SYS_MDCCINT_EL1 sys_reg(2, 0, 0, 2, 0)
101#define SYS_MDSCR_EL1 sys_reg(2, 0, 0, 2, 2)
102#define SYS_OSDTRTX_EL1 sys_reg(2, 0, 0, 3, 2)
103#define SYS_OSECCR_EL1 sys_reg(2, 0, 0, 6, 2)
104#define SYS_DBGBVRn_EL1(n) sys_reg(2, 0, 0, n, 4)
105#define SYS_DBGBCRn_EL1(n) sys_reg(2, 0, 0, n, 5)
106#define SYS_DBGWVRn_EL1(n) sys_reg(2, 0, 0, n, 6)
107#define SYS_DBGWCRn_EL1(n) sys_reg(2, 0, 0, n, 7)
108#define SYS_MDRAR_EL1 sys_reg(2, 0, 1, 0, 0)
109#define SYS_OSLAR_EL1 sys_reg(2, 0, 1, 0, 4)
110#define SYS_OSLSR_EL1 sys_reg(2, 0, 1, 1, 4)
111#define SYS_OSDLR_EL1 sys_reg(2, 0, 1, 3, 4)
112#define SYS_DBGPRCR_EL1 sys_reg(2, 0, 1, 4, 4)
113#define SYS_DBGCLAIMSET_EL1 sys_reg(2, 0, 7, 8, 6)
114#define SYS_DBGCLAIMCLR_EL1 sys_reg(2, 0, 7, 9, 6)
115#define SYS_DBGAUTHSTATUS_EL1 sys_reg(2, 0, 7, 14, 6)
116#define SYS_MDCCSR_EL0 sys_reg(2, 3, 0, 1, 0)
117#define SYS_DBGDTR_EL0 sys_reg(2, 3, 0, 4, 0)
118#define SYS_DBGDTRRX_EL0 sys_reg(2, 3, 0, 5, 0)
119#define SYS_DBGDTRTX_EL0 sys_reg(2, 3, 0, 5, 0)
120#define SYS_DBGVCR32_EL2 sys_reg(2, 4, 0, 7, 0)
121
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100122#define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0)
123#define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5)
124#define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6)
125
126#define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0)
127#define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1)
128#define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2)
Mark Rutland14ae7512017-01-13 18:36:51 +0000129#define SYS_ID_AFR0_EL1 sys_reg(3, 0, 0, 1, 3)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100130#define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4)
131#define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5)
132#define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6)
133#define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7)
134
135#define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0)
136#define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1)
137#define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2)
138#define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3)
139#define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4)
140#define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5)
141#define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6)
142
143#define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0)
144#define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1)
145#define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2)
146
147#define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0)
148#define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1)
Dave Martin67236562017-10-31 15:51:00 +0000149#define SYS_ID_AA64ZFR0_EL1 sys_reg(3, 0, 0, 4, 4)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100150
151#define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0)
152#define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1)
153
Dave Martin93390c02017-10-31 15:50:56 +0000154#define SYS_ID_AA64AFR0_EL1 sys_reg(3, 0, 0, 5, 4)
155#define SYS_ID_AA64AFR1_EL1 sys_reg(3, 0, 0, 5, 5)
156
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100157#define SYS_ID_AA64ISAR0_EL1 sys_reg(3, 0, 0, 6, 0)
158#define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1)
159
160#define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0)
161#define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1)
James Morse406e3082016-02-05 14:58:47 +0000162#define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100163
Mark Rutland14ae7512017-01-13 18:36:51 +0000164#define SYS_SCTLR_EL1 sys_reg(3, 0, 1, 0, 0)
165#define SYS_ACTLR_EL1 sys_reg(3, 0, 1, 0, 1)
166#define SYS_CPACR_EL1 sys_reg(3, 0, 1, 0, 2)
167
Dave Martin67236562017-10-31 15:51:00 +0000168#define SYS_ZCR_EL1 sys_reg(3, 0, 1, 2, 0)
169
Mark Rutland14ae7512017-01-13 18:36:51 +0000170#define SYS_TTBR0_EL1 sys_reg(3, 0, 2, 0, 0)
171#define SYS_TTBR1_EL1 sys_reg(3, 0, 2, 0, 1)
172#define SYS_TCR_EL1 sys_reg(3, 0, 2, 0, 2)
173
Mark Rutland0e9884f2017-01-19 17:57:43 +0000174#define SYS_ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0)
175
Mark Rutland14ae7512017-01-13 18:36:51 +0000176#define SYS_AFSR0_EL1 sys_reg(3, 0, 5, 1, 0)
177#define SYS_AFSR1_EL1 sys_reg(3, 0, 5, 1, 1)
178#define SYS_ESR_EL1 sys_reg(3, 0, 5, 2, 0)
179#define SYS_FAR_EL1 sys_reg(3, 0, 6, 0, 0)
180#define SYS_PAR_EL1 sys_reg(3, 0, 7, 4, 0)
181
Will Deacona173c392017-09-20 16:48:33 +0100182/*** Statistical Profiling Extension ***/
183/* ID registers */
184#define SYS_PMSIDR_EL1 sys_reg(3, 0, 9, 9, 7)
185#define SYS_PMSIDR_EL1_FE_SHIFT 0
186#define SYS_PMSIDR_EL1_FT_SHIFT 1
187#define SYS_PMSIDR_EL1_FL_SHIFT 2
188#define SYS_PMSIDR_EL1_ARCHINST_SHIFT 3
189#define SYS_PMSIDR_EL1_LDS_SHIFT 4
190#define SYS_PMSIDR_EL1_ERND_SHIFT 5
191#define SYS_PMSIDR_EL1_INTERVAL_SHIFT 8
192#define SYS_PMSIDR_EL1_INTERVAL_MASK 0xfUL
193#define SYS_PMSIDR_EL1_MAXSIZE_SHIFT 12
194#define SYS_PMSIDR_EL1_MAXSIZE_MASK 0xfUL
195#define SYS_PMSIDR_EL1_COUNTSIZE_SHIFT 16
196#define SYS_PMSIDR_EL1_COUNTSIZE_MASK 0xfUL
197
198#define SYS_PMBIDR_EL1 sys_reg(3, 0, 9, 10, 7)
199#define SYS_PMBIDR_EL1_ALIGN_SHIFT 0
200#define SYS_PMBIDR_EL1_ALIGN_MASK 0xfU
201#define SYS_PMBIDR_EL1_P_SHIFT 4
202#define SYS_PMBIDR_EL1_F_SHIFT 5
203
204/* Sampling controls */
205#define SYS_PMSCR_EL1 sys_reg(3, 0, 9, 9, 0)
206#define SYS_PMSCR_EL1_E0SPE_SHIFT 0
207#define SYS_PMSCR_EL1_E1SPE_SHIFT 1
208#define SYS_PMSCR_EL1_CX_SHIFT 3
209#define SYS_PMSCR_EL1_PA_SHIFT 4
210#define SYS_PMSCR_EL1_TS_SHIFT 5
211#define SYS_PMSCR_EL1_PCT_SHIFT 6
212
213#define SYS_PMSCR_EL2 sys_reg(3, 4, 9, 9, 0)
214#define SYS_PMSCR_EL2_E0HSPE_SHIFT 0
215#define SYS_PMSCR_EL2_E2SPE_SHIFT 1
216#define SYS_PMSCR_EL2_CX_SHIFT 3
217#define SYS_PMSCR_EL2_PA_SHIFT 4
218#define SYS_PMSCR_EL2_TS_SHIFT 5
219#define SYS_PMSCR_EL2_PCT_SHIFT 6
220
221#define SYS_PMSICR_EL1 sys_reg(3, 0, 9, 9, 2)
222
223#define SYS_PMSIRR_EL1 sys_reg(3, 0, 9, 9, 3)
224#define SYS_PMSIRR_EL1_RND_SHIFT 0
225#define SYS_PMSIRR_EL1_INTERVAL_SHIFT 8
226#define SYS_PMSIRR_EL1_INTERVAL_MASK 0xffffffUL
227
228/* Filtering controls */
229#define SYS_PMSFCR_EL1 sys_reg(3, 0, 9, 9, 4)
230#define SYS_PMSFCR_EL1_FE_SHIFT 0
231#define SYS_PMSFCR_EL1_FT_SHIFT 1
232#define SYS_PMSFCR_EL1_FL_SHIFT 2
233#define SYS_PMSFCR_EL1_B_SHIFT 16
234#define SYS_PMSFCR_EL1_LD_SHIFT 17
235#define SYS_PMSFCR_EL1_ST_SHIFT 18
236
237#define SYS_PMSEVFR_EL1 sys_reg(3, 0, 9, 9, 5)
238#define SYS_PMSEVFR_EL1_RES0 0x0000ffff00ff0f55UL
239
240#define SYS_PMSLATFR_EL1 sys_reg(3, 0, 9, 9, 6)
241#define SYS_PMSLATFR_EL1_MINLAT_SHIFT 0
242
243/* Buffer controls */
244#define SYS_PMBLIMITR_EL1 sys_reg(3, 0, 9, 10, 0)
245#define SYS_PMBLIMITR_EL1_E_SHIFT 0
246#define SYS_PMBLIMITR_EL1_FM_SHIFT 1
247#define SYS_PMBLIMITR_EL1_FM_MASK 0x3UL
248#define SYS_PMBLIMITR_EL1_FM_STOP_IRQ (0 << SYS_PMBLIMITR_EL1_FM_SHIFT)
249
250#define SYS_PMBPTR_EL1 sys_reg(3, 0, 9, 10, 1)
251
252/* Buffer error reporting */
253#define SYS_PMBSR_EL1 sys_reg(3, 0, 9, 10, 3)
254#define SYS_PMBSR_EL1_COLL_SHIFT 16
255#define SYS_PMBSR_EL1_S_SHIFT 17
256#define SYS_PMBSR_EL1_EA_SHIFT 18
257#define SYS_PMBSR_EL1_DL_SHIFT 19
258#define SYS_PMBSR_EL1_EC_SHIFT 26
259#define SYS_PMBSR_EL1_EC_MASK 0x3fUL
260
261#define SYS_PMBSR_EL1_EC_BUF (0x0UL << SYS_PMBSR_EL1_EC_SHIFT)
262#define SYS_PMBSR_EL1_EC_FAULT_S1 (0x24UL << SYS_PMBSR_EL1_EC_SHIFT)
263#define SYS_PMBSR_EL1_EC_FAULT_S2 (0x25UL << SYS_PMBSR_EL1_EC_SHIFT)
264
265#define SYS_PMBSR_EL1_FAULT_FSC_SHIFT 0
266#define SYS_PMBSR_EL1_FAULT_FSC_MASK 0x3fUL
267
268#define SYS_PMBSR_EL1_BUF_BSC_SHIFT 0
269#define SYS_PMBSR_EL1_BUF_BSC_MASK 0x3fUL
270
271#define SYS_PMBSR_EL1_BUF_BSC_FULL (0x1UL << SYS_PMBSR_EL1_BUF_BSC_SHIFT)
272
273/*** End of Statistical Profiling Extension ***/
274
Mark Rutlandc7a3c612017-01-20 16:25:51 +0000275#define SYS_PMINTENSET_EL1 sys_reg(3, 0, 9, 14, 1)
276#define SYS_PMINTENCLR_EL1 sys_reg(3, 0, 9, 14, 2)
277
Mark Rutland14ae7512017-01-13 18:36:51 +0000278#define SYS_MAIR_EL1 sys_reg(3, 0, 10, 2, 0)
279#define SYS_AMAIR_EL1 sys_reg(3, 0, 10, 3, 0)
280
281#define SYS_VBAR_EL1 sys_reg(3, 0, 12, 0, 0)
282
Marc Zyngiereab0b2d2017-06-09 12:49:44 +0100283#define SYS_ICC_IAR0_EL1 sys_reg(3, 0, 12, 8, 0)
284#define SYS_ICC_EOIR0_EL1 sys_reg(3, 0, 12, 8, 1)
285#define SYS_ICC_HPPIR0_EL1 sys_reg(3, 0, 12, 8, 2)
Marc Zyngier423de852017-06-09 12:49:42 +0100286#define SYS_ICC_BPR0_EL1 sys_reg(3, 0, 12, 8, 3)
Marc Zyngiereab0b2d2017-06-09 12:49:44 +0100287#define SYS_ICC_AP0Rn_EL1(n) sys_reg(3, 0, 12, 8, 4 | n)
Mark Rutland0959db62017-06-05 14:20:01 +0100288#define SYS_ICC_AP0R0_EL1 SYS_ICC_AP0Rn_EL1(0)
289#define SYS_ICC_AP0R1_EL1 SYS_ICC_AP0Rn_EL1(1)
290#define SYS_ICC_AP0R2_EL1 SYS_ICC_AP0Rn_EL1(2)
291#define SYS_ICC_AP0R3_EL1 SYS_ICC_AP0Rn_EL1(3)
Marc Zyngierf9e74492017-06-09 12:49:38 +0100292#define SYS_ICC_AP1Rn_EL1(n) sys_reg(3, 0, 12, 9, n)
Mark Rutland0959db62017-06-05 14:20:01 +0100293#define SYS_ICC_AP1R0_EL1 SYS_ICC_AP1Rn_EL1(0)
294#define SYS_ICC_AP1R1_EL1 SYS_ICC_AP1Rn_EL1(1)
295#define SYS_ICC_AP1R2_EL1 SYS_ICC_AP1Rn_EL1(2)
296#define SYS_ICC_AP1R3_EL1 SYS_ICC_AP1Rn_EL1(3)
Mark Rutland0e9884f2017-01-19 17:57:43 +0000297#define SYS_ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1)
Marc Zyngier43515892017-06-09 12:49:50 +0100298#define SYS_ICC_RPR_EL1 sys_reg(3, 0, 12, 11, 3)
Mark Rutland0e9884f2017-01-19 17:57:43 +0000299#define SYS_ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5)
300#define SYS_ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0)
301#define SYS_ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1)
Marc Zyngier2724c112017-06-09 12:49:39 +0100302#define SYS_ICC_HPPIR1_EL1 sys_reg(3, 0, 12, 12, 2)
Mark Rutland0e9884f2017-01-19 17:57:43 +0000303#define SYS_ICC_BPR1_EL1 sys_reg(3, 0, 12, 12, 3)
304#define SYS_ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4)
305#define SYS_ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5)
Mark Rutland21bc5282017-06-05 14:20:00 +0100306#define SYS_ICC_IGRPEN0_EL1 sys_reg(3, 0, 12, 12, 6)
307#define SYS_ICC_IGRPEN1_EL1 sys_reg(3, 0, 12, 12, 7)
Mark Rutland0e9884f2017-01-19 17:57:43 +0000308
Mark Rutland14ae7512017-01-13 18:36:51 +0000309#define SYS_CONTEXTIDR_EL1 sys_reg(3, 0, 13, 0, 1)
310#define SYS_TPIDR_EL1 sys_reg(3, 0, 13, 0, 4)
311
312#define SYS_CNTKCTL_EL1 sys_reg(3, 0, 14, 1, 0)
313
314#define SYS_CLIDR_EL1 sys_reg(3, 1, 0, 0, 1)
315#define SYS_AIDR_EL1 sys_reg(3, 1, 0, 0, 7)
316
317#define SYS_CSSELR_EL1 sys_reg(3, 2, 0, 0, 0)
318
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100319#define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1)
320#define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7)
321
Mark Rutlandc7a3c612017-01-20 16:25:51 +0000322#define SYS_PMCR_EL0 sys_reg(3, 3, 9, 12, 0)
323#define SYS_PMCNTENSET_EL0 sys_reg(3, 3, 9, 12, 1)
324#define SYS_PMCNTENCLR_EL0 sys_reg(3, 3, 9, 12, 2)
325#define SYS_PMOVSCLR_EL0 sys_reg(3, 3, 9, 12, 3)
326#define SYS_PMSWINC_EL0 sys_reg(3, 3, 9, 12, 4)
327#define SYS_PMSELR_EL0 sys_reg(3, 3, 9, 12, 5)
328#define SYS_PMCEID0_EL0 sys_reg(3, 3, 9, 12, 6)
329#define SYS_PMCEID1_EL0 sys_reg(3, 3, 9, 12, 7)
330#define SYS_PMCCNTR_EL0 sys_reg(3, 3, 9, 13, 0)
331#define SYS_PMXEVTYPER_EL0 sys_reg(3, 3, 9, 13, 1)
332#define SYS_PMXEVCNTR_EL0 sys_reg(3, 3, 9, 13, 2)
333#define SYS_PMUSERENR_EL0 sys_reg(3, 3, 9, 14, 0)
334#define SYS_PMOVSSET_EL0 sys_reg(3, 3, 9, 14, 3)
James Morse338d4f42015-07-22 19:05:54 +0100335
Mark Rutland14ae7512017-01-13 18:36:51 +0000336#define SYS_TPIDR_EL0 sys_reg(3, 3, 13, 0, 2)
337#define SYS_TPIDRRO_EL0 sys_reg(3, 3, 13, 0, 3)
338
Mark Rutland47863d42017-01-19 17:18:30 +0000339#define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0)
James Morse338d4f42015-07-22 19:05:54 +0100340
Mark Rutland147a70c2017-03-09 16:47:06 +0000341#define SYS_CNTP_TVAL_EL0 sys_reg(3, 3, 14, 2, 0)
342#define SYS_CNTP_CTL_EL0 sys_reg(3, 3, 14, 2, 1)
343#define SYS_CNTP_CVAL_EL0 sys_reg(3, 3, 14, 2, 2)
344
Mark Rutlandc7a3c612017-01-20 16:25:51 +0000345#define __PMEV_op2(n) ((n) & 0x7)
346#define __CNTR_CRm(n) (0x8 | (((n) >> 3) & 0x3))
347#define SYS_PMEVCNTRn_EL0(n) sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n))
348#define __TYPER_CRm(n) (0xc | (((n) >> 3) & 0x3))
349#define SYS_PMEVTYPERn_EL0(n) sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n))
350
351#define SYS_PMCCFILTR_EL0 sys_reg (3, 3, 14, 15, 7)
352
Dave Martin67236562017-10-31 15:51:00 +0000353#define SYS_ZCR_EL2 sys_reg(3, 4, 1, 2, 0)
354
Mark Rutland14ae7512017-01-13 18:36:51 +0000355#define SYS_DACR32_EL2 sys_reg(3, 4, 3, 0, 0)
356#define SYS_IFSR32_EL2 sys_reg(3, 4, 5, 0, 1)
357#define SYS_FPEXC32_EL2 sys_reg(3, 4, 5, 3, 0)
358
Mark Rutland0e9884f2017-01-19 17:57:43 +0000359#define __SYS__AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x)
360#define SYS_ICH_AP0R0_EL2 __SYS__AP0Rx_EL2(0)
361#define SYS_ICH_AP0R1_EL2 __SYS__AP0Rx_EL2(1)
362#define SYS_ICH_AP0R2_EL2 __SYS__AP0Rx_EL2(2)
363#define SYS_ICH_AP0R3_EL2 __SYS__AP0Rx_EL2(3)
364
365#define __SYS__AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x)
366#define SYS_ICH_AP1R0_EL2 __SYS__AP1Rx_EL2(0)
367#define SYS_ICH_AP1R1_EL2 __SYS__AP1Rx_EL2(1)
368#define SYS_ICH_AP1R2_EL2 __SYS__AP1Rx_EL2(2)
369#define SYS_ICH_AP1R3_EL2 __SYS__AP1Rx_EL2(3)
370
371#define SYS_ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4)
372#define SYS_ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5)
373#define SYS_ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0)
374#define SYS_ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1)
375#define SYS_ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2)
376#define SYS_ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3)
377#define SYS_ICH_ELSR_EL2 sys_reg(3, 4, 12, 11, 5)
378#define SYS_ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7)
379
380#define __SYS__LR0_EL2(x) sys_reg(3, 4, 12, 12, x)
381#define SYS_ICH_LR0_EL2 __SYS__LR0_EL2(0)
382#define SYS_ICH_LR1_EL2 __SYS__LR0_EL2(1)
383#define SYS_ICH_LR2_EL2 __SYS__LR0_EL2(2)
384#define SYS_ICH_LR3_EL2 __SYS__LR0_EL2(3)
385#define SYS_ICH_LR4_EL2 __SYS__LR0_EL2(4)
386#define SYS_ICH_LR5_EL2 __SYS__LR0_EL2(5)
387#define SYS_ICH_LR6_EL2 __SYS__LR0_EL2(6)
388#define SYS_ICH_LR7_EL2 __SYS__LR0_EL2(7)
389
390#define __SYS__LR8_EL2(x) sys_reg(3, 4, 12, 13, x)
391#define SYS_ICH_LR8_EL2 __SYS__LR8_EL2(0)
392#define SYS_ICH_LR9_EL2 __SYS__LR8_EL2(1)
393#define SYS_ICH_LR10_EL2 __SYS__LR8_EL2(2)
394#define SYS_ICH_LR11_EL2 __SYS__LR8_EL2(3)
395#define SYS_ICH_LR12_EL2 __SYS__LR8_EL2(4)
396#define SYS_ICH_LR13_EL2 __SYS__LR8_EL2(5)
397#define SYS_ICH_LR14_EL2 __SYS__LR8_EL2(6)
398#define SYS_ICH_LR15_EL2 __SYS__LR8_EL2(7)
Catalin Marinas72c58392014-07-24 14:14:42 +0100399
Geoff Levande7227d02016-04-27 17:47:01 +0100400/* Common SCTLR_ELx flags. */
401#define SCTLR_ELx_EE (1 << 25)
James Morse7a00d682018-01-15 19:38:55 +0000402#define SCTLR_ELx_WXN (1 << 19)
Geoff Levande7227d02016-04-27 17:47:01 +0100403#define SCTLR_ELx_I (1 << 12)
404#define SCTLR_ELx_SA (1 << 3)
405#define SCTLR_ELx_C (1 << 2)
406#define SCTLR_ELx_A (1 << 1)
407#define SCTLR_ELx_M 1
408
409#define SCTLR_ELx_FLAGS (SCTLR_ELx_M | SCTLR_ELx_A | SCTLR_ELx_C | \
410 SCTLR_ELx_SA | SCTLR_ELx_I)
411
James Morse7a00d682018-01-15 19:38:55 +0000412/* SCTLR_EL2 specific flags. */
413#define SCTLR_EL2_RES1 ((1 << 4) | (1 << 5) | (1 << 11) | (1 << 16) | \
414 (1 << 18) | (1 << 22) | (1 << 23) | (1 << 28) | \
415 (1 << 29))
416#define SCTLR_EL2_RES0 ((1 << 6) | (1 << 7) | (1 << 8) | (1 << 9) | \
417 (1 << 10) | (1 << 13) | (1 << 14) | (1 << 15) | \
418 (1 << 17) | (1 << 20) | (1 << 21) | (1 << 24) | \
419 (1 << 26) | (1 << 27) | (1 << 30) | (1 << 31))
420
421#ifdef CONFIG_CPU_BIG_ENDIAN
422#define ENDIAN_SET_EL2 SCTLR_ELx_EE
423#define ENDIAN_CLEAR_EL2 0
424#else
425#define ENDIAN_SET_EL2 0
426#define ENDIAN_CLEAR_EL2 SCTLR_ELx_EE
427#endif
428
429/* SCTLR_EL2 value used for the hyp-stub */
430#define SCTLR_EL2_SET (ENDIAN_SET_EL2 | SCTLR_EL2_RES1)
431#define SCTLR_EL2_CLEAR (SCTLR_ELx_M | SCTLR_ELx_A | SCTLR_ELx_C | \
432 SCTLR_ELx_SA | SCTLR_ELx_I | SCTLR_ELx_WXN | \
433 ENDIAN_CLEAR_EL2 | SCTLR_EL2_RES0)
434
435/* Check all the bits are accounted for */
436#define SCTLR_EL2_BUILD_BUG_ON_MISSING_BITS BUILD_BUG_ON((SCTLR_EL2_SET ^ SCTLR_EL2_CLEAR) != ~0)
437
438
Geoff Levande7227d02016-04-27 17:47:01 +0100439/* SCTLR_EL1 specific flags. */
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100440#define SCTLR_EL1_UCI (1 << 26)
James Morse7a00d682018-01-15 19:38:55 +0000441#define SCTLR_EL1_E0E (1 << 24)
Geoff Levande7227d02016-04-27 17:47:01 +0100442#define SCTLR_EL1_SPAN (1 << 23)
James Morse7a00d682018-01-15 19:38:55 +0000443#define SCTLR_EL1_NTWE (1 << 18)
444#define SCTLR_EL1_NTWI (1 << 16)
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100445#define SCTLR_EL1_UCT (1 << 15)
James Morse7a00d682018-01-15 19:38:55 +0000446#define SCTLR_EL1_DZE (1 << 14)
447#define SCTLR_EL1_UMA (1 << 9)
Geoff Levande7227d02016-04-27 17:47:01 +0100448#define SCTLR_EL1_SED (1 << 8)
James Morse7a00d682018-01-15 19:38:55 +0000449#define SCTLR_EL1_ITD (1 << 7)
Geoff Levande7227d02016-04-27 17:47:01 +0100450#define SCTLR_EL1_CP15BEN (1 << 5)
James Morse7a00d682018-01-15 19:38:55 +0000451#define SCTLR_EL1_SA0 (1 << 4)
452
453#define SCTLR_EL1_RES1 ((1 << 11) | (1 << 20) | (1 << 22) | (1 << 28) | \
454 (1 << 29))
455#define SCTLR_EL1_RES0 ((1 << 6) | (1 << 10) | (1 << 13) | (1 << 17) | \
456 (1 << 21) | (1 << 27) | (1 << 30) | (1 << 31))
457
458#ifdef CONFIG_CPU_BIG_ENDIAN
459#define ENDIAN_SET_EL1 (SCTLR_EL1_E0E | SCTLR_ELx_EE)
460#define ENDIAN_CLEAR_EL1 0
461#else
462#define ENDIAN_SET_EL1 0
463#define ENDIAN_CLEAR_EL1 (SCTLR_EL1_E0E | SCTLR_ELx_EE)
464#endif
465
466#define SCTLR_EL1_SET (SCTLR_ELx_M | SCTLR_ELx_C | SCTLR_ELx_SA |\
467 SCTLR_EL1_SA0 | SCTLR_EL1_SED | SCTLR_ELx_I |\
468 SCTLR_EL1_DZE | SCTLR_EL1_UCT | SCTLR_EL1_NTWI |\
469 SCTLR_EL1_NTWE | SCTLR_EL1_SPAN | ENDIAN_SET_EL1 |\
470 SCTLR_EL1_UCI | SCTLR_EL1_RES1)
471#define SCTLR_EL1_CLEAR (SCTLR_ELx_A | SCTLR_EL1_CP15BEN | SCTLR_EL1_ITD |\
472 SCTLR_EL1_UMA | SCTLR_ELx_WXN | ENDIAN_CLEAR_EL1 |\
473 SCTLR_EL1_RES0)
474
475/* Check all the bits are accounted for */
476#define SCTLR_EL1_BUILD_BUG_ON_MISSING_BITS BUILD_BUG_ON((SCTLR_EL1_SET ^ SCTLR_EL1_CLEAR) != ~0)
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100477
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100478/* id_aa64isar0 */
Dongjiu Geng3b3b6812017-12-13 18:13:56 +0800479#define ID_AA64ISAR0_FHM_SHIFT 48
Suzuki K Poulosef5e035f2017-10-11 14:01:02 +0100480#define ID_AA64ISAR0_DP_SHIFT 44
481#define ID_AA64ISAR0_SM4_SHIFT 40
482#define ID_AA64ISAR0_SM3_SHIFT 36
483#define ID_AA64ISAR0_SHA3_SHIFT 32
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100484#define ID_AA64ISAR0_RDM_SHIFT 28
485#define ID_AA64ISAR0_ATOMICS_SHIFT 20
486#define ID_AA64ISAR0_CRC32_SHIFT 16
487#define ID_AA64ISAR0_SHA2_SHIFT 12
488#define ID_AA64ISAR0_SHA1_SHIFT 8
489#define ID_AA64ISAR0_AES_SHIFT 4
490
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000491/* id_aa64isar1 */
Suzuki K Poulosec651aae2017-03-14 18:13:27 +0000492#define ID_AA64ISAR1_LRCPC_SHIFT 20
Suzuki K Poulosecb567e72017-03-14 18:13:26 +0000493#define ID_AA64ISAR1_FCMA_SHIFT 16
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000494#define ID_AA64ISAR1_JSCVT_SHIFT 12
Robin Murphy7aac4052017-07-25 11:55:40 +0100495#define ID_AA64ISAR1_DPB_SHIFT 0
Suzuki K Poulosec8c37982017-03-14 18:13:25 +0000496
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100497/* id_aa64pfr0 */
Will Deacon179a56f2017-11-27 18:29:30 +0000498#define ID_AA64PFR0_CSV3_SHIFT 60
Will Deacon0f15adb2018-01-03 11:17:58 +0000499#define ID_AA64PFR0_CSV2_SHIFT 56
Dave Martin67236562017-10-31 15:51:00 +0000500#define ID_AA64PFR0_SVE_SHIFT 32
Xie XiuQi64c02722018-01-15 19:38:56 +0000501#define ID_AA64PFR0_RAS_SHIFT 28
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100502#define ID_AA64PFR0_GIC_SHIFT 24
503#define ID_AA64PFR0_ASIMD_SHIFT 20
504#define ID_AA64PFR0_FP_SHIFT 16
505#define ID_AA64PFR0_EL3_SHIFT 12
506#define ID_AA64PFR0_EL2_SHIFT 8
507#define ID_AA64PFR0_EL1_SHIFT 4
508#define ID_AA64PFR0_EL0_SHIFT 0
509
Dave Martin67236562017-10-31 15:51:00 +0000510#define ID_AA64PFR0_SVE 0x1
Xie XiuQi64c02722018-01-15 19:38:56 +0000511#define ID_AA64PFR0_RAS_V1 0x1
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100512#define ID_AA64PFR0_FP_NI 0xf
513#define ID_AA64PFR0_FP_SUPPORTED 0x0
514#define ID_AA64PFR0_ASIMD_NI 0xf
515#define ID_AA64PFR0_ASIMD_SUPPORTED 0x0
516#define ID_AA64PFR0_EL1_64BIT_ONLY 0x1
517#define ID_AA64PFR0_EL0_64BIT_ONLY 0x1
Suzuki K Poulosec80aba82016-04-18 10:28:34 +0100518#define ID_AA64PFR0_EL0_32BIT_64BIT 0x2
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100519
520/* id_aa64mmfr0 */
521#define ID_AA64MMFR0_TGRAN4_SHIFT 28
522#define ID_AA64MMFR0_TGRAN64_SHIFT 24
523#define ID_AA64MMFR0_TGRAN16_SHIFT 20
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100524#define ID_AA64MMFR0_BIGENDEL0_SHIFT 16
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100525#define ID_AA64MMFR0_SNSMEM_SHIFT 12
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100526#define ID_AA64MMFR0_BIGENDEL_SHIFT 8
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100527#define ID_AA64MMFR0_ASID_SHIFT 4
528#define ID_AA64MMFR0_PARANGE_SHIFT 0
529
530#define ID_AA64MMFR0_TGRAN4_NI 0xf
531#define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
532#define ID_AA64MMFR0_TGRAN64_NI 0xf
533#define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
534#define ID_AA64MMFR0_TGRAN16_NI 0x0
535#define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
Kristina Martsenko787fd1d2017-12-13 17:07:17 +0000536#define ID_AA64MMFR0_PARANGE_48 0x5
537#define ID_AA64MMFR0_PARANGE_52 0x6
538
539#ifdef CONFIG_ARM64_PA_BITS_52
540#define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_52
541#else
542#define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_48
543#endif
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100544
545/* id_aa64mmfr1 */
546#define ID_AA64MMFR1_PAN_SHIFT 20
547#define ID_AA64MMFR1_LOR_SHIFT 16
548#define ID_AA64MMFR1_HPD_SHIFT 12
549#define ID_AA64MMFR1_VHE_SHIFT 8
550#define ID_AA64MMFR1_VMIDBITS_SHIFT 4
551#define ID_AA64MMFR1_HADBS_SHIFT 0
552
Suzuki K Poulosecb678d62016-03-30 14:33:59 +0100553#define ID_AA64MMFR1_VMIDBITS_8 0
554#define ID_AA64MMFR1_VMIDBITS_16 2
555
James Morse406e3082016-02-05 14:58:47 +0000556/* id_aa64mmfr2 */
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800557#define ID_AA64MMFR2_LVA_SHIFT 16
558#define ID_AA64MMFR2_IESB_SHIFT 12
559#define ID_AA64MMFR2_LSM_SHIFT 8
James Morse406e3082016-02-05 14:58:47 +0000560#define ID_AA64MMFR2_UAO_SHIFT 4
Kefeng Wang7d7b4ae2016-03-25 17:30:07 +0800561#define ID_AA64MMFR2_CNP_SHIFT 0
James Morse406e3082016-02-05 14:58:47 +0000562
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100563/* id_aa64dfr0 */
Will Deaconf31deaa2016-09-22 11:23:07 +0100564#define ID_AA64DFR0_PMSVER_SHIFT 32
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100565#define ID_AA64DFR0_CTX_CMPS_SHIFT 28
566#define ID_AA64DFR0_WRPS_SHIFT 20
567#define ID_AA64DFR0_BRPS_SHIFT 12
568#define ID_AA64DFR0_PMUVER_SHIFT 8
569#define ID_AA64DFR0_TRACEVER_SHIFT 4
570#define ID_AA64DFR0_DEBUGVER_SHIFT 0
571
572#define ID_ISAR5_RDM_SHIFT 24
573#define ID_ISAR5_CRC32_SHIFT 16
574#define ID_ISAR5_SHA2_SHIFT 12
575#define ID_ISAR5_SHA1_SHIFT 8
576#define ID_ISAR5_AES_SHIFT 4
577#define ID_ISAR5_SEVL_SHIFT 0
578
579#define MVFR0_FPROUND_SHIFT 28
580#define MVFR0_FPSHVEC_SHIFT 24
581#define MVFR0_FPSQRT_SHIFT 20
582#define MVFR0_FPDIVIDE_SHIFT 16
583#define MVFR0_FPTRAP_SHIFT 12
584#define MVFR0_FPDP_SHIFT 8
585#define MVFR0_FPSP_SHIFT 4
586#define MVFR0_SIMD_SHIFT 0
587
588#define MVFR1_SIMDFMAC_SHIFT 28
589#define MVFR1_FPHP_SHIFT 24
590#define MVFR1_SIMDHP_SHIFT 20
591#define MVFR1_SIMDSP_SHIFT 16
592#define MVFR1_SIMDINT_SHIFT 12
593#define MVFR1_SIMDLS_SHIFT 8
594#define MVFR1_FPDNAN_SHIFT 4
595#define MVFR1_FPFTZ_SHIFT 0
596
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100597
598#define ID_AA64MMFR0_TGRAN4_SHIFT 28
599#define ID_AA64MMFR0_TGRAN64_SHIFT 24
600#define ID_AA64MMFR0_TGRAN16_SHIFT 20
601
602#define ID_AA64MMFR0_TGRAN4_NI 0xf
603#define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
604#define ID_AA64MMFR0_TGRAN64_NI 0xf
605#define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
606#define ID_AA64MMFR0_TGRAN16_NI 0x0
607#define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
608
609#if defined(CONFIG_ARM64_4K_PAGES)
610#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT
611#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN4_SUPPORTED
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100612#elif defined(CONFIG_ARM64_16K_PAGES)
613#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT
614#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN16_SUPPORTED
Suzuki K. Poulose4bf8b962015-10-19 14:19:35 +0100615#elif defined(CONFIG_ARM64_64K_PAGES)
616#define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT
617#define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN64_SUPPORTED
618#endif
619
Suzuki K Poulose77c97b42017-01-09 17:28:31 +0000620
Dave Martin67236562017-10-31 15:51:00 +0000621/*
622 * The ZCR_ELx_LEN_* definitions intentionally include bits [8:4] which
623 * are reserved by the SVE architecture for future expansion of the LEN
624 * field, with compatible semantics.
625 */
626#define ZCR_ELx_LEN_SHIFT 0
627#define ZCR_ELx_LEN_SIZE 9
628#define ZCR_ELx_LEN_MASK 0x1ff
629
630#define CPACR_EL1_ZEN_EL1EN (1 << 16) /* enable EL1 access */
631#define CPACR_EL1_ZEN_EL0EN (1 << 17) /* enable EL0 access, if EL1EN set */
632#define CPACR_EL1_ZEN (CPACR_EL1_ZEN_EL1EN | CPACR_EL1_ZEN_EL0EN)
633
634
Suzuki K Poulose77c97b42017-01-09 17:28:31 +0000635/* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */
636#define SYS_MPIDR_SAFE_VAL (1UL << 31)
637
Catalin Marinas72c58392014-07-24 14:14:42 +0100638#ifdef __ASSEMBLY__
639
640 .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100641 .equ .L__reg_num_x\num, \num
Catalin Marinas72c58392014-07-24 14:14:42 +0100642 .endr
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100643 .equ .L__reg_num_xzr, 31
Catalin Marinas72c58392014-07-24 14:14:42 +0100644
645 .macro mrs_s, rt, sreg
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000646 __emit_inst(0xd5200000|(\sreg)|(.L__reg_num_\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100647 .endm
648
649 .macro msr_s, sreg, rt
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000650 __emit_inst(0xd5000000|(\sreg)|(.L__reg_num_\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100651 .endm
652
653#else
654
James Morse7a00d682018-01-15 19:38:55 +0000655#include <linux/build_bug.h>
Mark Rutland3600c2f2015-11-05 15:09:17 +0000656#include <linux/types.h>
657
Catalin Marinas72c58392014-07-24 14:14:42 +0100658asm(
659" .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n"
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100660" .equ .L__reg_num_x\\num, \\num\n"
Catalin Marinas72c58392014-07-24 14:14:42 +0100661" .endr\n"
Ard Biesheuvel7abc7d82016-02-15 09:51:49 +0100662" .equ .L__reg_num_xzr, 31\n"
Catalin Marinas72c58392014-07-24 14:14:42 +0100663"\n"
664" .macro mrs_s, rt, sreg\n"
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000665 __emit_inst(0xd5200000|(\\sreg)|(.L__reg_num_\\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100666" .endm\n"
667"\n"
668" .macro msr_s, sreg, rt\n"
Marc Zyngiercd9e1922016-12-06 15:27:45 +0000669 __emit_inst(0xd5000000|(\\sreg)|(.L__reg_num_\\rt))
Catalin Marinas72c58392014-07-24 14:14:42 +0100670" .endm\n"
671);
672
Mark Rutland3600c2f2015-11-05 15:09:17 +0000673/*
674 * Unlike read_cpuid, calls to read_sysreg are never expected to be
675 * optimized away or replaced with synthetic values.
676 */
677#define read_sysreg(r) ({ \
678 u64 __val; \
679 asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \
680 __val; \
681})
682
Mark Rutland7aff4a22016-09-08 13:55:34 +0100683/*
684 * The "Z" constraint normally means a zero immediate, but when combined with
685 * the "%x0" template means XZR.
686 */
Mark Rutland3600c2f2015-11-05 15:09:17 +0000687#define write_sysreg(v, r) do { \
Dave Martind0153c72017-07-25 12:52:41 +0100688 u64 __val = (u64)(v); \
Mark Rutland7aff4a22016-09-08 13:55:34 +0100689 asm volatile("msr " __stringify(r) ", %x0" \
690 : : "rZ" (__val)); \
Mark Rutland3600c2f2015-11-05 15:09:17 +0000691} while (0)
692
Will Deacon8a71f0c2016-09-06 14:04:45 +0100693/*
694 * For registers without architectural names, or simply unsupported by
695 * GAS.
696 */
697#define read_sysreg_s(r) ({ \
698 u64 __val; \
699 asm volatile("mrs_s %0, " __stringify(r) : "=r" (__val)); \
700 __val; \
701})
702
703#define write_sysreg_s(v, r) do { \
Dave Martind0153c72017-07-25 12:52:41 +0100704 u64 __val = (u64)(v); \
Will Deacon91cb1632016-10-17 13:38:14 +0100705 asm volatile("msr_s " __stringify(r) ", %x0" : : "rZ" (__val)); \
Will Deacon8a71f0c2016-09-06 14:04:45 +0100706} while (0)
707
Mark Rutlandadf75892016-09-08 13:55:38 +0100708static inline void config_sctlr_el1(u32 clear, u32 set)
709{
710 u32 val;
711
James Morse7a00d682018-01-15 19:38:55 +0000712 SCTLR_EL2_BUILD_BUG_ON_MISSING_BITS;
713 SCTLR_EL1_BUILD_BUG_ON_MISSING_BITS;
714
Mark Rutlandadf75892016-09-08 13:55:38 +0100715 val = read_sysreg(sctlr_el1);
716 val &= ~clear;
717 val |= set;
718 write_sysreg(val, sctlr_el1);
719}
720
Catalin Marinas72c58392014-07-24 14:14:42 +0100721#endif
722
723#endif /* __ASM_SYSREG_H */