blob: e4c7a0380a632f12c4b2eb3e2173ffd4b4881959 [file] [log] [blame]
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/omap.c
Carlos Aguiar730c9b72006-03-29 09:21:00 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
Al Virod36b6912011-12-29 17:09:01 -05005 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
Carlos Aguiar730c9b72006-03-29 09:21:00 +01006 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Carlos Aguiar730c9b72006-03-29 09:21:00 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/ioport.h>
18#include <linux/platform_device.h>
19#include <linux/interrupt.h>
Russell King3451c062012-04-21 22:35:42 +010020#include <linux/dmaengine.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010021#include <linux/dma-mapping.h>
22#include <linux/delay.h>
23#include <linux/spinlock.h>
24#include <linux/timer.h>
Tony Lindgren9cb238c2013-11-26 15:50:33 -080025#include <linux/of.h>
Russell King3451c062012-04-21 22:35:42 +010026#include <linux/omap-dma.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010027#include <linux/mmc/host.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010028#include <linux/mmc/card.h>
29#include <linux/clk.h>
Jens Axboe45711f12007-10-22 21:19:53 +020030#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Tony Lindgren68f39e72012-10-15 12:09:43 -070032#include <linux/platform_data/mmc-omap.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010033
Carlos Aguiar730c9b72006-03-29 09:21:00 +010034
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010035#define OMAP_MMC_REG_CMD 0x00
Marek Belisko0e950fa62010-05-26 14:41:49 -070036#define OMAP_MMC_REG_ARGL 0x01
37#define OMAP_MMC_REG_ARGH 0x02
38#define OMAP_MMC_REG_CON 0x03
39#define OMAP_MMC_REG_STAT 0x04
40#define OMAP_MMC_REG_IE 0x05
41#define OMAP_MMC_REG_CTO 0x06
42#define OMAP_MMC_REG_DTO 0x07
43#define OMAP_MMC_REG_DATA 0x08
44#define OMAP_MMC_REG_BLEN 0x09
45#define OMAP_MMC_REG_NBLK 0x0a
46#define OMAP_MMC_REG_BUF 0x0b
47#define OMAP_MMC_REG_SDIO 0x0d
48#define OMAP_MMC_REG_REV 0x0f
49#define OMAP_MMC_REG_RSP0 0x10
50#define OMAP_MMC_REG_RSP1 0x11
51#define OMAP_MMC_REG_RSP2 0x12
52#define OMAP_MMC_REG_RSP3 0x13
53#define OMAP_MMC_REG_RSP4 0x14
54#define OMAP_MMC_REG_RSP5 0x15
55#define OMAP_MMC_REG_RSP6 0x16
56#define OMAP_MMC_REG_RSP7 0x17
57#define OMAP_MMC_REG_IOSR 0x18
58#define OMAP_MMC_REG_SYSC 0x19
59#define OMAP_MMC_REG_SYSS 0x1a
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010060
61#define OMAP_MMC_STAT_CARD_ERR (1 << 14)
62#define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
63#define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
64#define OMAP_MMC_STAT_A_EMPTY (1 << 11)
65#define OMAP_MMC_STAT_A_FULL (1 << 10)
66#define OMAP_MMC_STAT_CMD_CRC (1 << 8)
67#define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
68#define OMAP_MMC_STAT_DATA_CRC (1 << 6)
69#define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
70#define OMAP_MMC_STAT_END_BUSY (1 << 4)
71#define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
72#define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
73#define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
74
Tony Lindgren53db20d2012-10-15 12:10:33 -070075#define mmc_omap7xx() (host->features & MMC_OMAP7XX)
76#define mmc_omap15xx() (host->features & MMC_OMAP15XX)
77#define mmc_omap16xx() (host->features & MMC_OMAP16XX)
78#define MMC_OMAP1_MASK (MMC_OMAP7XX | MMC_OMAP15XX | MMC_OMAP16XX)
79#define mmc_omap1() (host->features & MMC_OMAP1_MASK)
80#define mmc_omap2() (!mmc_omap1())
81
Marek Belisko0e950fa62010-05-26 14:41:49 -070082#define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
83#define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
84#define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010085
86/*
87 * Command types
88 */
89#define OMAP_MMC_CMDTYPE_BC 0
90#define OMAP_MMC_CMDTYPE_BCR 1
91#define OMAP_MMC_CMDTYPE_AC 2
92#define OMAP_MMC_CMDTYPE_ADTC 3
93
Carlos Aguiar730c9b72006-03-29 09:21:00 +010094#define DRIVER_NAME "mmci-omap"
Carlos Aguiar730c9b72006-03-29 09:21:00 +010095
96/* Specifies how often in millisecs to poll for card status changes
97 * when the cover switch is open */
Jarkko Lavinen7584d272008-03-26 16:09:42 -040098#define OMAP_MMC_COVER_POLL_DELAY 500
Carlos Aguiar730c9b72006-03-29 09:21:00 +010099
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400100struct mmc_omap_host;
101
102struct mmc_omap_slot {
103 int id;
104 unsigned int vdd;
105 u16 saved_con;
106 u16 bus_mode;
107 unsigned int fclk_freq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400108
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400109 struct tasklet_struct cover_tasklet;
110 struct timer_list cover_timer;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400111 unsigned cover_open;
112
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400113 struct mmc_request *mrq;
114 struct mmc_omap_host *host;
115 struct mmc_host *mmc;
116 struct omap_mmc_slot_data *pdata;
117};
118
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100119struct mmc_omap_host {
120 int initialized;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100121 struct mmc_request * mrq;
122 struct mmc_command * cmd;
123 struct mmc_data * data;
124 struct mmc_host * mmc;
125 struct device * dev;
126 unsigned char id; /* 16xx chips have 2 MMC blocks */
127 struct clk * iclk;
128 struct clk * fclk;
Russell King3451c062012-04-21 22:35:42 +0100129 struct dma_chan *dma_rx;
130 u32 dma_rx_burst;
131 struct dma_chan *dma_tx;
132 u32 dma_tx_burst;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100133 void __iomem *virt_base;
134 unsigned int phys_base;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100135 int irq;
136 unsigned char bus_mode;
Marek Belisko0e950fa62010-05-26 14:41:49 -0700137 unsigned int reg_shift;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100138
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400139 struct work_struct cmd_abort_work;
140 unsigned abort:1;
141 struct timer_list cmd_abort_timer;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400142
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400143 struct work_struct slot_release_work;
144 struct mmc_omap_slot *next_slot;
145 struct work_struct send_stop_work;
146 struct mmc_data *stop_data;
147
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100148 unsigned int sg_len;
149 int sg_idx;
150 u16 * buffer;
151 u32 buffer_bytes_left;
152 u32 total_bytes_left;
153
Tony Lindgren53db20d2012-10-15 12:10:33 -0700154 unsigned features;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100155 unsigned use_dma:1;
156 unsigned brs_received:1, dma_done:1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100157 unsigned dma_in_use:1;
Russell King3451c062012-04-21 22:35:42 +0100158 spinlock_t dma_lock;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100159
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400160 struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
161 struct mmc_omap_slot *current_slot;
162 spinlock_t slot_lock;
163 wait_queue_head_t slot_wq;
164 int nr_slots;
165
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400166 struct timer_list clk_timer;
167 spinlock_t clk_lock; /* for changing enabled state */
168 unsigned int fclk_enabled:1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530169 struct workqueue_struct *mmc_omap_wq;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400170
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400171 struct omap_mmc_platform_data *pdata;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100172};
173
Tejun Heo0d9ee5b2010-12-24 16:00:17 +0100174
Russell King7c8ad982008-09-05 15:13:24 +0100175static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400176{
177 unsigned long tick_ns;
178
179 if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
180 tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
181 ndelay(8 * tick_ns);
182 }
183}
184
Russell King7c8ad982008-09-05 15:13:24 +0100185static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400186{
187 unsigned long flags;
188
189 spin_lock_irqsave(&host->clk_lock, flags);
190 if (host->fclk_enabled != enable) {
191 host->fclk_enabled = enable;
192 if (enable)
193 clk_enable(host->fclk);
194 else
195 clk_disable(host->fclk);
196 }
197 spin_unlock_irqrestore(&host->clk_lock, flags);
198}
199
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400200static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
201{
202 struct mmc_omap_host *host = slot->host;
203 unsigned long flags;
204
205 if (claimed)
206 goto no_claim;
207 spin_lock_irqsave(&host->slot_lock, flags);
208 while (host->mmc != NULL) {
209 spin_unlock_irqrestore(&host->slot_lock, flags);
210 wait_event(host->slot_wq, host->mmc == NULL);
211 spin_lock_irqsave(&host->slot_lock, flags);
212 }
213 host->mmc = slot->mmc;
214 spin_unlock_irqrestore(&host->slot_lock, flags);
215no_claim:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400216 del_timer(&host->clk_timer);
217 if (host->current_slot != slot || !claimed)
218 mmc_omap_fclk_offdelay(host->current_slot);
219
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400220 if (host->current_slot != slot) {
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400221 OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400222 if (host->pdata->switch_slot != NULL)
223 host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
224 host->current_slot = slot;
225 }
226
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400227 if (claimed) {
228 mmc_omap_fclk_enable(host, 1);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400229
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400230 /* Doing the dummy read here seems to work around some bug
231 * at least in OMAP24xx silicon where the command would not
232 * start after writing the CMD register. Sigh. */
233 OMAP_MMC_READ(host, CON);
234
235 OMAP_MMC_WRITE(host, CON, slot->saved_con);
236 } else
237 mmc_omap_fclk_enable(host, 0);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400238}
239
240static void mmc_omap_start_request(struct mmc_omap_host *host,
241 struct mmc_request *req);
242
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400243static void mmc_omap_slot_release_work(struct work_struct *work)
244{
245 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
246 slot_release_work);
247 struct mmc_omap_slot *next_slot = host->next_slot;
248 struct mmc_request *rq;
249
250 host->next_slot = NULL;
251 mmc_omap_select_slot(next_slot, 1);
252
253 rq = next_slot->mrq;
254 next_slot->mrq = NULL;
255 mmc_omap_start_request(host, rq);
256}
257
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400258static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400259{
260 struct mmc_omap_host *host = slot->host;
261 unsigned long flags;
262 int i;
263
264 BUG_ON(slot == NULL || host->mmc == NULL);
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400265
266 if (clk_enabled)
267 /* Keeps clock running for at least 8 cycles on valid freq */
268 mod_timer(&host->clk_timer, jiffies + HZ/10);
269 else {
270 del_timer(&host->clk_timer);
271 mmc_omap_fclk_offdelay(slot);
272 mmc_omap_fclk_enable(host, 0);
273 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400274
275 spin_lock_irqsave(&host->slot_lock, flags);
276 /* Check for any pending requests */
277 for (i = 0; i < host->nr_slots; i++) {
278 struct mmc_omap_slot *new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400279
280 if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
281 continue;
282
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400283 BUG_ON(host->next_slot != NULL);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400284 new_slot = host->slots[i];
285 /* The current slot should not have a request in queue */
286 BUG_ON(new_slot == host->current_slot);
287
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400288 host->next_slot = new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400289 host->mmc = new_slot->mmc;
290 spin_unlock_irqrestore(&host->slot_lock, flags);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530291 queue_work(host->mmc_omap_wq, &host->slot_release_work);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400292 return;
293 }
294
295 host->mmc = NULL;
296 wake_up(&host->slot_wq);
297 spin_unlock_irqrestore(&host->slot_lock, flags);
298}
299
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400300static inline
301int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
302{
Kyungmin Park8348f002008-03-26 16:09:38 -0400303 if (slot->pdata->get_cover_state)
304 return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
305 slot->id);
306 return 0;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400307}
308
309static ssize_t
310mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
311 char *buf)
312{
313 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
314 struct mmc_omap_slot *slot = mmc_priv(mmc);
315
316 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
317 "closed");
318}
319
320static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
321
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400322static ssize_t
323mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
324 char *buf)
325{
326 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
327 struct mmc_omap_slot *slot = mmc_priv(mmc);
328
329 return sprintf(buf, "%s\n", slot->pdata->name);
330}
331
332static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
333
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100334static void
335mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
336{
337 u32 cmdreg;
338 u32 resptype;
339 u32 cmdtype;
340
341 host->cmd = cmd;
342
343 resptype = 0;
344 cmdtype = 0;
345
346 /* Our hardware needs to know exact type */
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100347 switch (mmc_resp_type(cmd)) {
348 case MMC_RSP_NONE:
349 break;
350 case MMC_RSP_R1:
351 case MMC_RSP_R1B:
Philip Langdale6f949902007-01-04 07:04:47 -0800352 /* resp 1, 1b, 6, 7 */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100353 resptype = 1;
354 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100355 case MMC_RSP_R2:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100356 resptype = 2;
357 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100358 case MMC_RSP_R3:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100359 resptype = 3;
360 break;
361 default:
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100362 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100363 break;
364 }
365
366 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
367 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
368 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
369 cmdtype = OMAP_MMC_CMDTYPE_BC;
370 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
371 cmdtype = OMAP_MMC_CMDTYPE_BCR;
372 } else {
373 cmdtype = OMAP_MMC_CMDTYPE_AC;
374 }
375
376 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
377
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400378 if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100379 cmdreg |= 1 << 6;
380
381 if (cmd->flags & MMC_RSP_BUSY)
382 cmdreg |= 1 << 11;
383
384 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
385 cmdreg |= 1 << 15;
386
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400387 mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400388
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100389 OMAP_MMC_WRITE(host, CTO, 200);
390 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
391 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
392 OMAP_MMC_WRITE(host, IE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100393 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
394 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
395 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
396 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
397 OMAP_MMC_STAT_END_OF_DATA);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100398 OMAP_MMC_WRITE(host, CMD, cmdreg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100399}
400
401static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400402mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
403 int abort)
404{
405 enum dma_data_direction dma_data_dir;
Russell King3451c062012-04-21 22:35:42 +0100406 struct device *dev = mmc_dev(host->mmc);
407 struct dma_chan *c;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400408
Russell King3451c062012-04-21 22:35:42 +0100409 if (data->flags & MMC_DATA_WRITE) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400410 dma_data_dir = DMA_TO_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100411 c = host->dma_tx;
412 } else {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400413 dma_data_dir = DMA_FROM_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100414 c = host->dma_rx;
415 }
416 if (c) {
417 if (data->error) {
418 dmaengine_terminate_all(c);
419 /* Claim nothing transferred on error... */
420 data->bytes_xfered = 0;
421 }
422 dev = c->device->dev;
423 }
424 dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400425}
426
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400427static void mmc_omap_send_stop_work(struct work_struct *work)
428{
429 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
430 send_stop_work);
431 struct mmc_omap_slot *slot = host->current_slot;
432 struct mmc_data *data = host->stop_data;
433 unsigned long tick_ns;
434
435 tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
436 ndelay(8*tick_ns);
437
438 mmc_omap_start_command(host, data->stop);
439}
440
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400441static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100442mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
443{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400444 if (host->dma_in_use)
445 mmc_omap_release_dma(host, data, data->error);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100446
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100447 host->data = NULL;
448 host->sg_len = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100449
450 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
451 * dozens of requests until the card finishes writing data.
452 * It'd be cheaper to just wait till an EOFB interrupt arrives...
453 */
454
455 if (!data->stop) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400456 struct mmc_host *mmc;
457
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100458 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400459 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400460 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400461 mmc_request_done(mmc, data->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100462 return;
463 }
464
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400465 host->stop_data = data;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530466 queue_work(host->mmc_omap_wq, &host->send_stop_work);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100467}
468
469static void
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400470mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400471{
472 struct mmc_omap_slot *slot = host->current_slot;
473 unsigned int restarts, passes, timeout;
474 u16 stat = 0;
475
476 /* Sending abort takes 80 clocks. Have some extra and round up */
477 timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
478 restarts = 0;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400479 while (restarts < maxloops) {
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400480 OMAP_MMC_WRITE(host, STAT, 0xFFFF);
481 OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
482
483 passes = 0;
484 while (passes < timeout) {
485 stat = OMAP_MMC_READ(host, STAT);
486 if (stat & OMAP_MMC_STAT_END_OF_CMD)
487 goto out;
488 udelay(1);
489 passes++;
490 }
491
492 restarts++;
493 }
494out:
495 OMAP_MMC_WRITE(host, STAT, stat);
496}
497
498static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400499mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
500{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400501 if (host->dma_in_use)
502 mmc_omap_release_dma(host, data, 1);
503
504 host->data = NULL;
505 host->sg_len = 0;
506
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400507 mmc_omap_send_abort(host, 10000);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400508}
509
510static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100511mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
512{
513 unsigned long flags;
514 int done;
515
516 if (!host->dma_in_use) {
517 mmc_omap_xfer_done(host, data);
518 return;
519 }
520 done = 0;
521 spin_lock_irqsave(&host->dma_lock, flags);
522 if (host->dma_done)
523 done = 1;
524 else
525 host->brs_received = 1;
526 spin_unlock_irqrestore(&host->dma_lock, flags);
527 if (done)
528 mmc_omap_xfer_done(host, data);
529}
530
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100531static void
532mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
533{
534 unsigned long flags;
535 int done;
536
537 done = 0;
538 spin_lock_irqsave(&host->dma_lock, flags);
539 if (host->brs_received)
540 done = 1;
541 else
542 host->dma_done = 1;
543 spin_unlock_irqrestore(&host->dma_lock, flags);
544 if (done)
545 mmc_omap_xfer_done(host, data);
546}
547
548static void
549mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
550{
551 host->cmd = NULL;
552
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400553 del_timer(&host->cmd_abort_timer);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400554
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100555 if (cmd->flags & MMC_RSP_PRESENT) {
556 if (cmd->flags & MMC_RSP_136) {
557 /* response type 2 */
558 cmd->resp[3] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100559 OMAP_MMC_READ(host, RSP0) |
560 (OMAP_MMC_READ(host, RSP1) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100561 cmd->resp[2] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100562 OMAP_MMC_READ(host, RSP2) |
563 (OMAP_MMC_READ(host, RSP3) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100564 cmd->resp[1] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100565 OMAP_MMC_READ(host, RSP4) |
566 (OMAP_MMC_READ(host, RSP5) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100567 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100568 OMAP_MMC_READ(host, RSP6) |
569 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100570 } else {
571 /* response types 1, 1b, 3, 4, 5, 6 */
572 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100573 OMAP_MMC_READ(host, RSP6) |
574 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100575 }
576 }
577
Pierre Ossman17b04292007-07-22 22:18:46 +0200578 if (host->data == NULL || cmd->error) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400579 struct mmc_host *mmc;
580
581 if (host->data != NULL)
582 mmc_omap_abort_xfer(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100583 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400584 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400585 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400586 mmc_request_done(mmc, cmd->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100587 }
588}
589
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400590/*
591 * Abort stuck command. Can occur when card is removed while it is being
592 * read.
593 */
594static void mmc_omap_abort_command(struct work_struct *work)
595{
596 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400597 cmd_abort_work);
598 BUG_ON(!host->cmd);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400599
600 dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
601 host->cmd->opcode);
602
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400603 if (host->cmd->error == 0)
604 host->cmd->error = -ETIMEDOUT;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400605
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400606 if (host->data == NULL) {
607 struct mmc_command *cmd;
608 struct mmc_host *mmc;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400609
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400610 cmd = host->cmd;
611 host->cmd = NULL;
612 mmc_omap_send_abort(host, 10000);
613
614 host->mrq = NULL;
615 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400616 mmc_omap_release_slot(host->current_slot, 1);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400617 mmc_request_done(mmc, cmd->mrq);
618 } else
619 mmc_omap_cmd_done(host, host->cmd);
620
621 host->abort = 0;
622 enable_irq(host->irq);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400623}
624
625static void
626mmc_omap_cmd_timer(unsigned long data)
627{
628 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400629 unsigned long flags;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400630
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400631 spin_lock_irqsave(&host->slot_lock, flags);
632 if (host->cmd != NULL && !host->abort) {
633 OMAP_MMC_WRITE(host, IE, 0);
634 disable_irq(host->irq);
635 host->abort = 1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530636 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400637 }
638 spin_unlock_irqrestore(&host->slot_lock, flags);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400639}
640
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100641/* PIO only */
642static void
643mmc_omap_sg_to_buf(struct mmc_omap_host *host)
644{
645 struct scatterlist *sg;
646
647 sg = host->data->sg + host->sg_idx;
648 host->buffer_bytes_left = sg->length;
Jens Axboe45711f12007-10-22 21:19:53 +0200649 host->buffer = sg_virt(sg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100650 if (host->buffer_bytes_left > host->total_bytes_left)
651 host->buffer_bytes_left = host->total_bytes_left;
652}
653
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400654static void
655mmc_omap_clk_timer(unsigned long data)
656{
657 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
658
659 mmc_omap_fclk_enable(host, 0);
660}
661
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100662/* PIO only */
663static void
664mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
665{
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000666 int n, nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100667
668 if (host->buffer_bytes_left == 0) {
669 host->sg_idx++;
670 BUG_ON(host->sg_idx == host->sg_len);
671 mmc_omap_sg_to_buf(host);
672 }
673 n = 64;
674 if (n > host->buffer_bytes_left)
675 n = host->buffer_bytes_left;
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000676
677 nwords = n / 2;
678 nwords += n & 1; /* handle odd number of bytes to transfer */
679
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100680 host->buffer_bytes_left -= n;
681 host->total_bytes_left -= n;
682 host->data->bytes_xfered += n;
683
684 if (write) {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000685 __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA),
686 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100687 } else {
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000688 __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA),
689 host->buffer, nwords);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100690 }
Paul Walmsley75b53ae2012-08-24 06:00:18 +0000691
692 host->buffer += nwords;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100693}
694
Venkatraman S75d569d2012-08-07 19:03:01 +0530695#ifdef CONFIG_MMC_DEBUG
696static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100697{
698 static const char *mmc_omap_status_bits[] = {
699 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
700 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
701 };
Venkatraman S75d569d2012-08-07 19:03:01 +0530702 int i;
703 char res[64], *buf = res;
704
705 buf += sprintf(buf, "MMC IRQ 0x%x:", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100706
707 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
Venkatraman S75d569d2012-08-07 19:03:01 +0530708 if (status & (1 << i))
709 buf += sprintf(buf, " %s", mmc_omap_status_bits[i]);
710 dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100711}
Venkatraman S75d569d2012-08-07 19:03:01 +0530712#else
713static void mmc_omap_report_irq(struct mmc_omap_host *host, u16 status)
714{
715}
716#endif
717
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100718
David Howells7d12e782006-10-05 14:55:46 +0100719static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100720{
721 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
722 u16 status;
723 int end_command;
724 int end_transfer;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400725 int transfer_error, cmd_error;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100726
727 if (host->cmd == NULL && host->data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100728 status = OMAP_MMC_READ(host, STAT);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400729 dev_info(mmc_dev(host->slots[0]->mmc),
730 "Spurious IRQ 0x%04x\n", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100731 if (status != 0) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100732 OMAP_MMC_WRITE(host, STAT, status);
733 OMAP_MMC_WRITE(host, IE, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100734 }
735 return IRQ_HANDLED;
736 }
737
738 end_command = 0;
739 end_transfer = 0;
740 transfer_error = 0;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400741 cmd_error = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100742
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100743 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400744 int cmd;
745
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100746 OMAP_MMC_WRITE(host, STAT, status);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400747 if (host->cmd != NULL)
748 cmd = host->cmd->opcode;
749 else
750 cmd = -1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100751 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400752 status, cmd);
Venkatraman S75d569d2012-08-07 19:03:01 +0530753 mmc_omap_report_irq(host, status);
754
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100755 if (host->total_bytes_left) {
756 if ((status & OMAP_MMC_STAT_A_FULL) ||
757 (status & OMAP_MMC_STAT_END_OF_DATA))
758 mmc_omap_xfer_data(host, 0);
759 if (status & OMAP_MMC_STAT_A_EMPTY)
760 mmc_omap_xfer_data(host, 1);
761 }
762
Juha Yrjola2a50b882008-03-26 16:09:26 -0400763 if (status & OMAP_MMC_STAT_END_OF_DATA)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100764 end_transfer = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100765
766 if (status & OMAP_MMC_STAT_DATA_TOUT) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400767 dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
768 cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100769 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200770 host->data->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100771 transfer_error = 1;
772 }
773 }
774
775 if (status & OMAP_MMC_STAT_DATA_CRC) {
776 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200777 host->data->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100778 dev_dbg(mmc_dev(host->mmc),
779 "data CRC error, bytes left %d\n",
780 host->total_bytes_left);
781 transfer_error = 1;
782 } else {
783 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
784 }
785 }
786
787 if (status & OMAP_MMC_STAT_CMD_TOUT) {
788 /* Timeouts are routine with some commands */
789 if (host->cmd) {
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400790 struct mmc_omap_slot *slot =
791 host->current_slot;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400792 if (slot == NULL ||
793 !mmc_omap_cover_is_open(slot))
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400794 dev_err(mmc_dev(host->mmc),
Juha Yrjola2a50b882008-03-26 16:09:26 -0400795 "command timeout (CMD%d)\n",
796 cmd);
Pierre Ossman17b04292007-07-22 22:18:46 +0200797 host->cmd->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100798 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400799 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100800 }
801 }
802
803 if (status & OMAP_MMC_STAT_CMD_CRC) {
804 if (host->cmd) {
805 dev_err(mmc_dev(host->mmc),
806 "command CRC error (CMD%d, arg 0x%08x)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400807 cmd, host->cmd->arg);
Pierre Ossman17b04292007-07-22 22:18:46 +0200808 host->cmd->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100809 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400810 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100811 } else
812 dev_err(mmc_dev(host->mmc),
813 "command CRC error without cmd?\n");
814 }
815
816 if (status & OMAP_MMC_STAT_CARD_ERR) {
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200817 dev_dbg(mmc_dev(host->mmc),
818 "ignoring card status error (CMD%d)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400819 cmd);
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200820 end_command = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100821 }
822
823 /*
824 * NOTE: On 1610 the END_OF_CMD may come too early when
Juha Yrjola2a50b882008-03-26 16:09:26 -0400825 * starting a write
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100826 */
827 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
828 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
829 end_command = 1;
830 }
831 }
832
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400833 if (cmd_error && host->data) {
834 del_timer(&host->cmd_abort_timer);
835 host->abort = 1;
836 OMAP_MMC_WRITE(host, IE, 0);
Ben Nizettee749c6f2009-04-16 15:55:21 +1000837 disable_irq_nosync(host->irq);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530838 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400839 return IRQ_HANDLED;
840 }
841
Michael Bueschf6947512011-04-11 17:00:44 -0400842 if (end_command && host->cmd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100843 mmc_omap_cmd_done(host, host->cmd);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400844 if (host->data != NULL) {
845 if (transfer_error)
846 mmc_omap_xfer_done(host, host->data);
847 else if (end_transfer)
848 mmc_omap_end_of_data(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100849 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100850
851 return IRQ_HANDLED;
852}
853
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400854void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400855{
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400856 int cover_open;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400857 struct mmc_omap_host *host = dev_get_drvdata(dev);
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400858 struct mmc_omap_slot *slot = host->slots[num];
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400859
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400860 BUG_ON(num >= host->nr_slots);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400861
862 /* Other subsystems can call in here before we're initialised. */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400863 if (host->nr_slots == 0 || !host->slots[num])
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400864 return;
865
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400866 cover_open = mmc_omap_cover_is_open(slot);
867 if (cover_open != slot->cover_open) {
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400868 slot->cover_open = cover_open;
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400869 sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400870 }
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400871
872 tasklet_hi_schedule(&slot->cover_tasklet);
873}
874
875static void mmc_omap_cover_timer(unsigned long arg)
876{
877 struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
878 tasklet_schedule(&slot->cover_tasklet);
879}
880
881static void mmc_omap_cover_handler(unsigned long param)
882{
883 struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
884 int cover_open = mmc_omap_cover_is_open(slot);
885
886 mmc_detect_change(slot->mmc, 0);
887 if (!cover_open)
888 return;
889
890 /*
891 * If no card is inserted, we postpone polling until
892 * the cover has been closed.
893 */
894 if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
895 return;
896
897 mod_timer(&slot->cover_timer,
898 jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400899}
900
Russell King3451c062012-04-21 22:35:42 +0100901static void mmc_omap_dma_callback(void *priv)
902{
903 struct mmc_omap_host *host = priv;
904 struct mmc_data *data = host->data;
905
906 /* If we got to the end of DMA, assume everything went well */
907 data->bytes_xfered += data->blocks * data->blksz;
908
909 mmc_omap_dma_done(host, data);
910}
911
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100912static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
913{
914 u16 reg;
915
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100916 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100917 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100918 OMAP_MMC_WRITE(host, SDIO, reg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100919 /* Set maximum timeout */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100920 OMAP_MMC_WRITE(host, CTO, 0xff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100921}
922
923static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
924{
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400925 unsigned int timeout, cycle_ns;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100926 u16 reg;
927
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -0400928 cycle_ns = 1000000000 / host->current_slot->fclk_freq;
929 timeout = req->data->timeout_ns / cycle_ns;
930 timeout += req->data->timeout_clks;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100931
932 /* Check if we need to use timeout multiplier register */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100933 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100934 if (timeout > 0xffff) {
935 reg |= (1 << 5);
936 timeout /= 1024;
937 } else
938 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100939 OMAP_MMC_WRITE(host, SDIO, reg);
940 OMAP_MMC_WRITE(host, DTO, timeout);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100941}
942
943static void
944mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
945{
946 struct mmc_data *data = req->data;
947 int i, use_dma, block_size;
948 unsigned sg_len;
949
950 host->data = data;
951 if (data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100952 OMAP_MMC_WRITE(host, BLEN, 0);
953 OMAP_MMC_WRITE(host, NBLK, 0);
954 OMAP_MMC_WRITE(host, BUF, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100955 host->dma_in_use = 0;
956 set_cmd_timeout(host, req);
957 return;
958 }
959
Russell Kinga3fd4a12006-06-04 17:51:15 +0100960 block_size = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100961
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100962 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
963 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100964 set_data_timeout(host, req);
965
966 /* cope with calling layer confusion; it issues "single
967 * block" writes using multi-block scatterlists.
968 */
969 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
970
971 /* Only do DMA for entire blocks */
972 use_dma = host->use_dma;
973 if (use_dma) {
974 for (i = 0; i < sg_len; i++) {
975 if ((data->sg[i].length % block_size) != 0) {
976 use_dma = 0;
977 break;
978 }
979 }
980 }
981
982 host->sg_idx = 0;
983 if (use_dma) {
Russell King3451c062012-04-21 22:35:42 +0100984 enum dma_data_direction dma_data_dir;
985 struct dma_async_tx_descriptor *tx;
986 struct dma_chan *c;
987 u32 burst, *bp;
988 u16 buf;
989
990 /*
991 * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
992 * and 24xx. Use 16 or 32 word frames when the
993 * blocksize is at least that large. Blocksize is
994 * usually 512 bytes; but not for some SD reads.
995 */
Tony Lindgren53db20d2012-10-15 12:10:33 -0700996 burst = mmc_omap15xx() ? 32 : 64;
Russell King3451c062012-04-21 22:35:42 +0100997 if (burst > data->blksz)
998 burst = data->blksz;
999
1000 burst >>= 1;
1001
1002 if (data->flags & MMC_DATA_WRITE) {
1003 c = host->dma_tx;
1004 bp = &host->dma_tx_burst;
1005 buf = 0x0f80 | (burst - 1) << 0;
1006 dma_data_dir = DMA_TO_DEVICE;
1007 } else {
1008 c = host->dma_rx;
1009 bp = &host->dma_rx_burst;
1010 buf = 0x800f | (burst - 1) << 8;
1011 dma_data_dir = DMA_FROM_DEVICE;
1012 }
1013
1014 if (!c)
1015 goto use_pio;
1016
1017 /* Only reconfigure if we have a different burst size */
1018 if (*bp != burst) {
1019 struct dma_slave_config cfg;
1020
1021 cfg.src_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1022 cfg.dst_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1023 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1024 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1025 cfg.src_maxburst = burst;
1026 cfg.dst_maxburst = burst;
1027
1028 if (dmaengine_slave_config(c, &cfg))
1029 goto use_pio;
1030
1031 *bp = burst;
1032 }
1033
1034 host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
1035 dma_data_dir);
1036 if (host->sg_len == 0)
1037 goto use_pio;
1038
1039 tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
1040 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1041 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1042 if (!tx)
1043 goto use_pio;
1044
1045 OMAP_MMC_WRITE(host, BUF, buf);
1046
1047 tx->callback = mmc_omap_dma_callback;
1048 tx->callback_param = host;
1049 dmaengine_submit(tx);
1050 host->brs_received = 0;
1051 host->dma_done = 0;
1052 host->dma_in_use = 1;
1053 return;
1054 }
1055 use_pio:
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001056
1057 /* Revert to PIO? */
Russell King4e078fb2012-04-21 22:41:10 +01001058 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1059 host->total_bytes_left = data->blocks * block_size;
1060 host->sg_len = sg_len;
1061 mmc_omap_sg_to_buf(host);
1062 host->dma_in_use = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001063}
1064
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001065static void mmc_omap_start_request(struct mmc_omap_host *host,
1066 struct mmc_request *req)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001067{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001068 BUG_ON(host->mrq != NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001069
1070 host->mrq = req;
1071
1072 /* only touch fifo AFTER the controller readies it */
1073 mmc_omap_prepare_data(host, req);
1074 mmc_omap_start_command(host, req->cmd);
Russell King3451c062012-04-21 22:35:42 +01001075 if (host->dma_in_use) {
1076 struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
1077 host->dma_tx : host->dma_rx;
1078
Russell King4e078fb2012-04-21 22:41:10 +01001079 dma_async_issue_pending(c);
Russell King3451c062012-04-21 22:35:42 +01001080 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001081}
1082
1083static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1084{
1085 struct mmc_omap_slot *slot = mmc_priv(mmc);
1086 struct mmc_omap_host *host = slot->host;
1087 unsigned long flags;
1088
1089 spin_lock_irqsave(&host->slot_lock, flags);
1090 if (host->mmc != NULL) {
1091 BUG_ON(slot->mrq != NULL);
1092 slot->mrq = req;
1093 spin_unlock_irqrestore(&host->slot_lock, flags);
1094 return;
1095 } else
1096 host->mmc = mmc;
1097 spin_unlock_irqrestore(&host->slot_lock, flags);
1098 mmc_omap_select_slot(slot, 1);
1099 mmc_omap_start_request(host, req);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001100}
1101
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001102static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1103 int vdd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001104{
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001105 struct mmc_omap_host *host;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001106
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001107 host = slot->host;
1108
1109 if (slot->pdata->set_power != NULL)
1110 slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1111 vdd);
Tony Lindgren53db20d2012-10-15 12:10:33 -07001112 if (mmc_omap2()) {
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001113 u16 w;
1114
1115 if (power_on) {
1116 w = OMAP_MMC_READ(host, CON);
1117 OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1118 } else {
1119 w = OMAP_MMC_READ(host, CON);
1120 OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1121 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001122 }
1123}
1124
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001125static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1126{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001127 struct mmc_omap_slot *slot = mmc_priv(mmc);
1128 struct mmc_omap_host *host = slot->host;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001129 int func_clk_rate = clk_get_rate(host->fclk);
1130 int dsor;
1131
1132 if (ios->clock == 0)
1133 return 0;
1134
1135 dsor = func_clk_rate / ios->clock;
1136 if (dsor < 1)
1137 dsor = 1;
1138
1139 if (func_clk_rate / dsor > ios->clock)
1140 dsor++;
1141
1142 if (dsor > 250)
1143 dsor = 250;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001144
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001145 slot->fclk_freq = func_clk_rate / dsor;
1146
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001147 if (ios->bus_width == MMC_BUS_WIDTH_4)
1148 dsor |= 1 << 15;
1149
1150 return dsor;
1151}
1152
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001153static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1154{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001155 struct mmc_omap_slot *slot = mmc_priv(mmc);
1156 struct mmc_omap_host *host = slot->host;
1157 int i, dsor;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001158 int clk_enabled;
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001159
1160 mmc_omap_select_slot(slot, 0);
1161
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001162 dsor = mmc_omap_calc_divisor(mmc, ios);
1163
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001164 if (ios->vdd != slot->vdd)
1165 slot->vdd = ios->vdd;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001166
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001167 clk_enabled = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001168 switch (ios->power_mode) {
1169 case MMC_POWER_OFF:
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001170 mmc_omap_set_power(slot, 0, ios->vdd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001171 break;
1172 case MMC_POWER_UP:
Tony Lindgren46a67302007-05-01 16:34:16 +02001173 /* Cannot touch dsor yet, just power up MMC */
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001174 mmc_omap_set_power(slot, 1, ios->vdd);
1175 goto exit;
Tony Lindgren46a67302007-05-01 16:34:16 +02001176 case MMC_POWER_ON:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001177 mmc_omap_fclk_enable(host, 1);
1178 clk_enabled = 1;
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001179 dsor |= 1 << 11;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001180 break;
1181 }
1182
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001183 if (slot->bus_mode != ios->bus_mode) {
1184 if (slot->pdata->set_bus_mode != NULL)
1185 slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1186 ios->bus_mode);
1187 slot->bus_mode = ios->bus_mode;
1188 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001189
1190 /* On insanely high arm_per frequencies something sometimes
1191 * goes somehow out of sync, and the POW bit is not being set,
1192 * which results in the while loop below getting stuck.
1193 * Writing to the CON register twice seems to do the trick. */
1194 for (i = 0; i < 2; i++)
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001195 OMAP_MMC_WRITE(host, CON, dsor);
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001196 slot->saved_con = dsor;
Tony Lindgren46a67302007-05-01 16:34:16 +02001197 if (ios->power_mode == MMC_POWER_ON) {
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001198 /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1199 int usecs = 250;
1200
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001201 /* Send clock cycles, poll completion */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001202 OMAP_MMC_WRITE(host, IE, 0);
1203 OMAP_MMC_WRITE(host, STAT, 0xffff);
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001204 OMAP_MMC_WRITE(host, CMD, 1 << 7);
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001205 while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1206 udelay(1);
1207 usecs--;
1208 }
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001209 OMAP_MMC_WRITE(host, STAT, 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001210 }
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001211
1212exit:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001213 mmc_omap_release_slot(slot, clk_enabled);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001214}
1215
David Brownellab7aefd2006-11-12 17:55:30 -08001216static const struct mmc_host_ops mmc_omap_ops = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001217 .request = mmc_omap_request,
1218 .set_ios = mmc_omap_set_ios,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001219};
1220
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001221static int mmc_omap_new_slot(struct mmc_omap_host *host, int id)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001222{
1223 struct mmc_omap_slot *slot = NULL;
1224 struct mmc_host *mmc;
1225 int r;
1226
1227 mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1228 if (mmc == NULL)
1229 return -ENOMEM;
1230
1231 slot = mmc_priv(mmc);
1232 slot->host = host;
1233 slot->mmc = mmc;
1234 slot->id = id;
1235 slot->pdata = &host->pdata->slots[id];
1236
1237 host->slots[id] = slot;
1238
Pierre Ossman23af6032008-07-06 01:10:27 +02001239 mmc->caps = 0;
Tony Lindgren90c62bf2008-12-10 17:37:17 -08001240 if (host->pdata->slots[id].wires >= 4)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001241 mmc->caps |= MMC_CAP_4_BIT_DATA;
1242
1243 mmc->ops = &mmc_omap_ops;
1244 mmc->f_min = 400000;
1245
Tony Lindgren53db20d2012-10-15 12:10:33 -07001246 if (mmc_omap2())
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001247 mmc->f_max = 48000000;
1248 else
1249 mmc->f_max = 24000000;
1250 if (host->pdata->max_freq)
1251 mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1252 mmc->ocr_avail = slot->pdata->ocr_mask;
1253
1254 /* Use scatterlist DMA to reduce per-transfer costs.
1255 * NOTE max_seg_size assumption that small blocks aren't
1256 * normally used (except e.g. for reading SD registers).
1257 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001258 mmc->max_segs = 32;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001259 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1260 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1261 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1262 mmc->max_seg_size = mmc->max_req_size;
1263
Jarkko Nikula0e5c93e2014-02-22 18:01:37 +02001264 if (slot->pdata->get_cover_state != NULL) {
1265 setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1266 (unsigned long)slot);
1267 tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1268 (unsigned long)slot);
1269 }
1270
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001271 r = mmc_add_host(mmc);
1272 if (r < 0)
1273 goto err_remove_host;
1274
1275 if (slot->pdata->name != NULL) {
1276 r = device_create_file(&mmc->class_dev,
1277 &dev_attr_slot_name);
1278 if (r < 0)
1279 goto err_remove_host;
1280 }
1281
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001282 if (slot->pdata->get_cover_state != NULL) {
1283 r = device_create_file(&mmc->class_dev,
1284 &dev_attr_cover_switch);
1285 if (r < 0)
1286 goto err_remove_slot_name;
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001287 tasklet_schedule(&slot->cover_tasklet);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001288 }
1289
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001290 return 0;
1291
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001292err_remove_slot_name:
1293 if (slot->pdata->name != NULL)
1294 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001295err_remove_host:
1296 mmc_remove_host(mmc);
1297 mmc_free_host(mmc);
1298 return r;
1299}
1300
1301static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1302{
1303 struct mmc_host *mmc = slot->mmc;
1304
1305 if (slot->pdata->name != NULL)
1306 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001307 if (slot->pdata->get_cover_state != NULL)
1308 device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1309
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001310 tasklet_kill(&slot->cover_tasklet);
1311 del_timer_sync(&slot->cover_timer);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301312 flush_workqueue(slot->host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001313
1314 mmc_remove_host(mmc);
1315 mmc_free_host(mmc);
1316}
1317
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001318static int mmc_omap_probe(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001319{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001320 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001321 struct mmc_omap_host *host = NULL;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001322 struct resource *res;
Russell King3451c062012-04-21 22:35:42 +01001323 dma_cap_mask_t mask;
Tony Lindgren31ee9182013-11-26 15:50:33 -08001324 unsigned sig = 0;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001325 int i, ret = 0;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001326 int irq;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001327
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001328 if (pdata == NULL) {
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001329 dev_err(&pdev->dev, "platform data missing\n");
1330 return -ENXIO;
1331 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001332 if (pdata->nr_slots == 0) {
1333 dev_err(&pdev->dev, "no slots\n");
Tony Lindgren9cb238c2013-11-26 15:50:33 -08001334 return -EPROBE_DEFER;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001335 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001336
Jarkko Nikulaae9b79c2014-02-22 18:01:38 +02001337 host = devm_kzalloc(&pdev->dev, sizeof(struct mmc_omap_host),
1338 GFP_KERNEL);
Jarkko Nikula64ac16e2014-02-22 18:01:41 +02001339 if (host == NULL)
1340 return -ENOMEM;
1341
1342 irq = platform_get_irq(pdev, 0);
1343 if (irq < 0)
1344 return -ENXIO;
1345
1346 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1347 host->virt_base = devm_ioremap_resource(&pdev->dev, res);
1348 if (IS_ERR(host->virt_base))
1349 return PTR_ERR(host->virt_base);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001350
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -04001351 INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1352 INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1353
Jarkko Lavinen0fb47232008-03-26 16:09:48 -04001354 INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1355 setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1356 (unsigned long) host);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -04001357
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001358 spin_lock_init(&host->clk_lock);
1359 setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1360
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001361 spin_lock_init(&host->dma_lock);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001362 spin_lock_init(&host->slot_lock);
1363 init_waitqueue_head(&host->slot_wq);
1364
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001365 host->pdata = pdata;
Tony Lindgren53db20d2012-10-15 12:10:33 -07001366 host->features = host->pdata->slots[0].features;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001367 host->dev = &pdev->dev;
1368 platform_set_drvdata(pdev, host);
1369
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001370 host->id = pdev->id;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001371 host->irq = irq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001372 host->use_dma = 1;
Jarkko Nikula2ca5dc62014-02-22 18:01:40 +02001373 host->phys_base = res->start;
Russell Kingd4a36645a2009-01-23 19:03:37 +00001374 host->iclk = clk_get(&pdev->dev, "ick");
Jarkko Nikula64ac16e2014-02-22 18:01:41 +02001375 if (IS_ERR(host->iclk))
1376 return PTR_ERR(host->iclk);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001377 clk_enable(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001378
Russell King5c9e02b2009-01-19 20:53:30 +00001379 host->fclk = clk_get(&pdev->dev, "fck");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001380 if (IS_ERR(host->fclk)) {
1381 ret = PTR_ERR(host->fclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001382 goto err_free_iclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001383 }
1384
Russell King3451c062012-04-21 22:35:42 +01001385 dma_cap_zero(mask);
1386 dma_cap_set(DMA_SLAVE, mask);
1387
1388 host->dma_tx_burst = -1;
1389 host->dma_rx_burst = -1;
1390
Tony Lindgren31ee9182013-11-26 15:50:33 -08001391 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1392 if (res)
1393 sig = res->start;
1394 host->dma_tx = dma_request_slave_channel_compat(mask,
1395 omap_dma_filter_fn, &sig, &pdev->dev, "tx");
Russell King3451c062012-04-21 22:35:42 +01001396 if (!host->dma_tx)
1397 dev_warn(host->dev, "unable to obtain TX DMA engine channel %u\n",
1398 sig);
Tony Lindgren31ee9182013-11-26 15:50:33 -08001399
1400 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1401 if (res)
1402 sig = res->start;
1403 host->dma_rx = dma_request_slave_channel_compat(mask,
1404 omap_dma_filter_fn, &sig, &pdev->dev, "rx");
Russell King3451c062012-04-21 22:35:42 +01001405 if (!host->dma_rx)
1406 dev_warn(host->dev, "unable to obtain RX DMA engine channel %u\n",
1407 sig);
Russell King3451c062012-04-21 22:35:42 +01001408
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001409 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1410 if (ret)
Russell King3451c062012-04-21 22:35:42 +01001411 goto err_free_dma;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001412
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001413 if (pdata->init != NULL) {
1414 ret = pdata->init(&pdev->dev);
1415 if (ret < 0)
1416 goto err_free_irq;
1417 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001418
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001419 host->nr_slots = pdata->nr_slots;
Tony Lindgren53db20d2012-10-15 12:10:33 -07001420 host->reg_shift = (mmc_omap7xx() ? 1 : 2);
Tony Lindgren3caf4142012-06-06 09:45:50 -04001421
1422 host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1423 if (!host->mmc_omap_wq)
1424 goto err_plat_cleanup;
1425
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001426 for (i = 0; i < pdata->nr_slots; i++) {
1427 ret = mmc_omap_new_slot(host, i);
1428 if (ret < 0) {
1429 while (--i >= 0)
1430 mmc_omap_remove_slot(host->slots[i]);
1431
Tony Lindgren3caf4142012-06-06 09:45:50 -04001432 goto err_destroy_wq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001433 }
1434 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001435
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001436 return 0;
1437
Tony Lindgren3caf4142012-06-06 09:45:50 -04001438err_destroy_wq:
1439 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001440err_plat_cleanup:
1441 if (pdata->cleanup)
1442 pdata->cleanup(&pdev->dev);
1443err_free_irq:
1444 free_irq(host->irq, host);
Russell King3451c062012-04-21 22:35:42 +01001445err_free_dma:
1446 if (host->dma_tx)
1447 dma_release_channel(host->dma_tx);
1448 if (host->dma_rx)
1449 dma_release_channel(host->dma_rx);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001450 clk_put(host->fclk);
1451err_free_iclk:
Ladislav Michle799acb2009-12-14 18:01:24 -08001452 clk_disable(host->iclk);
1453 clk_put(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001454 return ret;
1455}
1456
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001457static int mmc_omap_remove(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001458{
1459 struct mmc_omap_host *host = platform_get_drvdata(pdev);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001460 int i;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001461
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001462 BUG_ON(host == NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001463
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001464 for (i = 0; i < host->nr_slots; i++)
1465 mmc_omap_remove_slot(host->slots[i]);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001466
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001467 if (host->pdata->cleanup)
1468 host->pdata->cleanup(&pdev->dev);
1469
Russell Kingd4a36645a2009-01-23 19:03:37 +00001470 mmc_omap_fclk_enable(host, 0);
Ladislav Michl49c1d9d2009-11-11 14:26:43 -08001471 free_irq(host->irq, host);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001472 clk_put(host->fclk);
1473 clk_disable(host->iclk);
1474 clk_put(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001475
Russell King3451c062012-04-21 22:35:42 +01001476 if (host->dma_tx)
1477 dma_release_channel(host->dma_tx);
1478 if (host->dma_rx)
1479 dma_release_channel(host->dma_rx);
1480
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301481 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001482
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001483 return 0;
1484}
1485
Tony Lindgren9cb238c2013-11-26 15:50:33 -08001486#if IS_BUILTIN(CONFIG_OF)
1487static const struct of_device_id mmc_omap_match[] = {
1488 { .compatible = "ti,omap2420-mmc", },
1489 { },
1490};
1491#endif
1492
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001493static struct platform_driver mmc_omap_driver = {
Venkatraman Sb6e07032012-05-08 17:05:34 +05301494 .probe = mmc_omap_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001495 .remove = mmc_omap_remove,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001496 .driver = {
1497 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001498 .owner = THIS_MODULE,
Tony Lindgren9cb238c2013-11-26 15:50:33 -08001499 .of_match_table = of_match_ptr(mmc_omap_match),
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001500 },
1501};
1502
Venkatraman S680f1b52012-05-08 17:05:35 +05301503module_platform_driver(mmc_omap_driver);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001504MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1505MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001506MODULE_ALIAS("platform:" DRIVER_NAME);
Al Virod36b6912011-12-29 17:09:01 -05001507MODULE_AUTHOR("Juha Yrjölä");