blob: e9df49edbf19dae7145dba6c24aaef5672b6263c [file] [log] [blame]
Javier Martin1d471cd2011-03-02 14:52:32 +01001/*
2 * tlv320aic32x4.h
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9
10#ifndef _TLV320AIC32X4_H
11#define _TLV320AIC32X4_H
12
Jeremy McDermond3bcfd222016-04-18 17:24:05 -070013struct device;
14struct regmap_config;
15
16extern const struct regmap_config aic32x4_regmap_config;
17int aic32x4_probe(struct device *dev, struct regmap *regmap);
18int aic32x4_remove(struct device *dev);
19
Javier Martin1d471cd2011-03-02 14:52:32 +010020/* tlv320aic32x4 register space (in decimal to match datasheet) */
21
Andrew F. Davis17141962017-12-12 16:43:03 -060022#define AIC32X4_REG(page, reg) ((page * 128) + reg)
Javier Martin1d471cd2011-03-02 14:52:32 +010023
Andrew F. Davis17141962017-12-12 16:43:03 -060024#define AIC32X4_PSEL AIC32X4_REG(0, 0)
25
26#define AIC32X4_RESET AIC32X4_REG(0, 1)
27#define AIC32X4_CLKMUX AIC32X4_REG(0, 4)
28#define AIC32X4_PLLPR AIC32X4_REG(0, 5)
29#define AIC32X4_PLLJ AIC32X4_REG(0, 6)
30#define AIC32X4_PLLDMSB AIC32X4_REG(0, 7)
31#define AIC32X4_PLLDLSB AIC32X4_REG(0, 8)
32#define AIC32X4_NDAC AIC32X4_REG(0, 11)
33#define AIC32X4_MDAC AIC32X4_REG(0, 12)
34#define AIC32X4_DOSRMSB AIC32X4_REG(0, 13)
35#define AIC32X4_DOSRLSB AIC32X4_REG(0, 14)
36#define AIC32X4_NADC AIC32X4_REG(0, 18)
37#define AIC32X4_MADC AIC32X4_REG(0, 19)
38#define AIC32X4_AOSR AIC32X4_REG(0, 20)
39#define AIC32X4_CLKMUX2 AIC32X4_REG(0, 25)
40#define AIC32X4_CLKOUTM AIC32X4_REG(0, 26)
41#define AIC32X4_IFACE1 AIC32X4_REG(0, 27)
42#define AIC32X4_IFACE2 AIC32X4_REG(0, 28)
43#define AIC32X4_IFACE3 AIC32X4_REG(0, 29)
44#define AIC32X4_BCLKN AIC32X4_REG(0, 30)
45#define AIC32X4_IFACE4 AIC32X4_REG(0, 31)
46#define AIC32X4_IFACE5 AIC32X4_REG(0, 32)
47#define AIC32X4_IFACE6 AIC32X4_REG(0, 33)
48#define AIC32X4_GPIOCTL AIC32X4_REG(0, 52)
49#define AIC32X4_DOUTCTL AIC32X4_REG(0, 53)
50#define AIC32X4_DINCTL AIC32X4_REG(0, 54)
51#define AIC32X4_MISOCTL AIC32X4_REG(0, 55)
52#define AIC32X4_SCLKCTL AIC32X4_REG(0, 56)
53#define AIC32X4_DACSPB AIC32X4_REG(0, 60)
54#define AIC32X4_ADCSPB AIC32X4_REG(0, 61)
55#define AIC32X4_DACSETUP AIC32X4_REG(0, 63)
56#define AIC32X4_DACMUTE AIC32X4_REG(0, 64)
57#define AIC32X4_LDACVOL AIC32X4_REG(0, 65)
58#define AIC32X4_RDACVOL AIC32X4_REG(0, 66)
59#define AIC32X4_ADCSETUP AIC32X4_REG(0, 81)
60#define AIC32X4_ADCFGA AIC32X4_REG(0, 82)
61#define AIC32X4_LADCVOL AIC32X4_REG(0, 83)
62#define AIC32X4_RADCVOL AIC32X4_REG(0, 84)
63#define AIC32X4_LAGC1 AIC32X4_REG(0, 86)
64#define AIC32X4_LAGC2 AIC32X4_REG(0, 87)
65#define AIC32X4_LAGC3 AIC32X4_REG(0, 88)
66#define AIC32X4_LAGC4 AIC32X4_REG(0, 89)
67#define AIC32X4_LAGC5 AIC32X4_REG(0, 90)
68#define AIC32X4_LAGC6 AIC32X4_REG(0, 91)
69#define AIC32X4_LAGC7 AIC32X4_REG(0, 92)
70#define AIC32X4_RAGC1 AIC32X4_REG(0, 94)
71#define AIC32X4_RAGC2 AIC32X4_REG(0, 95)
72#define AIC32X4_RAGC3 AIC32X4_REG(0, 96)
73#define AIC32X4_RAGC4 AIC32X4_REG(0, 97)
74#define AIC32X4_RAGC5 AIC32X4_REG(0, 98)
75#define AIC32X4_RAGC6 AIC32X4_REG(0, 99)
76#define AIC32X4_RAGC7 AIC32X4_REG(0, 100)
77
78#define AIC32X4_PWRCFG AIC32X4_REG(1, 1)
79#define AIC32X4_LDOCTL AIC32X4_REG(1, 2)
80#define AIC32X4_OUTPWRCTL AIC32X4_REG(1, 9)
81#define AIC32X4_CMMODE AIC32X4_REG(1, 10)
82#define AIC32X4_HPLROUTE AIC32X4_REG(1, 12)
83#define AIC32X4_HPRROUTE AIC32X4_REG(1, 13)
84#define AIC32X4_LOLROUTE AIC32X4_REG(1, 14)
85#define AIC32X4_LORROUTE AIC32X4_REG(1, 15)
86#define AIC32X4_HPLGAIN AIC32X4_REG(1, 16)
87#define AIC32X4_HPRGAIN AIC32X4_REG(1, 17)
88#define AIC32X4_LOLGAIN AIC32X4_REG(1, 18)
89#define AIC32X4_LORGAIN AIC32X4_REG(1, 19)
90#define AIC32X4_HEADSTART AIC32X4_REG(1, 20)
91#define AIC32X4_MICBIAS AIC32X4_REG(1, 51)
92#define AIC32X4_LMICPGAPIN AIC32X4_REG(1, 52)
93#define AIC32X4_LMICPGANIN AIC32X4_REG(1, 54)
94#define AIC32X4_RMICPGAPIN AIC32X4_REG(1, 55)
95#define AIC32X4_RMICPGANIN AIC32X4_REG(1, 57)
96#define AIC32X4_FLOATINGINPUT AIC32X4_REG(1, 58)
97#define AIC32X4_LMICPGAVOL AIC32X4_REG(1, 59)
98#define AIC32X4_RMICPGAVOL AIC32X4_REG(1, 60)
Javier Martin1d471cd2011-03-02 14:52:32 +010099
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600100/* Bits, masks, and shifts */
Javier Martin1d471cd2011-03-02 14:52:32 +0100101
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600102/* AIC32X4_CLKMUX */
103#define AIC32X4_PLL_CLKIN_MASK GENMASK(3, 2)
104#define AIC32X4_PLL_CLKIN_SHIFT (2)
105#define AIC32X4_PLL_CLKIN_MCLK (0x00)
106#define AIC32X4_PLL_CLKIN_BCKL (0x01)
107#define AIC32X4_PLL_CLKIN_GPIO1 (0x02)
108#define AIC32X4_PLL_CLKIN_DIN (0x03)
109#define AIC32X4_CODEC_CLKIN_MASK GENMASK(1, 0)
110#define AIC32X4_CODEC_CLKIN_SHIFT (0)
111#define AIC32X4_CODEC_CLKIN_MCLK (0x00)
112#define AIC32X4_CODEC_CLKIN_BCLK (0x01)
113#define AIC32X4_CODEC_CLKIN_GPIO1 (0x02)
114#define AIC32X4_CODEC_CLKIN_PLL (0x03)
Javier Martina4053872012-10-31 11:53:33 +0100115
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600116/* AIC32X4_PLLPR */
117#define AIC32X4_PLLEN BIT(7)
Andrew F. Davis64aab892017-12-12 16:43:09 -0600118#define AIC32X4_PLL_P_MASK GENMASK(6, 4)
119#define AIC32X4_PLL_P_SHIFT (4)
120#define AIC32X4_PLL_R_MASK GENMASK(3, 0)
Javier Martin1d471cd2011-03-02 14:52:32 +0100121
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600122/* AIC32X4_NDAC */
123#define AIC32X4_NDACEN BIT(7)
Andrew F. Davis64aab892017-12-12 16:43:09 -0600124#define AIC32X4_NDAC_MASK GENMASK(6, 0)
Javier Martin1d471cd2011-03-02 14:52:32 +0100125
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600126/* AIC32X4_MDAC */
127#define AIC32X4_MDACEN BIT(7)
Andrew F. Davis64aab892017-12-12 16:43:09 -0600128#define AIC32X4_MDAC_MASK GENMASK(6, 0)
Javier Martin1d471cd2011-03-02 14:52:32 +0100129
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600130/* AIC32X4_NADC */
131#define AIC32X4_NADCEN BIT(7)
Andrew F. Davis64aab892017-12-12 16:43:09 -0600132#define AIC32X4_NADC_MASK GENMASK(6, 0)
Javier Martin1d471cd2011-03-02 14:52:32 +0100133
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600134/* AIC32X4_MADC */
135#define AIC32X4_MADCEN BIT(7)
Andrew F. Davis64aab892017-12-12 16:43:09 -0600136#define AIC32X4_MADC_MASK GENMASK(6, 0)
Javier Martin1d471cd2011-03-02 14:52:32 +0100137
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600138/* AIC32X4_BCLKN */
139#define AIC32X4_BCLKEN BIT(7)
Andrew F. Davis64aab892017-12-12 16:43:09 -0600140#define AIC32X4_BCLK_MASK GENMASK(6, 0)
Javier Martin1d471cd2011-03-02 14:52:32 +0100141
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600142/* AIC32X4_IFACE1 */
143#define AIC32X4_IFACE1_DATATYPE_MASK GENMASK(7, 6)
144#define AIC32X4_IFACE1_DATATYPE_SHIFT (6)
145#define AIC32X4_I2S_MODE (0x00)
146#define AIC32X4_DSP_MODE (0x01)
147#define AIC32X4_RIGHT_JUSTIFIED_MODE (0x02)
148#define AIC32X4_LEFT_JUSTIFIED_MODE (0x03)
149#define AIC32X4_IFACE1_DATALEN_MASK GENMASK(5, 4)
150#define AIC32X4_IFACE1_DATALEN_SHIFT (4)
151#define AIC32X4_WORD_LEN_16BITS (0x00)
152#define AIC32X4_WORD_LEN_20BITS (0x01)
153#define AIC32X4_WORD_LEN_24BITS (0x02)
154#define AIC32X4_WORD_LEN_32BITS (0x03)
155#define AIC32X4_IFACE1_MASTER_MASK GENMASK(3, 2)
156#define AIC32X4_BCLKMASTER BIT(2)
157#define AIC32X4_WCLKMASTER BIT(3)
158
159/* AIC32X4_IFACE2 */
160#define AIC32X4_DATA_OFFSET_MASK GENMASK(7, 0)
161
162/* AIC32X4_IFACE3 */
163#define AIC32X4_BCLKINV_MASK BIT(3)
164#define AIC32X4_BDIVCLK_MASK GENMASK(1, 0)
165#define AIC32X4_BDIVCLK_SHIFT (0)
166#define AIC32X4_DAC2BCLK (0x00)
167#define AIC32X4_DACMOD2BCLK (0x01)
168#define AIC32X4_ADC2BCLK (0x02)
169#define AIC32X4_ADCMOD2BCLK (0x03)
170
171/* AIC32X4_DACSETUP */
172#define AIC32X4_DAC_CHAN_MASK GENMASK(5, 2)
173#define AIC32X4_LDAC2RCHN BIT(5)
174#define AIC32X4_LDAC2LCHN BIT(4)
175#define AIC32X4_RDAC2LCHN BIT(3)
176#define AIC32X4_RDAC2RCHN BIT(2)
177
178/* AIC32X4_DACMUTE */
179#define AIC32X4_MUTEON 0x0C
180
181/* AIC32X4_ADCSETUP */
182#define AIC32X4_LADC_EN BIT(7)
183#define AIC32X4_RADC_EN BIT(6)
184
185/* AIC32X4_PWRCFG */
186#define AIC32X4_AVDDWEAKDISABLE BIT(3)
187
188/* AIC32X4_LDOCTL */
189#define AIC32X4_LDOCTLEN BIT(0)
190
191/* AIC32X4_CMMODE */
192#define AIC32X4_LDOIN_18_36 BIT(0)
193#define AIC32X4_LDOIN2HP BIT(1)
194
195/* AIC32X4_MICBIAS */
196#define AIC32X4_MICBIAS_LDOIN BIT(3)
Javier Martin1d471cd2011-03-02 14:52:32 +0100197#define AIC32X4_MICBIAS_2075V 0x60
198
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600199/* AIC32X4_LMICPGANIN */
Javier Martin1d471cd2011-03-02 14:52:32 +0100200#define AIC32X4_LMICPGANIN_IN2R_10K 0x10
Markus Pargmann609e6022014-01-27 13:03:06 +0100201#define AIC32X4_LMICPGANIN_CM1L_10K 0x40
Andrew F. Davis0fe7aa32017-12-12 16:43:07 -0600202
203/* AIC32X4_RMICPGANIN */
Javier Martin1d471cd2011-03-02 14:52:32 +0100204#define AIC32X4_RMICPGANIN_IN1L_10K 0x10
Markus Pargmann609e6022014-01-27 13:03:06 +0100205#define AIC32X4_RMICPGANIN_CM1R_10K 0x40
Javier Martin1d471cd2011-03-02 14:52:32 +0100206
Javier Martin1d471cd2011-03-02 14:52:32 +0100207#endif /* _TLV320AIC32X4_H */