blob: 686575f6b9f59e0ff4623eedfe3f596ea829d693 [file] [log] [blame]
Saeed Bisharaff7b0472008-07-08 11:58:36 -07001/*
2 * Copyright (C) 2007, 2008, Marvell International Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
11 * for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software Foundation,
15 * Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
16 */
17
18#ifndef MV_XOR_H
19#define MV_XOR_H
20
21#include <linux/types.h>
22#include <linux/io.h>
23#include <linux/dmaengine.h>
24#include <linux/interrupt.h>
25
26#define USE_TIMER
27#define MV_XOR_SLOT_SIZE 64
28#define MV_XOR_THRESHOLD 1
Thomas Petazzoni60d151f2012-10-29 16:54:49 +010029#define MV_XOR_MAX_CHANNELS 2
Saeed Bisharaff7b0472008-07-08 11:58:36 -070030
31#define XOR_OPERATION_MODE_XOR 0
32#define XOR_OPERATION_MODE_MEMCPY 2
33#define XOR_OPERATION_MODE_MEMSET 4
34
35#define XOR_CURR_DESC(chan) (chan->mmr_base + 0x210 + (chan->idx * 4))
36#define XOR_NEXT_DESC(chan) (chan->mmr_base + 0x200 + (chan->idx * 4))
37#define XOR_BYTE_COUNT(chan) (chan->mmr_base + 0x220 + (chan->idx * 4))
38#define XOR_DEST_POINTER(chan) (chan->mmr_base + 0x2B0 + (chan->idx * 4))
39#define XOR_BLOCK_SIZE(chan) (chan->mmr_base + 0x2C0 + (chan->idx * 4))
40#define XOR_INIT_VALUE_LOW(chan) (chan->mmr_base + 0x2E0)
41#define XOR_INIT_VALUE_HIGH(chan) (chan->mmr_base + 0x2E4)
42
43#define XOR_CONFIG(chan) (chan->mmr_base + 0x10 + (chan->idx * 4))
44#define XOR_ACTIVATION(chan) (chan->mmr_base + 0x20 + (chan->idx * 4))
45#define XOR_INTR_CAUSE(chan) (chan->mmr_base + 0x30)
46#define XOR_INTR_MASK(chan) (chan->mmr_base + 0x40)
47#define XOR_ERROR_CAUSE(chan) (chan->mmr_base + 0x50)
48#define XOR_ERROR_ADDR(chan) (chan->mmr_base + 0x60)
49#define XOR_INTR_MASK_VALUE 0x3F5
50
51#define WINDOW_BASE(w) (0x250 + ((w) << 2))
52#define WINDOW_SIZE(w) (0x270 + ((w) << 2))
53#define WINDOW_REMAP_HIGH(w) (0x290 + ((w) << 2))
54#define WINDOW_BAR_ENABLE(chan) (0x240 + ((chan) << 2))
55
56struct mv_xor_shared_private {
Thomas Petazzoni60d151f2012-10-29 16:54:49 +010057 void __iomem *xor_base;
58 void __iomem *xor_high_base;
59 struct clk *clk;
60 struct mv_xor_device *channels[MV_XOR_MAX_CHANNELS];
Saeed Bisharaff7b0472008-07-08 11:58:36 -070061};
62
63
64/**
65 * struct mv_xor_device - internal representation of a XOR device
66 * @pdev: Platform device
67 * @id: HW XOR Device selector
68 * @dma_desc_pool: base of DMA descriptor region (DMA address)
69 * @dma_desc_pool_virt: base of DMA descriptor region (CPU address)
70 * @common: embedded struct dma_device
71 */
72struct mv_xor_device {
73 struct platform_device *pdev;
74 int id;
75 dma_addr_t dma_desc_pool;
76 void *dma_desc_pool_virt;
Thomas Petazzoni09f2b782012-10-29 16:27:34 +010077 size_t pool_size;
Saeed Bisharaff7b0472008-07-08 11:58:36 -070078 struct dma_device common;
79 struct mv_xor_shared_private *shared;
80};
81
82/**
83 * struct mv_xor_chan - internal representation of a XOR channel
84 * @pending: allows batching of hardware operations
Saeed Bisharaff7b0472008-07-08 11:58:36 -070085 * @lock: serializes enqueue/dequeue operations to the descriptors pool
86 * @mmr_base: memory mapped register base
87 * @idx: the index of the xor channel
88 * @chain: device chain view of the descriptors
89 * @completed_slots: slots completed by HW but still need to be acked
90 * @device: parent device
91 * @common: common dmaengine channel object members
92 * @last_used: place holder for allocation to continue from where it left off
93 * @all_slots: complete domain of slots usable by the channel
94 * @slots_allocated: records the actual size of the descriptor slot pool
95 * @irq_tasklet: bottom half where mv_xor_slot_cleanup runs
96 */
97struct mv_xor_chan {
98 int pending;
Saeed Bisharaff7b0472008-07-08 11:58:36 -070099 spinlock_t lock; /* protects the descriptor slot pool */
100 void __iomem *mmr_base;
101 unsigned int idx;
102 enum dma_transaction_type current_type;
103 struct list_head chain;
104 struct list_head completed_slots;
105 struct mv_xor_device *device;
106 struct dma_chan common;
107 struct mv_xor_desc_slot *last_used;
108 struct list_head all_slots;
109 int slots_allocated;
110 struct tasklet_struct irq_tasklet;
111#ifdef USE_TIMER
112 unsigned long cleanup_time;
113 u32 current_on_last_cleanup;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700114#endif
115};
116
117/**
118 * struct mv_xor_desc_slot - software descriptor
119 * @slot_node: node on the mv_xor_chan.all_slots list
120 * @chain_node: node on the mv_xor_chan.chain list
121 * @completed_node: node on the mv_xor_chan.completed_slots list
122 * @hw_desc: virtual address of the hardware descriptor chain
123 * @phys: hardware address of the hardware descriptor chain
124 * @group_head: first operation in a transaction
125 * @slot_cnt: total slots used in an transaction (group of operations)
126 * @slots_per_op: number of slots per operation
127 * @idx: pool index
128 * @unmap_src_cnt: number of xor sources
129 * @unmap_len: transaction bytecount
Dan Williams64203b62009-09-08 17:53:03 -0700130 * @tx_list: list of slots that make up a multi-descriptor transaction
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700131 * @async_tx: support for the async_tx api
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700132 * @xor_check_result: result of zero sum
133 * @crc32_result: result crc calculation
134 */
135struct mv_xor_desc_slot {
136 struct list_head slot_node;
137 struct list_head chain_node;
138 struct list_head completed_node;
139 enum dma_transaction_type type;
140 void *hw_desc;
141 struct mv_xor_desc_slot *group_head;
142 u16 slot_cnt;
143 u16 slots_per_op;
144 u16 idx;
145 u16 unmap_src_cnt;
146 u32 value;
147 size_t unmap_len;
Dan Williams64203b62009-09-08 17:53:03 -0700148 struct list_head tx_list;
Saeed Bisharaff7b0472008-07-08 11:58:36 -0700149 struct dma_async_tx_descriptor async_tx;
150 union {
151 u32 *xor_check_result;
152 u32 *crc32_result;
153 };
154#ifdef USE_TIMER
155 unsigned long arrival_time;
156 struct timer_list timeout;
157#endif
158};
159
160/* This structure describes XOR descriptor size 64bytes */
161struct mv_xor_desc {
162 u32 status; /* descriptor execution status */
163 u32 crc32_result; /* result of CRC-32 calculation */
164 u32 desc_command; /* type of operation to be carried out */
165 u32 phy_next_desc; /* next descriptor address pointer */
166 u32 byte_count; /* size of src/dst blocks in bytes */
167 u32 phy_dest_addr; /* destination block address */
168 u32 phy_src_addr[8]; /* source block addresses */
169 u32 reserved0;
170 u32 reserved1;
171};
172
173#define to_mv_sw_desc(addr_hw_desc) \
174 container_of(addr_hw_desc, struct mv_xor_desc_slot, hw_desc)
175
176#define mv_hw_desc_slot_idx(hw_desc, idx) \
177 ((void *)(((unsigned long)hw_desc) + ((idx) << 5)))
178
179#define MV_XOR_MIN_BYTE_COUNT (128)
180#define XOR_MAX_BYTE_COUNT ((16 * 1024 * 1024) - 1)
181#define MV_XOR_MAX_BYTE_COUNT XOR_MAX_BYTE_COUNT
182
183
184#endif