blob: b4ec2d20e66167786939ae867de0d93378ae4054 [file] [log] [blame]
Fabio Estevamc01faac2018-05-21 23:53:30 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// drivers/dma/imx-sdma.c
4//
5// This file contains a driver for the Freescale Smart DMA engine
6//
7// Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8//
9// Based on code from Freescale:
10//
11// Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
Sascha Hauer1ec1e822010-09-30 13:56:34 +000012
13#include <linux/init.h>
Michael Olbrich1d069bf2016-07-07 11:35:51 +020014#include <linux/iopoll.h>
Axel Linf8de8f42011-08-30 15:08:24 +080015#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000016#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080017#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000018#include <linux/mm.h>
19#include <linux/interrupt.h>
20#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080021#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/sched.h>
23#include <linux/semaphore.h>
24#include <linux/spinlock.h>
25#include <linux/device.h>
26#include <linux/dma-mapping.h>
Robin Gongfe5b85c2018-06-20 00:57:04 +080027#include <linux/dmapool.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000028#include <linux/firmware.h>
29#include <linux/slab.h>
30#include <linux/platform_device.h>
31#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080032#include <linux/of.h>
Shengjiu Wang8391ecf2015-07-10 17:08:16 +080033#include <linux/of_address.h>
Shawn Guo580975d2011-07-14 08:35:48 +080034#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080035#include <linux/of_dma.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000036
37#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020038#include <linux/platform_data/dma-imx-sdma.h>
39#include <linux/platform_data/dma-imx.h>
Zidan Wangd078cd12015-07-23 11:40:49 +080040#include <linux/regmap.h>
41#include <linux/mfd/syscon.h>
42#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000043
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000044#include "dmaengine.h"
Robin Gong57b772b2018-06-20 00:57:00 +080045#include "virt-dma.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000046
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800127 * p_2_p watermark_level description
128 * Bits Name Description
129 * 0-7 Lower WML Lower watermark level
130 * 8 PS 1: Pad Swallowing
131 * 0: No Pad Swallowing
132 * 9 PA 1: Pad Adding
133 * 0: No Pad Adding
134 * 10 SPDIF If this bit is set both source
135 * and destination are on SPBA
136 * 11 Source Bit(SP) 1: Source on SPBA
137 * 0: Source on AIPS
138 * 12 Destination Bit(DP) 1: Destination on SPBA
139 * 0: Destination on AIPS
140 * 13-15 --------- MUST BE 0
141 * 16-23 Higher WML HWML
142 * 24-27 N Total number of samples after
143 * which Pad adding/Swallowing
144 * must be done. It must be odd.
145 * 28 Lower WML Event(LWE) SDMA events reg to check for
146 * LWML event mask
147 * 0: LWE in EVENTS register
148 * 1: LWE in EVENTS2 register
149 * 29 Higher WML Event(HWE) SDMA events reg to check for
150 * HWML event mask
151 * 0: HWE in EVENTS register
152 * 1: HWE in EVENTS2 register
153 * 30 --------- MUST BE 0
154 * 31 CONT 1: Amount of samples to be
155 * transferred is unknown and
156 * script will keep on
157 * transferring samples as long as
158 * both events are detected and
159 * script must be manually stopped
160 * by the application
161 * 0: The amount of samples to be
162 * transferred is equal to the
163 * count field of mode word
164 */
165#define SDMA_WATERMARK_LEVEL_LWML 0xFF
166#define SDMA_WATERMARK_LEVEL_PS BIT(8)
167#define SDMA_WATERMARK_LEVEL_PA BIT(9)
168#define SDMA_WATERMARK_LEVEL_SPDIF BIT(10)
169#define SDMA_WATERMARK_LEVEL_SP BIT(11)
170#define SDMA_WATERMARK_LEVEL_DP BIT(12)
171#define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16)
172#define SDMA_WATERMARK_LEVEL_LWE BIT(28)
173#define SDMA_WATERMARK_LEVEL_HWE BIT(29)
174#define SDMA_WATERMARK_LEVEL_CONT BIT(31)
175
Nicolin Chenf9d4a392017-09-14 11:46:43 -0700176#define SDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
177 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
178 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
179
180#define SDMA_DMA_DIRECTIONS (BIT(DMA_DEV_TO_MEM) | \
181 BIT(DMA_MEM_TO_DEV) | \
182 BIT(DMA_DEV_TO_DEV))
183
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800184/*
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000185 * Mode/Count of data node descriptors - IPCv2
186 */
187struct sdma_mode_count {
Robin Gong4a6b2e82018-07-24 01:46:10 +0800188#define SDMA_BD_MAX_CNT 0xffff
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000189 u32 count : 16; /* size of the buffer pointed by this BD */
190 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
Martin Kaisere4b75762016-08-08 22:45:58 +0200191 u32 command : 8; /* command mostly used for channel 0 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000192};
193
194/*
195 * Buffer descriptor
196 */
197struct sdma_buffer_descriptor {
198 struct sdma_mode_count mode;
199 u32 buffer_addr; /* address of the buffer described */
200 u32 ext_buffer_addr; /* extended buffer address */
201} __attribute__ ((packed));
202
203/**
204 * struct sdma_channel_control - Channel control Block
205 *
Robin Gong24ca3122018-07-04 18:06:42 +0800206 * @current_bd_ptr: current buffer descriptor processed
207 * @base_bd_ptr: first element of buffer descriptor array
208 * @unused: padding. The SDMA engine expects an array of 128 byte
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000209 * control blocks
210 */
211struct sdma_channel_control {
212 u32 current_bd_ptr;
213 u32 base_bd_ptr;
214 u32 unused[2];
215} __attribute__ ((packed));
216
217/**
218 * struct sdma_state_registers - SDMA context for a channel
219 *
220 * @pc: program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800221 * @unused1: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000222 * @t: test bit: status of arithmetic & test instruction
223 * @rpc: return program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800224 * @unused0: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000225 * @sf: source fault while loading data
226 * @spc: loop start program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800227 * @unused2: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000228 * @df: destination fault while storing data
229 * @epc: loop end program counter
230 * @lm: loop mode
231 */
232struct sdma_state_registers {
233 u32 pc :14;
234 u32 unused1: 1;
235 u32 t : 1;
236 u32 rpc :14;
237 u32 unused0: 1;
238 u32 sf : 1;
239 u32 spc :14;
240 u32 unused2: 1;
241 u32 df : 1;
242 u32 epc :14;
243 u32 lm : 2;
244} __attribute__ ((packed));
245
246/**
247 * struct sdma_context_data - sdma context specific to a channel
248 *
249 * @channel_state: channel state bits
250 * @gReg: general registers
251 * @mda: burst dma destination address register
252 * @msa: burst dma source address register
253 * @ms: burst dma status register
254 * @md: burst dma data register
255 * @pda: peripheral dma destination address register
256 * @psa: peripheral dma source address register
257 * @ps: peripheral dma status register
258 * @pd: peripheral dma data register
259 * @ca: CRC polynomial register
260 * @cs: CRC accumulator register
261 * @dda: dedicated core destination address register
262 * @dsa: dedicated core source address register
263 * @ds: dedicated core status register
264 * @dd: dedicated core data register
Robin Gong24ca3122018-07-04 18:06:42 +0800265 * @scratch0: 1st word of dedicated ram for context switch
266 * @scratch1: 2nd word of dedicated ram for context switch
267 * @scratch2: 3rd word of dedicated ram for context switch
268 * @scratch3: 4th word of dedicated ram for context switch
269 * @scratch4: 5th word of dedicated ram for context switch
270 * @scratch5: 6th word of dedicated ram for context switch
271 * @scratch6: 7th word of dedicated ram for context switch
272 * @scratch7: 8th word of dedicated ram for context switch
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000273 */
274struct sdma_context_data {
275 struct sdma_state_registers channel_state;
276 u32 gReg[8];
277 u32 mda;
278 u32 msa;
279 u32 ms;
280 u32 md;
281 u32 pda;
282 u32 psa;
283 u32 ps;
284 u32 pd;
285 u32 ca;
286 u32 cs;
287 u32 dda;
288 u32 dsa;
289 u32 ds;
290 u32 dd;
291 u32 scratch0;
292 u32 scratch1;
293 u32 scratch2;
294 u32 scratch3;
295 u32 scratch4;
296 u32 scratch5;
297 u32 scratch6;
298 u32 scratch7;
299} __attribute__ ((packed));
300
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000301
302struct sdma_engine;
303
304/**
Sascha Hauer76c33d22018-06-20 00:56:59 +0800305 * struct sdma_desc - descriptor structor for one transfer
Robin Gong24ca3122018-07-04 18:06:42 +0800306 * @vd: descriptor for virt dma
307 * @num_bd: number of descriptors currently handling
308 * @bd_phys: physical address of bd
309 * @buf_tail: ID of the buffer that was processed
310 * @buf_ptail: ID of the previous buffer that was processed
311 * @period_len: period length, used in cyclic.
312 * @chn_real_count: the real count updated from bd->mode.count
313 * @chn_count: the transfer count set
314 * @sdmac: sdma_channel pointer
315 * @bd: pointer of allocate bd
Sascha Hauer76c33d22018-06-20 00:56:59 +0800316 */
317struct sdma_desc {
Robin Gong57b772b2018-06-20 00:57:00 +0800318 struct virt_dma_desc vd;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800319 unsigned int num_bd;
320 dma_addr_t bd_phys;
321 unsigned int buf_tail;
322 unsigned int buf_ptail;
323 unsigned int period_len;
324 unsigned int chn_real_count;
325 unsigned int chn_count;
326 struct sdma_channel *sdmac;
327 struct sdma_buffer_descriptor *bd;
328};
329
330/**
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000331 * struct sdma_channel - housekeeping for a SDMA channel
332 *
Robin Gong24ca3122018-07-04 18:06:42 +0800333 * @vc: virt_dma base structure
334 * @desc: sdma description including vd and other special member
335 * @sdma: pointer to the SDMA engine for this channel
336 * @channel: the channel number, matches dmaengine chan_id + 1
337 * @direction: transfer type. Needed for setting SDMA script
338 * @peripheral_type: Peripheral type. Needed for setting SDMA script
339 * @event_id0: aka dma request line
340 * @event_id1: for channels that use 2 events
341 * @word_size: peripheral access size
342 * @pc_from_device: script address for those device_2_memory
343 * @pc_to_device: script address for those memory_2_device
344 * @device_to_device: script address for those device_2_device
Robin Gong0f06c022018-07-24 01:46:11 +0800345 * @pc_to_pc: script address for those memory_2_memory
Robin Gong24ca3122018-07-04 18:06:42 +0800346 * @flags: loop mode or not
347 * @per_address: peripheral source or destination address in common case
348 * destination address in p_2_p case
349 * @per_address2: peripheral source address in p_2_p case
350 * @event_mask: event mask used in p_2_p script
351 * @watermark_level: value for gReg[7], some script will extend it from
352 * basic watermark such as p_2_p
353 * @shp_addr: value for gReg[6]
354 * @per_addr: value for gReg[2]
355 * @status: status of dma channel
356 * @data: specific sdma interface structure
357 * @bd_pool: dma_pool for bd
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000358 */
359struct sdma_channel {
Robin Gong57b772b2018-06-20 00:57:00 +0800360 struct virt_dma_chan vc;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800361 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000362 struct sdma_engine *sdma;
363 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530364 enum dma_transfer_direction direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000365 enum sdma_peripheral_type peripheral_type;
366 unsigned int event_id0;
367 unsigned int event_id1;
368 enum dma_slave_buswidth word_size;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000369 unsigned int pc_from_device, pc_to_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800370 unsigned int device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800371 unsigned int pc_to_pc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000372 unsigned long flags;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800373 dma_addr_t per_address, per_address2;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800374 unsigned long event_mask[2];
375 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000376 u32 shp_addr, per_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000377 enum dma_status status;
Nicolin Chen0b351862014-06-16 11:32:29 +0800378 struct imx_dma_data data;
Robin Gongfe5b85c2018-06-20 00:57:04 +0800379 struct dma_pool *bd_pool;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000380};
381
Richard Zhao0bbc1412012-01-13 11:10:01 +0800382#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000383
384#define MAX_DMA_CHANNELS 32
385#define MXC_SDMA_DEFAULT_PRIORITY 1
386#define MXC_SDMA_MIN_PRIORITY 1
387#define MXC_SDMA_MAX_PRIORITY 7
388
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000389#define SDMA_FIRMWARE_MAGIC 0x414d4453
390
391/**
392 * struct sdma_firmware_header - Layout of the firmware image
393 *
Robin Gong24ca3122018-07-04 18:06:42 +0800394 * @magic: "SDMA"
395 * @version_major: increased whenever layout of struct
396 * sdma_script_start_addrs changes.
397 * @version_minor: firmware minor version (for binary compatible changes)
398 * @script_addrs_start: offset of struct sdma_script_start_addrs in this image
399 * @num_script_addrs: Number of script addresses in this image
400 * @ram_code_start: offset of SDMA ram image in this firmware image
401 * @ram_code_size: size of SDMA ram image
402 * @script_addrs: Stores the start address of the SDMA scripts
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000403 * (in SDMA memory space)
404 */
405struct sdma_firmware_header {
406 u32 magic;
407 u32 version_major;
408 u32 version_minor;
409 u32 script_addrs_start;
410 u32 num_script_addrs;
411 u32 ram_code_start;
412 u32 ram_code_size;
413};
414
Sascha Hauer17bba722013-08-20 10:04:31 +0200415struct sdma_driver_data {
416 int chnenbl0;
417 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200418 struct sdma_script_start_addrs *script_addrs;
Shawn Guo62550cd2011-07-13 21:33:17 +0800419};
420
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000421struct sdma_engine {
422 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100423 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000424 struct sdma_channel channel[MAX_DMA_CHANNELS];
425 struct sdma_channel_control *channel_control;
426 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000427 struct sdma_context_data *context;
428 dma_addr_t context_phys;
429 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100430 struct clk *clk_ipg;
431 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800432 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800433 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000434 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200435 const struct sdma_driver_data *drvdata;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800436 u32 spba_start_addr;
437 u32 spba_end_addr;
Vinod Koul5bb9dbb2016-07-03 00:00:55 +0530438 unsigned int irq;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800439 dma_addr_t bd0_phys;
440 struct sdma_buffer_descriptor *bd0;
Sascha Hauer17bba722013-08-20 10:04:31 +0200441};
442
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300443static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200444 .chnenbl0 = SDMA_CHNENBL0_IMX31,
445 .num_events = 32,
446};
447
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200448static struct sdma_script_start_addrs sdma_script_imx25 = {
449 .ap_2_ap_addr = 729,
450 .uart_2_mcu_addr = 904,
451 .per_2_app_addr = 1255,
452 .mcu_2_app_addr = 834,
453 .uartsh_2_mcu_addr = 1120,
454 .per_2_shp_addr = 1329,
455 .mcu_2_shp_addr = 1048,
456 .ata_2_mcu_addr = 1560,
457 .mcu_2_ata_addr = 1479,
458 .app_2_per_addr = 1189,
459 .app_2_mcu_addr = 770,
460 .shp_2_per_addr = 1407,
461 .shp_2_mcu_addr = 979,
462};
463
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300464static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200465 .chnenbl0 = SDMA_CHNENBL0_IMX35,
466 .num_events = 48,
467 .script_addrs = &sdma_script_imx25,
468};
469
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300470static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200471 .chnenbl0 = SDMA_CHNENBL0_IMX35,
472 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000473};
474
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200475static struct sdma_script_start_addrs sdma_script_imx51 = {
476 .ap_2_ap_addr = 642,
477 .uart_2_mcu_addr = 817,
478 .mcu_2_app_addr = 747,
479 .mcu_2_shp_addr = 961,
480 .ata_2_mcu_addr = 1473,
481 .mcu_2_ata_addr = 1392,
482 .app_2_per_addr = 1033,
483 .app_2_mcu_addr = 683,
484 .shp_2_per_addr = 1251,
485 .shp_2_mcu_addr = 892,
486};
487
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300488static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200489 .chnenbl0 = SDMA_CHNENBL0_IMX35,
490 .num_events = 48,
491 .script_addrs = &sdma_script_imx51,
492};
493
494static struct sdma_script_start_addrs sdma_script_imx53 = {
495 .ap_2_ap_addr = 642,
496 .app_2_mcu_addr = 683,
497 .mcu_2_app_addr = 747,
498 .uart_2_mcu_addr = 817,
499 .shp_2_mcu_addr = 891,
500 .mcu_2_shp_addr = 960,
501 .uartsh_2_mcu_addr = 1032,
502 .spdif_2_mcu_addr = 1100,
503 .mcu_2_spdif_addr = 1134,
504 .firi_2_mcu_addr = 1193,
505 .mcu_2_firi_addr = 1290,
506};
507
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300508static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200509 .chnenbl0 = SDMA_CHNENBL0_IMX35,
510 .num_events = 48,
511 .script_addrs = &sdma_script_imx53,
512};
513
514static struct sdma_script_start_addrs sdma_script_imx6q = {
515 .ap_2_ap_addr = 642,
516 .uart_2_mcu_addr = 817,
517 .mcu_2_app_addr = 747,
518 .per_2_per_addr = 6331,
519 .uartsh_2_mcu_addr = 1032,
520 .mcu_2_shp_addr = 960,
521 .app_2_mcu_addr = 683,
522 .shp_2_mcu_addr = 891,
523 .spdif_2_mcu_addr = 1100,
524 .mcu_2_spdif_addr = 1134,
525};
526
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300527static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200528 .chnenbl0 = SDMA_CHNENBL0_IMX35,
529 .num_events = 48,
530 .script_addrs = &sdma_script_imx6q,
531};
532
Fabio Estevamb7d26482016-08-10 13:05:05 -0300533static struct sdma_script_start_addrs sdma_script_imx7d = {
534 .ap_2_ap_addr = 644,
535 .uart_2_mcu_addr = 819,
536 .mcu_2_app_addr = 749,
537 .uartsh_2_mcu_addr = 1034,
538 .mcu_2_shp_addr = 962,
539 .app_2_mcu_addr = 685,
540 .shp_2_mcu_addr = 893,
541 .spdif_2_mcu_addr = 1102,
542 .mcu_2_spdif_addr = 1136,
543};
544
545static struct sdma_driver_data sdma_imx7d = {
546 .chnenbl0 = SDMA_CHNENBL0_IMX35,
547 .num_events = 48,
548 .script_addrs = &sdma_script_imx7d,
549};
550
Krzysztof Kozlowskiafe7cde2015-05-02 00:57:46 +0900551static const struct platform_device_id sdma_devtypes[] = {
Shawn Guo62550cd2011-07-13 21:33:17 +0800552 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200553 .name = "imx25-sdma",
554 .driver_data = (unsigned long)&sdma_imx25,
555 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800556 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200557 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800558 }, {
559 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200560 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800561 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200562 .name = "imx51-sdma",
563 .driver_data = (unsigned long)&sdma_imx51,
564 }, {
565 .name = "imx53-sdma",
566 .driver_data = (unsigned long)&sdma_imx53,
567 }, {
568 .name = "imx6q-sdma",
569 .driver_data = (unsigned long)&sdma_imx6q,
570 }, {
Fabio Estevamb7d26482016-08-10 13:05:05 -0300571 .name = "imx7d-sdma",
572 .driver_data = (unsigned long)&sdma_imx7d,
573 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800574 /* sentinel */
575 }
576};
577MODULE_DEVICE_TABLE(platform, sdma_devtypes);
578
Shawn Guo580975d2011-07-14 08:35:48 +0800579static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200580 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
581 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
582 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200583 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200584 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100585 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Fabio Estevamb7d26482016-08-10 13:05:05 -0300586 { .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
Shawn Guo580975d2011-07-14 08:35:48 +0800587 { /* sentinel */ }
588};
589MODULE_DEVICE_TABLE(of, sdma_dt_ids);
590
Richard Zhao0bbc1412012-01-13 11:10:01 +0800591#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
592#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
593#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000594#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
595
596static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
597{
Sascha Hauer17bba722013-08-20 10:04:31 +0200598 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000599 return chnenbl0 + event * 4;
600}
601
602static int sdma_config_ownership(struct sdma_channel *sdmac,
603 bool event_override, bool mcu_override, bool dsp_override)
604{
605 struct sdma_engine *sdma = sdmac->sdma;
606 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800607 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000608
609 if (event_override && mcu_override && dsp_override)
610 return -EINVAL;
611
Richard Zhaoc4b56852012-01-13 11:09:57 +0800612 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
613 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
614 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000615
616 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800617 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000618 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800619 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000620
621 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800622 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000623 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800624 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000625
626 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800627 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000628 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800629 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000630
Richard Zhaoc4b56852012-01-13 11:09:57 +0800631 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
632 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
633 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000634
635 return 0;
636}
637
Richard Zhaob9a591662012-01-13 11:09:56 +0800638static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
639{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800640 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800641}
642
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000643/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800644 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000645 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800646static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000647{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000648 int ret;
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200649 u32 reg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000650
Richard Zhao2ccaef02012-05-11 15:14:27 +0800651 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000652
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200653 ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
654 reg, !(reg & 1), 1, 500);
655 if (ret)
Richard Zhao2ccaef02012-05-11 15:14:27 +0800656 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000657
Robin Gong855832e2015-02-15 10:00:35 +0800658 /* Set bits of CONFIG register with dynamic context switching */
659 if (readl(sdma->regs + SDMA_H_CONFIG) == 0)
660 writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
661
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200662 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000663}
664
665static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
666 u32 address)
667{
Sascha Hauer76c33d22018-06-20 00:56:59 +0800668 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000669 void *buf_virt;
670 dma_addr_t buf_phys;
671 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800672 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200673
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000674 buf_virt = dma_alloc_coherent(NULL,
675 size,
676 &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200677 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800678 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200679 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000680
Richard Zhao2ccaef02012-05-11 15:14:27 +0800681 spin_lock_irqsave(&sdma->channel_0_lock, flags);
682
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000683 bd0->mode.command = C0_SETPM;
684 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
685 bd0->mode.count = size / 2;
686 bd0->buffer_addr = buf_phys;
687 bd0->ext_buffer_addr = address;
688
689 memcpy(buf_virt, buf, size);
690
Richard Zhao2ccaef02012-05-11 15:14:27 +0800691 ret = sdma_run_channel0(sdma);
692
693 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000694
695 dma_free_coherent(NULL, size, buf_virt, buf_phys);
696
697 return ret;
698}
699
700static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
701{
702 struct sdma_engine *sdma = sdmac->sdma;
703 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800704 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000705 u32 chnenbl = chnenbl_ofs(sdma, event);
706
Richard Zhaoc4b56852012-01-13 11:09:57 +0800707 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800708 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800709 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000710}
711
712static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
713{
714 struct sdma_engine *sdma = sdmac->sdma;
715 int channel = sdmac->channel;
716 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800717 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000718
Richard Zhaoc4b56852012-01-13 11:09:57 +0800719 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800720 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800721 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000722}
723
Robin Gong57b772b2018-06-20 00:57:00 +0800724static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
725{
726 return container_of(t, struct sdma_desc, vd.tx);
727}
728
729static void sdma_start_desc(struct sdma_channel *sdmac)
730{
731 struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
732 struct sdma_desc *desc;
733 struct sdma_engine *sdma = sdmac->sdma;
734 int channel = sdmac->channel;
735
736 if (!vd) {
737 sdmac->desc = NULL;
738 return;
739 }
740 sdmac->desc = desc = to_sdma_desc(&vd->tx);
741 /*
742 * Do not delete the node in desc_issued list in cyclic mode, otherwise
Vinod Koul680302c2018-07-02 18:34:02 +0530743 * the desc allocated will never be freed in vchan_dma_desc_free_list
Robin Gong57b772b2018-06-20 00:57:00 +0800744 */
745 if (!(sdmac->flags & IMX_DMA_SG_LOOP))
746 list_del(&vd->node);
747
748 sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
749 sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
750 sdma_enable_channel(sdma, sdmac->channel);
751}
752
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100753static void sdma_update_channel_loop(struct sdma_channel *sdmac)
754{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000755 struct sdma_buffer_descriptor *bd;
Nandor Han58818262016-08-08 15:38:26 +0300756 int error = 0;
757 enum dma_status old_status = sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000758
759 /*
760 * loop mode. Iterate over descriptors, re-setup them and
761 * call callback function.
762 */
Robin Gong57b772b2018-06-20 00:57:00 +0800763 while (sdmac->desc) {
Sascha Hauer76c33d22018-06-20 00:56:59 +0800764 struct sdma_desc *desc = sdmac->desc;
765
766 bd = &desc->bd[desc->buf_tail];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000767
768 if (bd->mode.status & BD_DONE)
769 break;
770
Nandor Han58818262016-08-08 15:38:26 +0300771 if (bd->mode.status & BD_RROR) {
772 bd->mode.status &= ~BD_RROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000773 sdmac->status = DMA_ERROR;
Nandor Han58818262016-08-08 15:38:26 +0300774 error = -EIO;
775 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000776
Nandor Han58818262016-08-08 15:38:26 +0300777 /*
778 * We use bd->mode.count to calculate the residue, since contains
779 * the number of bytes present in the current buffer descriptor.
780 */
781
Sascha Hauer76c33d22018-06-20 00:56:59 +0800782 desc->chn_real_count = bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000783 bd->mode.status |= BD_DONE;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800784 bd->mode.count = desc->period_len;
785 desc->buf_ptail = desc->buf_tail;
786 desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
Nandor Han15f30f52016-08-08 15:38:25 +0300787
788 /*
789 * The callback is called from the interrupt context in order
790 * to reduce latency and to avoid the risk of altering the
791 * SDMA transaction status by the time the client tasklet is
792 * executed.
793 */
Robin Gong57b772b2018-06-20 00:57:00 +0800794 spin_unlock(&sdmac->vc.lock);
795 dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
796 spin_lock(&sdmac->vc.lock);
Nandor Han15f30f52016-08-08 15:38:25 +0300797
Nandor Han58818262016-08-08 15:38:26 +0300798 if (error)
799 sdmac->status = old_status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000800 }
801}
802
Robin Gong57b772b2018-06-20 00:57:00 +0800803static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000804{
Nandor Han15f30f52016-08-08 15:38:25 +0300805 struct sdma_channel *sdmac = (struct sdma_channel *) data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000806 struct sdma_buffer_descriptor *bd;
807 int i, error = 0;
808
Sascha Hauer76c33d22018-06-20 00:56:59 +0800809 sdmac->desc->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000810 /*
811 * non loop mode. Iterate over all descriptors, collect
812 * errors and call callback function
813 */
Sascha Hauer76c33d22018-06-20 00:56:59 +0800814 for (i = 0; i < sdmac->desc->num_bd; i++) {
815 bd = &sdmac->desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000816
817 if (bd->mode.status & (BD_DONE | BD_RROR))
818 error = -EIO;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800819 sdmac->desc->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000820 }
821
822 if (error)
823 sdmac->status = DMA_ERROR;
824 else
Vinod Koul409bff62013-10-16 14:07:06 +0530825 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000826}
827
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000828static irqreturn_t sdma_int_handler(int irq, void *dev_id)
829{
830 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800831 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000832
Richard Zhaoc4b56852012-01-13 11:09:57 +0800833 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
834 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200835 /* channel 0 is special and not handled here, see run_channel0() */
836 stat &= ~1;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000837
838 while (stat) {
839 int channel = fls(stat) - 1;
840 struct sdma_channel *sdmac = &sdma->channel[channel];
Robin Gong57b772b2018-06-20 00:57:00 +0800841 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000842
Robin Gong57b772b2018-06-20 00:57:00 +0800843 spin_lock(&sdmac->vc.lock);
844 desc = sdmac->desc;
845 if (desc) {
846 if (sdmac->flags & IMX_DMA_SG_LOOP) {
847 sdma_update_channel_loop(sdmac);
848 } else {
849 mxc_sdma_handle_channel_normal(sdmac);
850 vchan_cookie_complete(&desc->vd);
851 sdma_start_desc(sdmac);
852 }
853 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000854
Robin Gong57b772b2018-06-20 00:57:00 +0800855 spin_unlock(&sdmac->vc.lock);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800856 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000857 }
858
859 return IRQ_HANDLED;
860}
861
862/*
863 * sets the pc of SDMA script according to the peripheral type
864 */
865static void sdma_get_pc(struct sdma_channel *sdmac,
866 enum sdma_peripheral_type peripheral_type)
867{
868 struct sdma_engine *sdma = sdmac->sdma;
869 int per_2_emi = 0, emi_2_per = 0;
870 /*
871 * These are needed once we start to support transfers between
872 * two peripherals or memory-to-memory transfers
873 */
Robin Gong0f06c022018-07-24 01:46:11 +0800874 int per_2_per = 0, emi_2_emi = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000875
876 sdmac->pc_from_device = 0;
877 sdmac->pc_to_device = 0;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800878 sdmac->device_to_device = 0;
Robin Gong0f06c022018-07-24 01:46:11 +0800879 sdmac->pc_to_pc = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000880
881 switch (peripheral_type) {
882 case IMX_DMATYPE_MEMORY:
Robin Gong0f06c022018-07-24 01:46:11 +0800883 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000884 break;
885 case IMX_DMATYPE_DSP:
886 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
887 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
888 break;
889 case IMX_DMATYPE_FIRI:
890 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
891 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
892 break;
893 case IMX_DMATYPE_UART:
894 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
895 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
896 break;
897 case IMX_DMATYPE_UART_SP:
898 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
899 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
900 break;
901 case IMX_DMATYPE_ATA:
902 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
903 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
904 break;
905 case IMX_DMATYPE_CSPI:
906 case IMX_DMATYPE_EXT:
907 case IMX_DMATYPE_SSI:
Nicolin Chen29aebfd2014-10-24 12:37:41 -0700908 case IMX_DMATYPE_SAI:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000909 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
910 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
911 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800912 case IMX_DMATYPE_SSI_DUAL:
913 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
914 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
915 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000916 case IMX_DMATYPE_SSI_SP:
917 case IMX_DMATYPE_MMC:
918 case IMX_DMATYPE_SDHC:
919 case IMX_DMATYPE_CSPI_SP:
920 case IMX_DMATYPE_ESAI:
921 case IMX_DMATYPE_MSHC_SP:
922 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
923 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
924 break;
925 case IMX_DMATYPE_ASRC:
926 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
927 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
928 per_2_per = sdma->script_addrs->per_2_per_addr;
929 break;
Nicolin Chenf892afb2014-06-16 11:31:05 +0800930 case IMX_DMATYPE_ASRC_SP:
931 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
932 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
933 per_2_per = sdma->script_addrs->per_2_per_addr;
934 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000935 case IMX_DMATYPE_MSHC:
936 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
937 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
938 break;
939 case IMX_DMATYPE_CCM:
940 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
941 break;
942 case IMX_DMATYPE_SPDIF:
943 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
944 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
945 break;
946 case IMX_DMATYPE_IPU_MEMORY:
947 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
948 break;
949 default:
950 break;
951 }
952
953 sdmac->pc_from_device = per_2_emi;
954 sdmac->pc_to_device = emi_2_per;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800955 sdmac->device_to_device = per_2_per;
Robin Gong0f06c022018-07-24 01:46:11 +0800956 sdmac->pc_to_pc = emi_2_emi;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000957}
958
959static int sdma_load_context(struct sdma_channel *sdmac)
960{
961 struct sdma_engine *sdma = sdmac->sdma;
962 int channel = sdmac->channel;
963 int load_address;
964 struct sdma_context_data *context = sdma->context;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800965 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000966 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800967 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000968
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800969 if (sdmac->direction == DMA_DEV_TO_MEM)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000970 load_address = sdmac->pc_from_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800971 else if (sdmac->direction == DMA_DEV_TO_DEV)
972 load_address = sdmac->device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800973 else if (sdmac->direction == DMA_MEM_TO_MEM)
974 load_address = sdmac->pc_to_pc;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800975 else
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000976 load_address = sdmac->pc_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000977
978 if (load_address < 0)
979 return load_address;
980
981 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800982 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000983 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
984 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800985 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
986 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000987
Richard Zhao2ccaef02012-05-11 15:14:27 +0800988 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200989
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000990 memset(context, 0, sizeof(*context));
991 context->channel_state.pc = load_address;
992
993 /* Send by context the event mask,base address for peripheral
994 * and watermark level
995 */
Richard Zhao0bbc1412012-01-13 11:10:01 +0800996 context->gReg[0] = sdmac->event_mask[1];
997 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000998 context->gReg[2] = sdmac->per_addr;
999 context->gReg[6] = sdmac->shp_addr;
1000 context->gReg[7] = sdmac->watermark_level;
1001
1002 bd0->mode.command = C0_SETDM;
1003 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
1004 bd0->mode.count = sizeof(*context) / 4;
1005 bd0->buffer_addr = sdma->context_phys;
1006 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +08001007 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001008
Richard Zhao2ccaef02012-05-11 15:14:27 +08001009 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +02001010
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001011 return ret;
1012}
1013
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001014static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001015{
Robin Gong57b772b2018-06-20 00:57:00 +08001016 return container_of(chan, struct sdma_channel, vc.chan);
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001017}
1018
1019static int sdma_disable_channel(struct dma_chan *chan)
1020{
1021 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001022 struct sdma_engine *sdma = sdmac->sdma;
1023 int channel = sdmac->channel;
1024
Richard Zhao0bbc1412012-01-13 11:10:01 +08001025 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001026 sdmac->status = DMA_ERROR;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001027
1028 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001029}
1030
Jiada Wang7f3ff142017-03-16 23:12:09 -07001031static int sdma_disable_channel_with_delay(struct dma_chan *chan)
1032{
Robin Gong57b772b2018-06-20 00:57:00 +08001033 struct sdma_channel *sdmac = to_sdma_chan(chan);
1034 unsigned long flags;
1035 LIST_HEAD(head);
1036
Jiada Wang7f3ff142017-03-16 23:12:09 -07001037 sdma_disable_channel(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001038 spin_lock_irqsave(&sdmac->vc.lock, flags);
1039 vchan_get_all_descriptors(&sdmac->vc, &head);
1040 sdmac->desc = NULL;
1041 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1042 vchan_dma_desc_free_list(&sdmac->vc, &head);
Jiada Wang7f3ff142017-03-16 23:12:09 -07001043
1044 /*
1045 * According to NXP R&D team a delay of one BD SDMA cost time
1046 * (maximum is 1ms) should be added after disable of the channel
1047 * bit, to ensure SDMA core has really been stopped after SDMA
1048 * clients call .device_terminate_all.
1049 */
1050 mdelay(1);
1051
1052 return 0;
1053}
1054
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001055static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
1056{
1057 struct sdma_engine *sdma = sdmac->sdma;
1058
1059 int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
1060 int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
1061
1062 set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
1063 set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
1064
1065 if (sdmac->event_id0 > 31)
1066 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
1067
1068 if (sdmac->event_id1 > 31)
1069 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
1070
1071 /*
1072 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
1073 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
1074 * r0(event_mask[1]) and r1(event_mask[0]).
1075 */
1076 if (lwml > hwml) {
1077 sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
1078 SDMA_WATERMARK_LEVEL_HWML);
1079 sdmac->watermark_level |= hwml;
1080 sdmac->watermark_level |= lwml << 16;
1081 swap(sdmac->event_mask[0], sdmac->event_mask[1]);
1082 }
1083
1084 if (sdmac->per_address2 >= sdma->spba_start_addr &&
1085 sdmac->per_address2 <= sdma->spba_end_addr)
1086 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
1087
1088 if (sdmac->per_address >= sdma->spba_start_addr &&
1089 sdmac->per_address <= sdma->spba_end_addr)
1090 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
1091
1092 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
1093}
1094
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001095static int sdma_config_channel(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001096{
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001097 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001098 int ret;
1099
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001100 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001101
Richard Zhao0bbc1412012-01-13 11:10:01 +08001102 sdmac->event_mask[0] = 0;
1103 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001104 sdmac->shp_addr = 0;
1105 sdmac->per_addr = 0;
1106
1107 if (sdmac->event_id0) {
Sascha Hauer17bba722013-08-20 10:04:31 +02001108 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001109 return -EINVAL;
1110 sdma_event_enable(sdmac, sdmac->event_id0);
1111 }
1112
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001113 if (sdmac->event_id1) {
1114 if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
1115 return -EINVAL;
1116 sdma_event_enable(sdmac, sdmac->event_id1);
1117 }
1118
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001119 switch (sdmac->peripheral_type) {
1120 case IMX_DMATYPE_DSP:
1121 sdma_config_ownership(sdmac, false, true, true);
1122 break;
1123 case IMX_DMATYPE_MEMORY:
1124 sdma_config_ownership(sdmac, false, true, false);
1125 break;
1126 default:
1127 sdma_config_ownership(sdmac, true, true, false);
1128 break;
1129 }
1130
1131 sdma_get_pc(sdmac, sdmac->peripheral_type);
1132
1133 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
1134 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
1135 /* Handle multiple event channels differently */
1136 if (sdmac->event_id1) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001137 if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
1138 sdmac->peripheral_type == IMX_DMATYPE_ASRC)
1139 sdma_set_watermarklevel_for_p2p(sdmac);
1140 } else
Richard Zhao0bbc1412012-01-13 11:10:01 +08001141 __set_bit(sdmac->event_id0, sdmac->event_mask);
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001142
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001143 /* Address */
1144 sdmac->shp_addr = sdmac->per_address;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001145 sdmac->per_addr = sdmac->per_address2;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001146 } else {
1147 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
1148 }
1149
1150 ret = sdma_load_context(sdmac);
1151
1152 return ret;
1153}
1154
1155static int sdma_set_channel_priority(struct sdma_channel *sdmac,
1156 unsigned int priority)
1157{
1158 struct sdma_engine *sdma = sdmac->sdma;
1159 int channel = sdmac->channel;
1160
1161 if (priority < MXC_SDMA_MIN_PRIORITY
1162 || priority > MXC_SDMA_MAX_PRIORITY) {
1163 return -EINVAL;
1164 }
1165
Richard Zhaoc4b56852012-01-13 11:09:57 +08001166 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001167
1168 return 0;
1169}
1170
Robin Gong57b772b2018-06-20 00:57:00 +08001171static int sdma_request_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001172{
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001173 int ret = -EBUSY;
1174
Robin Gong57b772b2018-06-20 00:57:00 +08001175 sdma->bd0 = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdma->bd0_phys,
1176 GFP_NOWAIT);
1177 if (!sdma->bd0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001178 ret = -ENOMEM;
1179 goto out;
1180 }
1181
Robin Gong57b772b2018-06-20 00:57:00 +08001182 sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
1183 sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001184
Robin Gong57b772b2018-06-20 00:57:00 +08001185 sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001186 return 0;
1187out:
1188
1189 return ret;
1190}
1191
Robin Gong57b772b2018-06-20 00:57:00 +08001192
1193static int sdma_alloc_bd(struct sdma_desc *desc)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001194{
Robin Gong57b772b2018-06-20 00:57:00 +08001195 int ret = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001196
Vinod Koulc1199872018-07-02 18:37:27 +05301197 desc->bd = dma_pool_alloc(desc->sdmac->bd_pool, GFP_NOWAIT,
1198 &desc->bd_phys);
Robin Gong57b772b2018-06-20 00:57:00 +08001199 if (!desc->bd) {
1200 ret = -ENOMEM;
1201 goto out;
1202 }
1203out:
1204 return ret;
1205}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001206
Robin Gong57b772b2018-06-20 00:57:00 +08001207static void sdma_free_bd(struct sdma_desc *desc)
1208{
Robin Gongfe5b85c2018-06-20 00:57:04 +08001209 dma_pool_free(desc->sdmac->bd_pool, desc->bd, desc->bd_phys);
Robin Gong57b772b2018-06-20 00:57:00 +08001210}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001211
Robin Gong57b772b2018-06-20 00:57:00 +08001212static void sdma_desc_free(struct virt_dma_desc *vd)
1213{
1214 struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
1215
1216 sdma_free_bd(desc);
1217 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001218}
1219
1220static int sdma_alloc_chan_resources(struct dma_chan *chan)
1221{
1222 struct sdma_channel *sdmac = to_sdma_chan(chan);
1223 struct imx_dma_data *data = chan->private;
Robin Gong0f06c022018-07-24 01:46:11 +08001224 struct imx_dma_data mem_data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001225 int prio, ret;
1226
Robin Gong0f06c022018-07-24 01:46:11 +08001227 /*
1228 * MEMCPY may never setup chan->private by filter function such as
1229 * dmatest, thus create 'struct imx_dma_data mem_data' for this case.
1230 * Please note in any other slave case, you have to setup chan->private
1231 * with 'struct imx_dma_data' in your own filter function if you want to
1232 * request dma channel by dma_request_channel() rather than
1233 * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear
1234 * to warn you to correct your filter function.
1235 */
1236 if (!data) {
1237 dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n");
1238 mem_data.priority = 2;
1239 mem_data.peripheral_type = IMX_DMATYPE_MEMORY;
1240 mem_data.dma_request = 0;
1241 mem_data.dma_request2 = 0;
1242 data = &mem_data;
1243
1244 sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY);
1245 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001246
1247 switch (data->priority) {
1248 case DMA_PRIO_HIGH:
1249 prio = 3;
1250 break;
1251 case DMA_PRIO_MEDIUM:
1252 prio = 2;
1253 break;
1254 case DMA_PRIO_LOW:
1255 default:
1256 prio = 1;
1257 break;
1258 }
1259
1260 sdmac->peripheral_type = data->peripheral_type;
1261 sdmac->event_id0 = data->dma_request;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001262 sdmac->event_id1 = data->dma_request2;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001263
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001264 ret = clk_enable(sdmac->sdma->clk_ipg);
1265 if (ret)
1266 return ret;
1267 ret = clk_enable(sdmac->sdma->clk_ahb);
1268 if (ret)
1269 goto disable_clk_ipg;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001270
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001271 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001272 if (ret)
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001273 goto disable_clk_ahb;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001274
Robin Gongfe5b85c2018-06-20 00:57:04 +08001275 sdmac->bd_pool = dma_pool_create("bd_pool", chan->device->dev,
1276 sizeof(struct sdma_buffer_descriptor),
1277 32, 0);
1278
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001279 return 0;
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001280
1281disable_clk_ahb:
1282 clk_disable(sdmac->sdma->clk_ahb);
1283disable_clk_ipg:
1284 clk_disable(sdmac->sdma->clk_ipg);
1285 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001286}
1287
1288static void sdma_free_chan_resources(struct dma_chan *chan)
1289{
1290 struct sdma_channel *sdmac = to_sdma_chan(chan);
1291 struct sdma_engine *sdma = sdmac->sdma;
1292
Robin Gong57b772b2018-06-20 00:57:00 +08001293 sdma_disable_channel_with_delay(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001294
1295 if (sdmac->event_id0)
1296 sdma_event_disable(sdmac, sdmac->event_id0);
1297 if (sdmac->event_id1)
1298 sdma_event_disable(sdmac, sdmac->event_id1);
1299
1300 sdmac->event_id0 = 0;
1301 sdmac->event_id1 = 0;
1302
1303 sdma_set_channel_priority(sdmac, 0);
1304
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001305 clk_disable(sdma->clk_ipg);
1306 clk_disable(sdma->clk_ahb);
Robin Gongfe5b85c2018-06-20 00:57:04 +08001307
1308 dma_pool_destroy(sdmac->bd_pool);
1309 sdmac->bd_pool = NULL;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001310}
1311
Robin Gong21420842018-06-20 00:57:03 +08001312static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
1313 enum dma_transfer_direction direction, u32 bds)
1314{
1315 struct sdma_desc *desc;
1316
1317 desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
1318 if (!desc)
1319 goto err_out;
1320
1321 sdmac->status = DMA_IN_PROGRESS;
1322 sdmac->direction = direction;
1323 sdmac->flags = 0;
1324
1325 desc->chn_count = 0;
1326 desc->chn_real_count = 0;
1327 desc->buf_tail = 0;
1328 desc->buf_ptail = 0;
1329 desc->sdmac = sdmac;
1330 desc->num_bd = bds;
1331
1332 if (sdma_alloc_bd(desc))
1333 goto err_desc_out;
1334
Robin Gong0f06c022018-07-24 01:46:11 +08001335 /* No slave_config called in MEMCPY case, so do here */
1336 if (direction == DMA_MEM_TO_MEM)
1337 sdma_config_ownership(sdmac, false, true, false);
1338
Robin Gong21420842018-06-20 00:57:03 +08001339 if (sdma_load_context(sdmac))
1340 goto err_desc_out;
1341
1342 return desc;
1343
1344err_desc_out:
1345 kfree(desc);
1346err_out:
1347 return NULL;
1348}
1349
Robin Gong0f06c022018-07-24 01:46:11 +08001350static struct dma_async_tx_descriptor *sdma_prep_memcpy(
1351 struct dma_chan *chan, dma_addr_t dma_dst,
1352 dma_addr_t dma_src, size_t len, unsigned long flags)
1353{
1354 struct sdma_channel *sdmac = to_sdma_chan(chan);
1355 struct sdma_engine *sdma = sdmac->sdma;
1356 int channel = sdmac->channel;
1357 size_t count;
1358 int i = 0, param;
1359 struct sdma_buffer_descriptor *bd;
1360 struct sdma_desc *desc;
1361
1362 if (!chan || !len)
1363 return NULL;
1364
1365 dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n",
1366 &dma_src, &dma_dst, len, channel);
1367
1368 desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM,
1369 len / SDMA_BD_MAX_CNT + 1);
1370 if (!desc)
1371 return NULL;
1372
1373 do {
1374 count = min_t(size_t, len, SDMA_BD_MAX_CNT);
1375 bd = &desc->bd[i];
1376 bd->buffer_addr = dma_src;
1377 bd->ext_buffer_addr = dma_dst;
1378 bd->mode.count = count;
1379 desc->chn_count += count;
1380 bd->mode.command = 0;
1381
1382 dma_src += count;
1383 dma_dst += count;
1384 len -= count;
1385 i++;
1386
1387 param = BD_DONE | BD_EXTD | BD_CONT;
1388 /* last bd */
1389 if (!len) {
1390 param |= BD_INTR;
1391 param |= BD_LAST;
1392 param &= ~BD_CONT;
1393 }
1394
1395 dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n",
1396 i, count, bd->buffer_addr,
1397 param & BD_WRAP ? "wrap" : "",
1398 param & BD_INTR ? " intr" : "");
1399
1400 bd->mode.status = param;
1401 } while (len);
1402
1403 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1404}
1405
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001406static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1407 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301408 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001409 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001410{
1411 struct sdma_channel *sdmac = to_sdma_chan(chan);
1412 struct sdma_engine *sdma = sdmac->sdma;
Vinod Koulad78b002018-07-02 18:42:51 +05301413 int i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001414 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001415 struct scatterlist *sg;
Robin Gong57b772b2018-06-20 00:57:00 +08001416 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001417
Robin Gong21420842018-06-20 00:57:03 +08001418 desc = sdma_transfer_init(sdmac, direction, sg_len);
Robin Gong57b772b2018-06-20 00:57:00 +08001419 if (!desc)
1420 goto err_out;
1421
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001422 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1423 sg_len, channel);
1424
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001425 for_each_sg(sgl, sg, sg_len, i) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001426 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001427 int param;
1428
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001429 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001430
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001431 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001432
Robin Gong4a6b2e82018-07-24 01:46:10 +08001433 if (count > SDMA_BD_MAX_CNT) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001434 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001435 channel, count, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001436 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001437 }
1438
1439 bd->mode.count = count;
Sascha Hauer76c33d22018-06-20 00:56:59 +08001440 desc->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001441
Vinod Koulad78b002018-07-02 18:42:51 +05301442 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001443 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001444
1445 switch (sdmac->word_size) {
1446 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001447 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001448 if (count & 3 || sg->dma_address & 3)
Robin Gong57b772b2018-06-20 00:57:00 +08001449 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001450 break;
1451 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1452 bd->mode.command = 2;
1453 if (count & 1 || sg->dma_address & 1)
Robin Gong57b772b2018-06-20 00:57:00 +08001454 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001455 break;
1456 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1457 bd->mode.command = 1;
1458 break;
1459 default:
Robin Gong57b772b2018-06-20 00:57:00 +08001460 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001461 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001462
1463 param = BD_DONE | BD_EXTD | BD_CONT;
1464
Shawn Guo341b9412011-01-20 05:50:39 +08001465 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001466 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001467 param |= BD_LAST;
1468 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001469 }
1470
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001471 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1472 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001473 param & BD_WRAP ? "wrap" : "",
1474 param & BD_INTR ? " intr" : "");
1475
1476 bd->mode.status = param;
1477 }
1478
Robin Gong57b772b2018-06-20 00:57:00 +08001479 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1480err_bd_out:
1481 sdma_free_bd(desc);
1482 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001483err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001484 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001485 return NULL;
1486}
1487
1488static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1489 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001490 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001491 unsigned long flags)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001492{
1493 struct sdma_channel *sdmac = to_sdma_chan(chan);
1494 struct sdma_engine *sdma = sdmac->sdma;
1495 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001496 int channel = sdmac->channel;
Robin Gong21420842018-06-20 00:57:03 +08001497 int i = 0, buf = 0;
Robin Gong57b772b2018-06-20 00:57:00 +08001498 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001499
1500 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1501
Robin Gong21420842018-06-20 00:57:03 +08001502 desc = sdma_transfer_init(sdmac, direction, num_periods);
Robin Gong57b772b2018-06-20 00:57:00 +08001503 if (!desc)
1504 goto err_out;
1505
Sascha Hauer76c33d22018-06-20 00:56:59 +08001506 desc->period_len = period_len;
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001507
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001508 sdmac->flags |= IMX_DMA_SG_LOOP;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001509
Robin Gong4a6b2e82018-07-24 01:46:10 +08001510 if (period_len > SDMA_BD_MAX_CNT) {
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301511 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001512 channel, period_len, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001513 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001514 }
1515
1516 while (buf < buf_len) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001517 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001518 int param;
1519
1520 bd->buffer_addr = dma_addr;
1521
1522 bd->mode.count = period_len;
1523
1524 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001525 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001526 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1527 bd->mode.command = 0;
1528 else
1529 bd->mode.command = sdmac->word_size;
1530
1531 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1532 if (i + 1 == num_periods)
1533 param |= BD_WRAP;
1534
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301535 dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001536 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001537 param & BD_WRAP ? "wrap" : "",
1538 param & BD_INTR ? " intr" : "");
1539
1540 bd->mode.status = param;
1541
1542 dma_addr += period_len;
1543 buf += period_len;
1544
1545 i++;
1546 }
1547
Robin Gong57b772b2018-06-20 00:57:00 +08001548 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1549err_bd_out:
1550 sdma_free_bd(desc);
1551 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001552err_out:
1553 sdmac->status = DMA_ERROR;
1554 return NULL;
1555}
1556
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001557static int sdma_config(struct dma_chan *chan,
1558 struct dma_slave_config *dmaengine_cfg)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001559{
1560 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001561
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001562 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
1563 sdmac->per_address = dmaengine_cfg->src_addr;
1564 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1565 dmaengine_cfg->src_addr_width;
1566 sdmac->word_size = dmaengine_cfg->src_addr_width;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001567 } else if (dmaengine_cfg->direction == DMA_DEV_TO_DEV) {
1568 sdmac->per_address2 = dmaengine_cfg->src_addr;
1569 sdmac->per_address = dmaengine_cfg->dst_addr;
1570 sdmac->watermark_level = dmaengine_cfg->src_maxburst &
1571 SDMA_WATERMARK_LEVEL_LWML;
1572 sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
1573 SDMA_WATERMARK_LEVEL_HWML;
1574 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001575 } else {
1576 sdmac->per_address = dmaengine_cfg->dst_addr;
1577 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1578 dmaengine_cfg->dst_addr_width;
1579 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001580 }
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001581 sdmac->direction = dmaengine_cfg->direction;
1582 return sdma_config_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001583}
1584
1585static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001586 dma_cookie_t cookie,
1587 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001588{
1589 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001590 struct sdma_desc *desc;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001591 u32 residue;
Robin Gong57b772b2018-06-20 00:57:00 +08001592 struct virt_dma_desc *vd;
1593 enum dma_status ret;
1594 unsigned long flags;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001595
Robin Gong57b772b2018-06-20 00:57:00 +08001596 ret = dma_cookie_status(chan, cookie, txstate);
1597 if (ret == DMA_COMPLETE || !txstate)
1598 return ret;
1599
1600 spin_lock_irqsave(&sdmac->vc.lock, flags);
1601 vd = vchan_find_desc(&sdmac->vc, cookie);
1602 if (vd) {
1603 desc = to_sdma_desc(&vd->tx);
1604 if (sdmac->flags & IMX_DMA_SG_LOOP)
1605 residue = (desc->num_bd - desc->buf_ptail) *
1606 desc->period_len - desc->chn_real_count;
1607 else
1608 residue = desc->chn_count - desc->chn_real_count;
1609 } else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie) {
1610 residue = sdmac->desc->chn_count - sdmac->desc->chn_real_count;
1611 } else {
1612 residue = 0;
1613 }
1614 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001615
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001616 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001617 residue);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001618
Shawn Guo8a965912011-01-20 05:50:37 +08001619 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001620}
1621
1622static void sdma_issue_pending(struct dma_chan *chan)
1623{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001624 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001625 unsigned long flags;
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001626
Robin Gong57b772b2018-06-20 00:57:00 +08001627 spin_lock_irqsave(&sdmac->vc.lock, flags);
1628 if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
1629 sdma_start_desc(sdmac);
1630 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001631}
1632
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001633#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001634#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Fabio Estevama5724602015-03-11 12:30:58 -03001635#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41
Fabio Estevamb7d26482016-08-10 13:05:05 -03001636#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4 42
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001637
1638static void sdma_add_scripts(struct sdma_engine *sdma,
1639 const struct sdma_script_start_addrs *addr)
1640{
1641 s32 *addr_arr = (u32 *)addr;
1642 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1643 int i;
1644
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001645 /* use the default firmware in ROM if missing external firmware */
1646 if (!sdma->script_number)
1647 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1648
Nicolin Chencd72b842013-11-13 22:55:24 +08001649 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001650 if (addr_arr[i] > 0)
1651 saddr_arr[i] = addr_arr[i];
1652}
1653
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001654static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001655{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001656 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001657 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001658 const struct sdma_script_start_addrs *addr;
1659 unsigned short *ram_code;
1660
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001661 if (!fw) {
Sascha Hauer0f927a12014-11-12 20:04:29 -02001662 dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
1663 /* In this case we just use the ROM firmware. */
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001664 return;
1665 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001666
1667 if (fw->size < sizeof(*header))
1668 goto err_firmware;
1669
1670 header = (struct sdma_firmware_header *)fw->data;
1671
1672 if (header->magic != SDMA_FIRMWARE_MAGIC)
1673 goto err_firmware;
1674 if (header->ram_code_start + header->ram_code_size > fw->size)
1675 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001676 switch (header->version_major) {
Asaf Vertz681d15e2014-12-10 10:00:36 +02001677 case 1:
1678 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1679 break;
1680 case 2:
1681 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1682 break;
Fabio Estevama5724602015-03-11 12:30:58 -03001683 case 3:
1684 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1685 break;
Fabio Estevamb7d26482016-08-10 13:05:05 -03001686 case 4:
1687 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1688 break;
Asaf Vertz681d15e2014-12-10 10:00:36 +02001689 default:
1690 dev_err(sdma->dev, "unknown firmware version\n");
1691 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001692 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001693
1694 addr = (void *)header + header->script_addrs_start;
1695 ram_code = (void *)header + header->ram_code_start;
1696
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001697 clk_enable(sdma->clk_ipg);
1698 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001699 /* download the RAM image for SDMA */
1700 sdma_load_script(sdma, ram_code,
1701 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001702 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001703 clk_disable(sdma->clk_ipg);
1704 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001705
1706 sdma_add_scripts(sdma, addr);
1707
1708 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1709 header->version_major,
1710 header->version_minor);
1711
1712err_firmware:
1713 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001714}
1715
Zidan Wangd078cd12015-07-23 11:40:49 +08001716#define EVENT_REMAP_CELLS 3
1717
Jason Liu29f493d2015-11-11 17:20:49 +08001718static int sdma_event_remap(struct sdma_engine *sdma)
Zidan Wangd078cd12015-07-23 11:40:49 +08001719{
1720 struct device_node *np = sdma->dev->of_node;
1721 struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1722 struct property *event_remap;
1723 struct regmap *gpr;
1724 char propname[] = "fsl,sdma-event-remap";
1725 u32 reg, val, shift, num_map, i;
1726 int ret = 0;
1727
1728 if (IS_ERR(np) || IS_ERR(gpr_np))
1729 goto out;
1730
1731 event_remap = of_find_property(np, propname, NULL);
1732 num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1733 if (!num_map) {
Fabio Estevamce078af2015-10-03 19:37:58 -03001734 dev_dbg(sdma->dev, "no event needs to be remapped\n");
Zidan Wangd078cd12015-07-23 11:40:49 +08001735 goto out;
1736 } else if (num_map % EVENT_REMAP_CELLS) {
1737 dev_err(sdma->dev, "the property %s must modulo %d\n",
1738 propname, EVENT_REMAP_CELLS);
1739 ret = -EINVAL;
1740 goto out;
1741 }
1742
1743 gpr = syscon_node_to_regmap(gpr_np);
1744 if (IS_ERR(gpr)) {
1745 dev_err(sdma->dev, "failed to get gpr regmap\n");
1746 ret = PTR_ERR(gpr);
1747 goto out;
1748 }
1749
1750 for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1751 ret = of_property_read_u32_index(np, propname, i, &reg);
1752 if (ret) {
1753 dev_err(sdma->dev, "failed to read property %s index %d\n",
1754 propname, i);
1755 goto out;
1756 }
1757
1758 ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1759 if (ret) {
1760 dev_err(sdma->dev, "failed to read property %s index %d\n",
1761 propname, i + 1);
1762 goto out;
1763 }
1764
1765 ret = of_property_read_u32_index(np, propname, i + 2, &val);
1766 if (ret) {
1767 dev_err(sdma->dev, "failed to read property %s index %d\n",
1768 propname, i + 2);
1769 goto out;
1770 }
1771
1772 regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1773 }
1774
1775out:
1776 if (!IS_ERR(gpr_np))
1777 of_node_put(gpr_np);
1778
1779 return ret;
1780}
1781
Arnd Bergmannfe6cf282014-09-26 23:24:00 +02001782static int sdma_get_firmware(struct sdma_engine *sdma,
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001783 const char *fw_name)
1784{
1785 int ret;
1786
1787 ret = request_firmware_nowait(THIS_MODULE,
1788 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1789 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001790
1791 return ret;
1792}
1793
Jingoo Han19bfc772014-11-06 10:10:09 +09001794static int sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001795{
1796 int i, ret;
1797 dma_addr_t ccb_phys;
1798
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001799 ret = clk_enable(sdma->clk_ipg);
1800 if (ret)
1801 return ret;
1802 ret = clk_enable(sdma->clk_ahb);
1803 if (ret)
1804 goto disable_clk_ipg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001805
1806 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001807 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001808
1809 sdma->channel_control = dma_alloc_coherent(NULL,
1810 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1811 sizeof(struct sdma_context_data),
1812 &ccb_phys, GFP_KERNEL);
1813
1814 if (!sdma->channel_control) {
1815 ret = -ENOMEM;
1816 goto err_dma_alloc;
1817 }
1818
1819 sdma->context = (void *)sdma->channel_control +
1820 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1821 sdma->context_phys = ccb_phys +
1822 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1823
1824 /* Zero-out the CCB structures array just allocated */
1825 memset(sdma->channel_control, 0,
1826 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1827
1828 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001829 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001830 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001831
1832 /* All channels have priority 0 */
1833 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001834 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001835
Robin Gong57b772b2018-06-20 00:57:00 +08001836 ret = sdma_request_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001837 if (ret)
1838 goto err_dma_alloc;
1839
1840 sdma_config_ownership(&sdma->channel[0], false, true, false);
1841
1842 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001843 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001844
1845 /* Set bits of CONFIG register but with static context switching */
1846 /* FIXME: Check whether to set ACR bit depending on clock ratios */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001847 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001848
Richard Zhaoc4b56852012-01-13 11:09:57 +08001849 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001850
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001851 /* Initializes channel's priorities */
1852 sdma_set_channel_priority(&sdma->channel[0], 7);
1853
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001854 clk_disable(sdma->clk_ipg);
1855 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001856
1857 return 0;
1858
1859err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001860 clk_disable(sdma->clk_ahb);
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001861disable_clk_ipg:
1862 clk_disable(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001863 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1864 return ret;
1865}
1866
Shawn Guo9479e172013-05-30 22:23:32 +08001867static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1868{
Nicolin Chen0b351862014-06-16 11:32:29 +08001869 struct sdma_channel *sdmac = to_sdma_chan(chan);
Shawn Guo9479e172013-05-30 22:23:32 +08001870 struct imx_dma_data *data = fn_param;
1871
1872 if (!imx_dma_is_general_purpose(chan))
1873 return false;
1874
Nicolin Chen0b351862014-06-16 11:32:29 +08001875 sdmac->data = *data;
1876 chan->private = &sdmac->data;
Shawn Guo9479e172013-05-30 22:23:32 +08001877
1878 return true;
1879}
1880
1881static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1882 struct of_dma *ofdma)
1883{
1884 struct sdma_engine *sdma = ofdma->of_dma_data;
1885 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1886 struct imx_dma_data data;
1887
1888 if (dma_spec->args_count != 3)
1889 return NULL;
1890
1891 data.dma_request = dma_spec->args[0];
1892 data.peripheral_type = dma_spec->args[1];
1893 data.priority = dma_spec->args[2];
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001894 /*
1895 * init dma_request2 to zero, which is not used by the dts.
1896 * For P2P, dma_request2 is init from dma_request_channel(),
1897 * chan->private will point to the imx_dma_data, and in
1898 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
1899 * be set to sdmac->event_id1.
1900 */
1901 data.dma_request2 = 0;
Shawn Guo9479e172013-05-30 22:23:32 +08001902
1903 return dma_request_channel(mask, sdma_filter_fn, &data);
1904}
1905
Mark Browne34b7312014-08-27 11:55:53 +01001906static int sdma_probe(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001907{
Shawn Guo580975d2011-07-14 08:35:48 +08001908 const struct of_device_id *of_id =
1909 of_match_device(sdma_dt_ids, &pdev->dev);
1910 struct device_node *np = pdev->dev.of_node;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001911 struct device_node *spba_bus;
Shawn Guo580975d2011-07-14 08:35:48 +08001912 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001913 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001914 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001915 struct resource *iores;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001916 struct resource spba_res;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001917 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001918 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001919 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001920 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001921 const struct sdma_driver_data *drvdata = NULL;
1922
1923 if (of_id)
1924 drvdata = of_id->data;
1925 else if (pdev->id_entry)
1926 drvdata = (void *)pdev->id_entry->driver_data;
1927
1928 if (!drvdata) {
1929 dev_err(&pdev->dev, "unable to find driver data\n");
1930 return -EINVAL;
1931 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001932
Philippe Retornaz42536b92013-10-14 09:45:17 +01001933 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1934 if (ret)
1935 return ret;
1936
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001937 sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001938 if (!sdma)
1939 return -ENOMEM;
1940
Richard Zhao2ccaef02012-05-11 15:14:27 +08001941 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02001942
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001943 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02001944 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001945
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001946 irq = platform_get_irq(pdev, 0);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001947 if (irq < 0)
Fabio Estevam63c72e02014-12-29 15:20:53 -02001948 return irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001949
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001950 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1951 sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
1952 if (IS_ERR(sdma->regs))
1953 return PTR_ERR(sdma->regs);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001954
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001955 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001956 if (IS_ERR(sdma->clk_ipg))
1957 return PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001958
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001959 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001960 if (IS_ERR(sdma->clk_ahb))
1961 return PTR_ERR(sdma->clk_ahb);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001962
Arvind Yadavfb9caf32017-05-24 12:09:53 +05301963 ret = clk_prepare(sdma->clk_ipg);
1964 if (ret)
1965 return ret;
1966
1967 ret = clk_prepare(sdma->clk_ahb);
1968 if (ret)
1969 goto err_clk;
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001970
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001971 ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
1972 sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001973 if (ret)
Arvind Yadavfb9caf32017-05-24 12:09:53 +05301974 goto err_irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001975
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05301976 sdma->irq = irq;
1977
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001978 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05301979 if (!sdma->script_addrs) {
1980 ret = -ENOMEM;
1981 goto err_irq;
1982 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001983
Sascha Hauer36e2f212011-08-25 11:03:36 +02001984 /* initially no scripts available */
1985 saddr_arr = (s32 *)sdma->script_addrs;
1986 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
1987 saddr_arr[i] = -EINVAL;
1988
Sascha Hauer7214a8b2011-01-31 10:21:35 +01001989 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
1990 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
Robin Gong0f06c022018-07-24 01:46:11 +08001991 dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask);
Sascha Hauer7214a8b2011-01-31 10:21:35 +01001992
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001993 INIT_LIST_HEAD(&sdma->dma_device.channels);
1994 /* Initialize channel parameters */
1995 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1996 struct sdma_channel *sdmac = &sdma->channel[i];
1997
1998 sdmac->sdma = sdma;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001999
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002000 sdmac->channel = i;
Robin Gong57b772b2018-06-20 00:57:00 +08002001 sdmac->vc.desc_free = sdma_desc_free;
Sascha Hauer23889c62011-01-31 10:56:58 +01002002 /*
2003 * Add the channel to the DMAC list. Do not add channel 0 though
2004 * because we need it internally in the SDMA driver. This also means
2005 * that channel 0 in dmaengine counting matches sdma channel 1.
2006 */
2007 if (i)
Robin Gong57b772b2018-06-20 00:57:00 +08002008 vchan_init(&sdmac->vc, &sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002009 }
2010
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002011 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002012 if (ret)
2013 goto err_init;
2014
Zidan Wangd078cd12015-07-23 11:40:49 +08002015 ret = sdma_event_remap(sdma);
2016 if (ret)
2017 goto err_init;
2018
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02002019 if (sdma->drvdata->script_addrs)
2020 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08002021 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002022 sdma_add_scripts(sdma, pdata->script_addrs);
2023
Shawn Guo580975d2011-07-14 08:35:48 +08002024 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03002025 ret = sdma_get_firmware(sdma, pdata->fw_name);
2026 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002027 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08002028 } else {
2029 /*
2030 * Because that device tree does not encode ROM script address,
2031 * the RAM script in firmware is mandatory for device tree
2032 * probe, otherwise it fails.
2033 */
2034 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
2035 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03002036 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002037 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03002038 else {
2039 ret = sdma_get_firmware(sdma, fw_name);
2040 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03002041 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08002042 }
2043 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002044
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002045 sdma->dma_device.dev = &pdev->dev;
2046
2047 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
2048 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
2049 sdma->dma_device.device_tx_status = sdma_tx_status;
2050 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
2051 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01002052 sdma->dma_device.device_config = sdma_config;
Jiada Wang7f3ff142017-03-16 23:12:09 -07002053 sdma->dma_device.device_terminate_all = sdma_disable_channel_with_delay;
Nicolin Chenf9d4a392017-09-14 11:46:43 -07002054 sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
2055 sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
2056 sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
Lucas Stach6f3125ce2017-03-08 10:13:09 +01002057 sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Robin Gong0f06c022018-07-24 01:46:11 +08002058 sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002059 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01002060 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
Robin Gong4a6b2e82018-07-24 01:46:10 +08002061 dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002062
Vignesh Raman23e11812014-08-05 18:39:41 +05302063 platform_set_drvdata(pdev, sdma);
2064
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002065 ret = dma_async_device_register(&sdma->dma_device);
2066 if (ret) {
2067 dev_err(&pdev->dev, "unable to register\n");
2068 goto err_init;
2069 }
2070
Shawn Guo9479e172013-05-30 22:23:32 +08002071 if (np) {
2072 ret = of_dma_controller_register(np, sdma_xlate, sdma);
2073 if (ret) {
2074 dev_err(&pdev->dev, "failed to register controller\n");
2075 goto err_register;
2076 }
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08002077
2078 spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
2079 ret = of_address_to_resource(spba_bus, 0, &spba_res);
2080 if (!ret) {
2081 sdma->spba_start_addr = spba_res.start;
2082 sdma->spba_end_addr = spba_res.end;
2083 }
2084 of_node_put(spba_bus);
Shawn Guo9479e172013-05-30 22:23:32 +08002085 }
2086
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002087 return 0;
2088
Shawn Guo9479e172013-05-30 22:23:32 +08002089err_register:
2090 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002091err_init:
2092 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302093err_irq:
2094 clk_unprepare(sdma->clk_ahb);
2095err_clk:
2096 clk_unprepare(sdma->clk_ipg);
Shawn Guo939fd4f2011-01-19 19:13:06 +08002097 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002098}
2099
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002100static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002101{
Vignesh Raman23e11812014-08-05 18:39:41 +05302102 struct sdma_engine *sdma = platform_get_drvdata(pdev);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302103 int i;
Vignesh Raman23e11812014-08-05 18:39:41 +05302104
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302105 devm_free_irq(&pdev->dev, sdma->irq, sdma);
Vignesh Raman23e11812014-08-05 18:39:41 +05302106 dma_async_device_unregister(&sdma->dma_device);
2107 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302108 clk_unprepare(sdma->clk_ahb);
2109 clk_unprepare(sdma->clk_ipg);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302110 /* Kill the tasklet */
2111 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2112 struct sdma_channel *sdmac = &sdma->channel[i];
2113
Robin Gong57b772b2018-06-20 00:57:00 +08002114 tasklet_kill(&sdmac->vc.task);
2115 sdma_free_chan_resources(&sdmac->vc.chan);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302116 }
Vignesh Raman23e11812014-08-05 18:39:41 +05302117
2118 platform_set_drvdata(pdev, NULL);
Vignesh Raman23e11812014-08-05 18:39:41 +05302119 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002120}
2121
2122static struct platform_driver sdma_driver = {
2123 .driver = {
2124 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08002125 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002126 },
Shawn Guo62550cd2011-07-13 21:33:17 +08002127 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002128 .remove = sdma_remove,
Vignesh Raman23e11812014-08-05 18:39:41 +05302129 .probe = sdma_probe,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002130};
2131
Vignesh Raman23e11812014-08-05 18:39:41 +05302132module_platform_driver(sdma_driver);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002133
2134MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
2135MODULE_DESCRIPTION("i.MX SDMA driver");
Nicolas Chauvetc0879342017-12-13 16:50:33 +01002136#if IS_ENABLED(CONFIG_SOC_IMX6Q)
2137MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2138#endif
2139#if IS_ENABLED(CONFIG_SOC_IMX7D)
2140MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2141#endif
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002142MODULE_LICENSE("GPL");