blob: 1074e3dbfc1d353e4aaa6b5e40f87aa0868f5278 [file] [log] [blame]
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
Josh Cartwright5a418552014-04-03 14:50:13 -070012#include <linux/of.h>
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070013#include <linux/module.h>
14#include <linux/init.h>
15#include <linux/rtc.h>
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -070016#include <linux/platform_device.h>
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070017#include <linux/pm.h>
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -070018#include <linux/regmap.h>
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070019#include <linux/slab.h>
20#include <linux/spinlock.h>
21
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070022/* RTC Register offsets from RTC CTRL REG */
23#define PM8XXX_ALARM_CTRL_OFFSET 0x01
24#define PM8XXX_RTC_WRITE_OFFSET 0x02
25#define PM8XXX_RTC_READ_OFFSET 0x06
26#define PM8XXX_ALARM_RW_OFFSET 0x0A
27
28/* RTC_CTRL register bit fields */
29#define PM8xxx_RTC_ENABLE BIT(7)
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070030#define PM8xxx_RTC_ALARM_CLEAR BIT(0)
31
32#define NUM_8_BIT_RTC_REGS 0x4
33
34/**
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -070035 * struct pm8xxx_rtc_regs - describe RTC registers per PMIC versions
36 * @ctrl: base address of control register
37 * @write: base address of write register
38 * @read: base address of read register
39 * @alarm_ctrl: base address of alarm control register
40 * @alarm_ctrl2: base address of alarm control2 register
41 * @alarm_rw: base address of alarm read-write register
42 * @alarm_en: alarm enable mask
43 */
44struct pm8xxx_rtc_regs {
45 unsigned int ctrl;
46 unsigned int write;
47 unsigned int read;
48 unsigned int alarm_ctrl;
49 unsigned int alarm_ctrl2;
50 unsigned int alarm_rw;
51 unsigned int alarm_en;
52};
53
54/**
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070055 * struct pm8xxx_rtc - rtc driver internal structure
56 * @rtc: rtc device for this driver.
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -070057 * @regmap: regmap used to access RTC registers
Josh Cartwright5a418552014-04-03 14:50:13 -070058 * @allow_set_time: indicates whether writing to the RTC is allowed
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070059 * @rtc_alarm_irq: rtc alarm irq number.
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070060 * @ctrl_reg: rtc control register.
61 * @rtc_dev: device structure.
62 * @ctrl_reg_lock: spinlock protecting access to ctrl_reg.
63 */
64struct pm8xxx_rtc {
65 struct rtc_device *rtc;
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -070066 struct regmap *regmap;
Josh Cartwright5a418552014-04-03 14:50:13 -070067 bool allow_set_time;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070068 int rtc_alarm_irq;
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -070069 const struct pm8xxx_rtc_regs *regs;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070070 struct device *rtc_dev;
71 spinlock_t ctrl_reg_lock;
72};
73
74/*
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070075 * Steps to write the RTC registers.
76 * 1. Disable alarm if enabled.
Mohit Aggarwal83220bf2018-03-05 14:35:58 +053077 * 2. Disable rtc if enabled.
78 * 3. Write 0x00 to LSB.
79 * 4. Write Byte[1], Byte[2], Byte[3] then Byte[0].
80 * 5. Enable rtc if disabled in step 2.
81 * 6. Enable alarm if disabled in step 1.
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070082 */
83static int pm8xxx_rtc_set_time(struct device *dev, struct rtc_time *tm)
84{
85 int rc, i;
86 unsigned long secs, irq_flags;
Mohit Aggarwal83220bf2018-03-05 14:35:58 +053087 u8 value[NUM_8_BIT_RTC_REGS], alarm_enabled = 0, rtc_disabled = 0;
88 unsigned int ctrl_reg, rtc_ctrl_reg;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070089 struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -070090 const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070091
Josh Cartwright5a418552014-04-03 14:50:13 -070092 if (!rtc_dd->allow_set_time)
93 return -EACCES;
94
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070095 rtc_tm_to_time(tm, &secs);
96
Mohit Aggarwal83220bf2018-03-05 14:35:58 +053097 dev_dbg(dev, "Seconds value to be written to RTC = %lu\n", secs);
98
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -070099 for (i = 0; i < NUM_8_BIT_RTC_REGS; i++) {
100 value[i] = secs & 0xFF;
101 secs >>= 8;
102 }
103
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700104 spin_lock_irqsave(&rtc_dd->ctrl_reg_lock, irq_flags);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700105
Mohit Aggarwal83220bf2018-03-05 14:35:58 +0530106 rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl, &ctrl_reg);
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700107 if (rc)
108 goto rtc_rw_fail;
109
110 if (ctrl_reg & regs->alarm_en) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700111 alarm_enabled = 1;
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700112 ctrl_reg &= ~regs->alarm_en;
Mohit Aggarwal83220bf2018-03-05 14:35:58 +0530113 rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
114 if (rc) {
115 dev_err(dev, "Write to RTC Alarm control register failed\n");
116 goto rtc_rw_fail;
117 }
118 }
119
120 /* Disable RTC H/w before writing on RTC register */
121 rc = regmap_read(rtc_dd->regmap, regs->ctrl, &rtc_ctrl_reg);
122 if (rc)
123 goto rtc_rw_fail;
124
125 if (rtc_ctrl_reg & PM8xxx_RTC_ENABLE) {
126 rtc_disabled = 1;
127 rtc_ctrl_reg &= ~PM8xxx_RTC_ENABLE;
128 rc = regmap_write(rtc_dd->regmap, regs->ctrl, rtc_ctrl_reg);
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700129 if (rc) {
Josh Cartwright5bed8112014-04-03 14:50:10 -0700130 dev_err(dev, "Write to RTC control register failed\n");
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700131 goto rtc_rw_fail;
132 }
Josh Cartwright5bed8112014-04-03 14:50:10 -0700133 }
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700134
135 /* Write 0 to Byte[0] */
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700136 rc = regmap_write(rtc_dd->regmap, regs->write, 0);
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700137 if (rc) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700138 dev_err(dev, "Write to RTC write data register failed\n");
139 goto rtc_rw_fail;
140 }
141
142 /* Write Byte[1], Byte[2], Byte[3] */
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700143 rc = regmap_bulk_write(rtc_dd->regmap, regs->write + 1,
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700144 &value[1], sizeof(value) - 1);
145 if (rc) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700146 dev_err(dev, "Write to RTC write data register failed\n");
147 goto rtc_rw_fail;
148 }
149
150 /* Write Byte[0] */
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700151 rc = regmap_write(rtc_dd->regmap, regs->write, value[0]);
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700152 if (rc) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700153 dev_err(dev, "Write to RTC write data register failed\n");
154 goto rtc_rw_fail;
155 }
156
Mohit Aggarwal83220bf2018-03-05 14:35:58 +0530157 /* Enable RTC H/w after writing on RTC register */
158 if (rtc_disabled) {
159 rtc_ctrl_reg |= PM8xxx_RTC_ENABLE;
160 rc = regmap_write(rtc_dd->regmap, regs->ctrl, rtc_ctrl_reg);
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700161 if (rc) {
Josh Cartwright5bed8112014-04-03 14:50:10 -0700162 dev_err(dev, "Write to RTC control register failed\n");
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700163 goto rtc_rw_fail;
164 }
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700165 }
166
Mohit Aggarwal83220bf2018-03-05 14:35:58 +0530167 if (alarm_enabled) {
168 ctrl_reg |= regs->alarm_en;
169 rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
170 if (rc) {
171 dev_err(dev, "Write to RTC Alarm control register failed\n");
172 goto rtc_rw_fail;
173 }
174 }
175
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700176rtc_rw_fail:
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700177 spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700178
179 return rc;
180}
181
182static int pm8xxx_rtc_read_time(struct device *dev, struct rtc_time *tm)
183{
184 int rc;
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700185 u8 value[NUM_8_BIT_RTC_REGS];
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700186 unsigned long secs;
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700187 unsigned int reg;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700188 struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700189 const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700190
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700191 rc = regmap_bulk_read(rtc_dd->regmap, regs->read, value, sizeof(value));
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700192 if (rc) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700193 dev_err(dev, "RTC read data register failed\n");
194 return rc;
195 }
196
197 /*
198 * Read the LSB again and check if there has been a carry over.
199 * If there is, redo the read operation.
200 */
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700201 rc = regmap_read(rtc_dd->regmap, regs->read, &reg);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700202 if (rc < 0) {
203 dev_err(dev, "RTC read data register failed\n");
204 return rc;
205 }
206
207 if (unlikely(reg < value[0])) {
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700208 rc = regmap_bulk_read(rtc_dd->regmap, regs->read,
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700209 value, sizeof(value));
210 if (rc) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700211 dev_err(dev, "RTC read data register failed\n");
212 return rc;
213 }
214 }
215
216 secs = value[0] | (value[1] << 8) | (value[2] << 16) | (value[3] << 24);
217
218 rtc_time_to_tm(secs, tm);
219
Andy Shevchenko4f5ef6e2018-12-04 23:23:20 +0200220 dev_dbg(dev, "secs = %lu, h:m:s == %ptRt, y-m-d = %ptRdr\n", secs, tm, tm);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700221
222 return 0;
223}
224
225static int pm8xxx_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
226{
227 int rc, i;
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700228 u8 value[NUM_8_BIT_RTC_REGS];
229 unsigned int ctrl_reg;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700230 unsigned long secs, irq_flags;
231 struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700232 const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700233
234 rtc_tm_to_time(&alarm->time, &secs);
235
236 for (i = 0; i < NUM_8_BIT_RTC_REGS; i++) {
237 value[i] = secs & 0xFF;
238 secs >>= 8;
239 }
240
241 spin_lock_irqsave(&rtc_dd->ctrl_reg_lock, irq_flags);
242
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700243 rc = regmap_bulk_write(rtc_dd->regmap, regs->alarm_rw, value,
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700244 sizeof(value));
245 if (rc) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700246 dev_err(dev, "Write to RTC ALARM register failed\n");
247 goto rtc_rw_fail;
248 }
249
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700250 rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl, &ctrl_reg);
251 if (rc)
252 goto rtc_rw_fail;
Josh Cartwright5bed8112014-04-03 14:50:10 -0700253
254 if (alarm->enabled)
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700255 ctrl_reg |= regs->alarm_en;
Josh Cartwright5bed8112014-04-03 14:50:10 -0700256 else
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700257 ctrl_reg &= ~regs->alarm_en;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700258
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700259 rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700260 if (rc) {
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700261 dev_err(dev, "Write to RTC alarm control register failed\n");
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700262 goto rtc_rw_fail;
263 }
264
Andy Shevchenko4f5ef6e2018-12-04 23:23:20 +0200265 dev_dbg(dev, "Alarm Set for h:m:s=%ptRt, y-m-d=%ptRdr\n",
266 &alarm->time, &alarm->time);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700267rtc_rw_fail:
268 spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
269 return rc;
270}
271
272static int pm8xxx_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
273{
274 int rc;
275 u8 value[NUM_8_BIT_RTC_REGS];
276 unsigned long secs;
277 struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700278 const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700279
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700280 rc = regmap_bulk_read(rtc_dd->regmap, regs->alarm_rw, value,
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700281 sizeof(value));
282 if (rc) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700283 dev_err(dev, "RTC alarm time read failed\n");
284 return rc;
285 }
286
287 secs = value[0] | (value[1] << 8) | (value[2] << 16) | (value[3] << 24);
288
289 rtc_time_to_tm(secs, &alarm->time);
290
291 rc = rtc_valid_tm(&alarm->time);
292 if (rc < 0) {
293 dev_err(dev, "Invalid alarm time read from RTC\n");
294 return rc;
295 }
296
Andy Shevchenko4f5ef6e2018-12-04 23:23:20 +0200297 dev_dbg(dev, "Alarm set for - h:m:s=%ptRt, y-m-d=%ptRdr\n",
298 &alarm->time, &alarm->time);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700299
300 return 0;
301}
302
303static int pm8xxx_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
304{
305 int rc;
306 unsigned long irq_flags;
307 struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700308 const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
309 unsigned int ctrl_reg;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700310
311 spin_lock_irqsave(&rtc_dd->ctrl_reg_lock, irq_flags);
Josh Cartwright5bed8112014-04-03 14:50:10 -0700312
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700313 rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl, &ctrl_reg);
314 if (rc)
315 goto rtc_rw_fail;
Josh Cartwright5bed8112014-04-03 14:50:10 -0700316
317 if (enable)
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700318 ctrl_reg |= regs->alarm_en;
Josh Cartwright5bed8112014-04-03 14:50:10 -0700319 else
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700320 ctrl_reg &= ~regs->alarm_en;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700321
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700322 rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700323 if (rc) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700324 dev_err(dev, "Write to RTC control register failed\n");
325 goto rtc_rw_fail;
326 }
327
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700328rtc_rw_fail:
329 spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
330 return rc;
331}
332
Josh Cartwright5a418552014-04-03 14:50:13 -0700333static const struct rtc_class_ops pm8xxx_rtc_ops = {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700334 .read_time = pm8xxx_rtc_read_time,
Josh Cartwright5a418552014-04-03 14:50:13 -0700335 .set_time = pm8xxx_rtc_set_time,
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700336 .set_alarm = pm8xxx_rtc_set_alarm,
337 .read_alarm = pm8xxx_rtc_read_alarm,
338 .alarm_irq_enable = pm8xxx_rtc_alarm_irq_enable,
339};
340
341static irqreturn_t pm8xxx_alarm_trigger(int irq, void *dev_id)
342{
343 struct pm8xxx_rtc *rtc_dd = dev_id;
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700344 const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700345 unsigned int ctrl_reg;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700346 int rc;
347 unsigned long irq_flags;
348
349 rtc_update_irq(rtc_dd->rtc, 1, RTC_IRQF | RTC_AF);
350
351 spin_lock_irqsave(&rtc_dd->ctrl_reg_lock, irq_flags);
352
353 /* Clear the alarm enable bit */
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700354 rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl, &ctrl_reg);
355 if (rc) {
356 spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
357 goto rtc_alarm_handled;
358 }
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700359
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700360 ctrl_reg &= ~regs->alarm_en;
361
362 rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl, ctrl_reg);
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700363 if (rc) {
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700364 spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
Josh Cartwright5bed8112014-04-03 14:50:10 -0700365 dev_err(rtc_dd->rtc_dev,
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700366 "Write to alarm control register failed\n");
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700367 goto rtc_alarm_handled;
368 }
369
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700370 spin_unlock_irqrestore(&rtc_dd->ctrl_reg_lock, irq_flags);
371
372 /* Clear RTC alarm register */
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700373 rc = regmap_read(rtc_dd->regmap, regs->alarm_ctrl2, &ctrl_reg);
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700374 if (rc) {
Josh Cartwright5bed8112014-04-03 14:50:10 -0700375 dev_err(rtc_dd->rtc_dev,
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700376 "RTC Alarm control2 register read failed\n");
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700377 goto rtc_alarm_handled;
378 }
379
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700380 ctrl_reg |= PM8xxx_RTC_ALARM_CLEAR;
381 rc = regmap_write(rtc_dd->regmap, regs->alarm_ctrl2, ctrl_reg);
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700382 if (rc)
Josh Cartwright5bed8112014-04-03 14:50:10 -0700383 dev_err(rtc_dd->rtc_dev,
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700384 "Write to RTC Alarm control2 register failed\n");
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700385
386rtc_alarm_handled:
387 return IRQ_HANDLED;
388}
389
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700390static int pm8xxx_rtc_enable(struct pm8xxx_rtc *rtc_dd)
391{
392 const struct pm8xxx_rtc_regs *regs = rtc_dd->regs;
393 unsigned int ctrl_reg;
394 int rc;
395
396 /* Check if the RTC is on, else turn it on */
397 rc = regmap_read(rtc_dd->regmap, regs->ctrl, &ctrl_reg);
398 if (rc)
399 return rc;
400
401 if (!(ctrl_reg & PM8xxx_RTC_ENABLE)) {
402 ctrl_reg |= PM8xxx_RTC_ENABLE;
403 rc = regmap_write(rtc_dd->regmap, regs->ctrl, ctrl_reg);
404 if (rc)
405 return rc;
406 }
407
408 return 0;
409}
410
411static const struct pm8xxx_rtc_regs pm8921_regs = {
412 .ctrl = 0x11d,
413 .write = 0x11f,
414 .read = 0x123,
415 .alarm_rw = 0x127,
416 .alarm_ctrl = 0x11d,
417 .alarm_ctrl2 = 0x11e,
418 .alarm_en = BIT(1),
419};
420
421static const struct pm8xxx_rtc_regs pm8058_regs = {
422 .ctrl = 0x1e8,
423 .write = 0x1ea,
424 .read = 0x1ee,
425 .alarm_rw = 0x1f2,
426 .alarm_ctrl = 0x1e8,
427 .alarm_ctrl2 = 0x1e9,
428 .alarm_en = BIT(1),
429};
430
431static const struct pm8xxx_rtc_regs pm8941_regs = {
432 .ctrl = 0x6046,
433 .write = 0x6040,
434 .read = 0x6048,
435 .alarm_rw = 0x6140,
436 .alarm_ctrl = 0x6146,
437 .alarm_ctrl2 = 0x6148,
438 .alarm_en = BIT(7),
439};
440
Josh Cartwright5a418552014-04-03 14:50:13 -0700441/*
442 * Hardcoded RTC bases until IORESOURCE_REG mapping is figured out
443 */
444static const struct of_device_id pm8xxx_id_table[] = {
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700445 { .compatible = "qcom,pm8921-rtc", .data = &pm8921_regs },
Neil Armstrong08655bc2016-08-11 15:16:44 +0200446 { .compatible = "qcom,pm8018-rtc", .data = &pm8921_regs },
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700447 { .compatible = "qcom,pm8058-rtc", .data = &pm8058_regs },
448 { .compatible = "qcom,pm8941-rtc", .data = &pm8941_regs },
Josh Cartwright5a418552014-04-03 14:50:13 -0700449 { },
450};
451MODULE_DEVICE_TABLE(of, pm8xxx_id_table);
452
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -0800453static int pm8xxx_rtc_probe(struct platform_device *pdev)
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700454{
455 int rc;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700456 struct pm8xxx_rtc *rtc_dd;
Josh Cartwright5a418552014-04-03 14:50:13 -0700457 const struct of_device_id *match;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700458
Josh Cartwright5a418552014-04-03 14:50:13 -0700459 match = of_match_node(pm8xxx_id_table, pdev->dev.of_node);
460 if (!match)
461 return -ENXIO;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700462
Jingoo Hanc4172992013-07-03 15:07:09 -0700463 rtc_dd = devm_kzalloc(&pdev->dev, sizeof(*rtc_dd), GFP_KERNEL);
Jingoo Han49ae4252014-04-03 14:49:43 -0700464 if (rtc_dd == NULL)
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700465 return -ENOMEM;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700466
467 /* Initialise spinlock to protect RTC control register */
468 spin_lock_init(&rtc_dd->ctrl_reg_lock);
469
Josh Cartwright5d7dc4c2014-04-03 14:50:11 -0700470 rtc_dd->regmap = dev_get_regmap(pdev->dev.parent, NULL);
471 if (!rtc_dd->regmap) {
472 dev_err(&pdev->dev, "Parent regmap unavailable.\n");
473 return -ENXIO;
474 }
475
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700476 rtc_dd->rtc_alarm_irq = platform_get_irq(pdev, 0);
477 if (rtc_dd->rtc_alarm_irq < 0) {
478 dev_err(&pdev->dev, "Alarm IRQ resource absent!\n");
Jingoo Hanc4172992013-07-03 15:07:09 -0700479 return -ENXIO;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700480 }
481
Josh Cartwright5a418552014-04-03 14:50:13 -0700482 rtc_dd->allow_set_time = of_property_read_bool(pdev->dev.of_node,
483 "allow-set-time");
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700484
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700485 rtc_dd->regs = match->data;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700486 rtc_dd->rtc_dev = &pdev->dev;
487
Stanimir Varbanovc8d523a2014-10-29 14:50:33 -0700488 rc = pm8xxx_rtc_enable(rtc_dd);
489 if (rc)
Jingoo Hanc4172992013-07-03 15:07:09 -0700490 return rc;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700491
492 platform_set_drvdata(pdev, rtc_dd);
493
Josh Cartwrightfda99092014-04-03 14:50:14 -0700494 device_init_wakeup(&pdev->dev, 1);
495
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700496 /* Register the RTC device */
Jingoo Hanc4172992013-07-03 15:07:09 -0700497 rtc_dd->rtc = devm_rtc_device_register(&pdev->dev, "pm8xxx_rtc",
Josh Cartwright5bed8112014-04-03 14:50:10 -0700498 &pm8xxx_rtc_ops, THIS_MODULE);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700499 if (IS_ERR(rtc_dd->rtc)) {
500 dev_err(&pdev->dev, "%s: RTC registration failed (%ld)\n",
Josh Cartwright5bed8112014-04-03 14:50:10 -0700501 __func__, PTR_ERR(rtc_dd->rtc));
Jingoo Hanc4172992013-07-03 15:07:09 -0700502 return PTR_ERR(rtc_dd->rtc);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700503 }
504
505 /* Request the alarm IRQ */
Josh Cartwrightbffcbc02014-04-03 14:50:12 -0700506 rc = devm_request_any_context_irq(&pdev->dev, rtc_dd->rtc_alarm_irq,
507 pm8xxx_alarm_trigger,
508 IRQF_TRIGGER_RISING,
509 "pm8xxx_rtc_alarm", rtc_dd);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700510 if (rc < 0) {
511 dev_err(&pdev->dev, "Request IRQ failed (%d)\n", rc);
Jingoo Hanc4172992013-07-03 15:07:09 -0700512 return rc;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700513 }
514
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700515 dev_dbg(&pdev->dev, "Probe success !!\n");
516
517 return 0;
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700518}
519
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700520#ifdef CONFIG_PM_SLEEP
521static int pm8xxx_rtc_resume(struct device *dev)
522{
523 struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
524
525 if (device_may_wakeup(dev))
526 disable_irq_wake(rtc_dd->rtc_alarm_irq);
527
528 return 0;
529}
530
531static int pm8xxx_rtc_suspend(struct device *dev)
532{
533 struct pm8xxx_rtc *rtc_dd = dev_get_drvdata(dev);
534
535 if (device_may_wakeup(dev))
536 enable_irq_wake(rtc_dd->rtc_alarm_irq);
537
538 return 0;
539}
540#endif
541
Josh Cartwright5bed8112014-04-03 14:50:10 -0700542static SIMPLE_DEV_PM_OPS(pm8xxx_rtc_pm_ops,
543 pm8xxx_rtc_suspend,
544 pm8xxx_rtc_resume);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700545
546static struct platform_driver pm8xxx_rtc_driver = {
547 .probe = pm8xxx_rtc_probe,
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700548 .driver = {
Josh Cartwright5a418552014-04-03 14:50:13 -0700549 .name = "rtc-pm8xxx",
Josh Cartwright5a418552014-04-03 14:50:13 -0700550 .pm = &pm8xxx_rtc_pm_ops,
551 .of_match_table = pm8xxx_id_table,
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700552 },
553};
554
Axel Lin0c4eae62012-01-10 15:10:48 -0800555module_platform_driver(pm8xxx_rtc_driver);
Anirudh Ghayal9a9a54a2011-07-25 17:13:33 -0700556
557MODULE_ALIAS("platform:rtc-pm8xxx");
558MODULE_DESCRIPTION("PMIC8xxx RTC driver");
559MODULE_LICENSE("GPL v2");
560MODULE_AUTHOR("Anirudh Ghayal <aghayal@codeaurora.org>");