Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2008 Maarten Maathuis. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining |
| 6 | * a copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sublicense, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the |
| 14 | * next paragraph) shall be included in all copies or substantial |
| 15 | * portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 18 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 19 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. |
| 20 | * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE |
| 21 | * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION |
| 22 | * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION |
| 23 | * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 24 | * |
| 25 | */ |
| 26 | |
| 27 | #include "drmP.h" |
| 28 | #include "drm_mode.h" |
| 29 | #include "drm_crtc_helper.h" |
| 30 | |
| 31 | #define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO) |
| 32 | #include "nouveau_reg.h" |
| 33 | #include "nouveau_drv.h" |
| 34 | #include "nouveau_hw.h" |
| 35 | #include "nouveau_encoder.h" |
| 36 | #include "nouveau_crtc.h" |
| 37 | #include "nouveau_fb.h" |
| 38 | #include "nouveau_connector.h" |
| 39 | #include "nv50_display.h" |
| 40 | |
| 41 | static void |
| 42 | nv50_crtc_lut_load(struct drm_crtc *crtc) |
| 43 | { |
| 44 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 45 | void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo); |
| 46 | int i; |
| 47 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 48 | NV_DEBUG_KMS(crtc->dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 49 | |
| 50 | for (i = 0; i < 256; i++) { |
| 51 | writew(nv_crtc->lut.r[i] >> 2, lut + 8*i + 0); |
| 52 | writew(nv_crtc->lut.g[i] >> 2, lut + 8*i + 2); |
| 53 | writew(nv_crtc->lut.b[i] >> 2, lut + 8*i + 4); |
| 54 | } |
| 55 | |
| 56 | if (nv_crtc->lut.depth == 30) { |
| 57 | writew(nv_crtc->lut.r[i - 1] >> 2, lut + 8*i + 0); |
| 58 | writew(nv_crtc->lut.g[i - 1] >> 2, lut + 8*i + 2); |
| 59 | writew(nv_crtc->lut.b[i - 1] >> 2, lut + 8*i + 4); |
| 60 | } |
| 61 | } |
| 62 | |
| 63 | int |
| 64 | nv50_crtc_blank(struct nouveau_crtc *nv_crtc, bool blanked) |
| 65 | { |
| 66 | struct drm_device *dev = nv_crtc->base.dev; |
| 67 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 68 | struct nouveau_channel *evo = dev_priv->evo; |
| 69 | int index = nv_crtc->index, ret; |
| 70 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 71 | NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index); |
| 72 | NV_DEBUG_KMS(dev, "%s\n", blanked ? "blanked" : "unblanked"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 73 | |
| 74 | if (blanked) { |
| 75 | nv_crtc->cursor.hide(nv_crtc, false); |
| 76 | |
| 77 | ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 7 : 5); |
| 78 | if (ret) { |
| 79 | NV_ERROR(dev, "no space while blanking crtc\n"); |
| 80 | return ret; |
| 81 | } |
| 82 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2); |
| 83 | OUT_RING(evo, NV50_EVO_CRTC_CLUT_MODE_BLANK); |
| 84 | OUT_RING(evo, 0); |
| 85 | if (dev_priv->chipset != 0x50) { |
| 86 | BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1); |
| 87 | OUT_RING(evo, NV84_EVO_CRTC_CLUT_DMA_HANDLE_NONE); |
| 88 | } |
| 89 | |
| 90 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1); |
| 91 | OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE); |
| 92 | } else { |
| 93 | if (nv_crtc->cursor.visible) |
| 94 | nv_crtc->cursor.show(nv_crtc, false); |
| 95 | else |
| 96 | nv_crtc->cursor.hide(nv_crtc, false); |
| 97 | |
| 98 | ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 10 : 8); |
| 99 | if (ret) { |
| 100 | NV_ERROR(dev, "no space while unblanking crtc\n"); |
| 101 | return ret; |
| 102 | } |
| 103 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2); |
| 104 | OUT_RING(evo, nv_crtc->lut.depth == 8 ? |
| 105 | NV50_EVO_CRTC_CLUT_MODE_OFF : |
| 106 | NV50_EVO_CRTC_CLUT_MODE_ON); |
| 107 | OUT_RING(evo, (nv_crtc->lut.nvbo->bo.mem.mm_node->start << |
| 108 | PAGE_SHIFT) >> 8); |
| 109 | if (dev_priv->chipset != 0x50) { |
| 110 | BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1); |
| 111 | OUT_RING(evo, NvEvoVRAM); |
| 112 | } |
| 113 | |
| 114 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_OFFSET), 2); |
| 115 | OUT_RING(evo, nv_crtc->fb.offset >> 8); |
| 116 | OUT_RING(evo, 0); |
| 117 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1); |
| 118 | if (dev_priv->chipset != 0x50) |
| 119 | if (nv_crtc->fb.tile_flags == 0x7a00) |
| 120 | OUT_RING(evo, NvEvoFB32); |
| 121 | else |
| 122 | if (nv_crtc->fb.tile_flags == 0x7000) |
| 123 | OUT_RING(evo, NvEvoFB16); |
| 124 | else |
| 125 | OUT_RING(evo, NvEvoVRAM); |
| 126 | else |
| 127 | OUT_RING(evo, NvEvoVRAM); |
| 128 | } |
| 129 | |
| 130 | nv_crtc->fb.blanked = blanked; |
| 131 | return 0; |
| 132 | } |
| 133 | |
| 134 | static int |
| 135 | nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool on, bool update) |
| 136 | { |
| 137 | struct drm_device *dev = nv_crtc->base.dev; |
| 138 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 139 | struct nouveau_channel *evo = dev_priv->evo; |
| 140 | int ret; |
| 141 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 142 | NV_DEBUG_KMS(dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 143 | |
| 144 | ret = RING_SPACE(evo, 2 + (update ? 2 : 0)); |
| 145 | if (ret) { |
| 146 | NV_ERROR(dev, "no space while setting dither\n"); |
| 147 | return ret; |
| 148 | } |
| 149 | |
| 150 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DITHER_CTRL), 1); |
| 151 | if (on) |
| 152 | OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_ON); |
| 153 | else |
| 154 | OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_OFF); |
| 155 | |
| 156 | if (update) { |
| 157 | BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1); |
| 158 | OUT_RING(evo, 0); |
| 159 | FIRE_RING(evo); |
| 160 | } |
| 161 | |
| 162 | return 0; |
| 163 | } |
| 164 | |
| 165 | struct nouveau_connector * |
| 166 | nouveau_crtc_connector_get(struct nouveau_crtc *nv_crtc) |
| 167 | { |
| 168 | struct drm_device *dev = nv_crtc->base.dev; |
| 169 | struct drm_connector *connector; |
| 170 | struct drm_crtc *crtc = to_drm_crtc(nv_crtc); |
| 171 | |
| 172 | /* The safest approach is to find an encoder with the right crtc, that |
| 173 | * is also linked to a connector. */ |
| 174 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 175 | if (connector->encoder) |
| 176 | if (connector->encoder->crtc == crtc) |
| 177 | return nouveau_connector(connector); |
| 178 | } |
| 179 | |
| 180 | return NULL; |
| 181 | } |
| 182 | |
| 183 | static int |
| 184 | nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, int scaling_mode, bool update) |
| 185 | { |
| 186 | struct nouveau_connector *nv_connector = |
| 187 | nouveau_crtc_connector_get(nv_crtc); |
| 188 | struct drm_device *dev = nv_crtc->base.dev; |
| 189 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 190 | struct nouveau_channel *evo = dev_priv->evo; |
| 191 | struct drm_display_mode *native_mode = NULL; |
| 192 | struct drm_display_mode *mode = &nv_crtc->base.mode; |
| 193 | uint32_t outX, outY, horiz, vert; |
| 194 | int ret; |
| 195 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 196 | NV_DEBUG_KMS(dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 197 | |
| 198 | switch (scaling_mode) { |
| 199 | case DRM_MODE_SCALE_NONE: |
| 200 | break; |
| 201 | default: |
| 202 | if (!nv_connector || !nv_connector->native_mode) { |
| 203 | NV_ERROR(dev, "No native mode, forcing panel scaling\n"); |
| 204 | scaling_mode = DRM_MODE_SCALE_NONE; |
| 205 | } else { |
| 206 | native_mode = nv_connector->native_mode; |
| 207 | } |
| 208 | break; |
| 209 | } |
| 210 | |
| 211 | switch (scaling_mode) { |
| 212 | case DRM_MODE_SCALE_ASPECT: |
| 213 | horiz = (native_mode->hdisplay << 19) / mode->hdisplay; |
| 214 | vert = (native_mode->vdisplay << 19) / mode->vdisplay; |
| 215 | |
| 216 | if (vert > horiz) { |
| 217 | outX = (mode->hdisplay * horiz) >> 19; |
| 218 | outY = (mode->vdisplay * horiz) >> 19; |
| 219 | } else { |
| 220 | outX = (mode->hdisplay * vert) >> 19; |
| 221 | outY = (mode->vdisplay * vert) >> 19; |
| 222 | } |
| 223 | break; |
| 224 | case DRM_MODE_SCALE_FULLSCREEN: |
| 225 | outX = native_mode->hdisplay; |
| 226 | outY = native_mode->vdisplay; |
| 227 | break; |
| 228 | case DRM_MODE_SCALE_CENTER: |
| 229 | case DRM_MODE_SCALE_NONE: |
| 230 | default: |
| 231 | outX = mode->hdisplay; |
| 232 | outY = mode->vdisplay; |
| 233 | break; |
| 234 | } |
| 235 | |
| 236 | ret = RING_SPACE(evo, update ? 7 : 5); |
| 237 | if (ret) |
| 238 | return ret; |
| 239 | |
| 240 | /* Got a better name for SCALER_ACTIVE? */ |
| 241 | /* One day i've got to really figure out why this is needed. */ |
| 242 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CTRL), 1); |
| 243 | if ((mode->flags & DRM_MODE_FLAG_DBLSCAN) || |
| 244 | (mode->flags & DRM_MODE_FLAG_INTERLACE) || |
| 245 | mode->hdisplay != outX || mode->vdisplay != outY) { |
| 246 | OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_ACTIVE); |
| 247 | } else { |
| 248 | OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_INACTIVE); |
| 249 | } |
| 250 | |
| 251 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_RES1), 2); |
| 252 | OUT_RING(evo, outY << 16 | outX); |
| 253 | OUT_RING(evo, outY << 16 | outX); |
| 254 | |
| 255 | if (update) { |
| 256 | BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1); |
| 257 | OUT_RING(evo, 0); |
| 258 | FIRE_RING(evo); |
| 259 | } |
| 260 | |
| 261 | return 0; |
| 262 | } |
| 263 | |
| 264 | int |
| 265 | nv50_crtc_set_clock(struct drm_device *dev, int head, int pclk) |
| 266 | { |
| 267 | uint32_t pll_reg = NV50_PDISPLAY_CRTC_CLK_CTRL1(head); |
| 268 | struct nouveau_pll_vals pll; |
| 269 | struct pll_lims limits; |
| 270 | uint32_t reg1, reg2; |
| 271 | int ret; |
| 272 | |
| 273 | ret = get_pll_limits(dev, pll_reg, &limits); |
| 274 | if (ret) |
| 275 | return ret; |
| 276 | |
| 277 | ret = nouveau_calc_pll_mnp(dev, &limits, pclk, &pll); |
| 278 | if (ret <= 0) |
| 279 | return ret; |
| 280 | |
| 281 | if (limits.vco2.maxfreq) { |
| 282 | reg1 = nv_rd32(dev, pll_reg + 4) & 0xff00ff00; |
| 283 | reg2 = nv_rd32(dev, pll_reg + 8) & 0x8000ff00; |
| 284 | nv_wr32(dev, pll_reg, 0x10000611); |
| 285 | nv_wr32(dev, pll_reg + 4, reg1 | (pll.M1 << 16) | pll.N1); |
| 286 | nv_wr32(dev, pll_reg + 8, |
| 287 | reg2 | (pll.log2P << 28) | (pll.M2 << 16) | pll.N2); |
| 288 | } else { |
| 289 | reg1 = nv_rd32(dev, pll_reg + 4) & 0xffc00000; |
| 290 | nv_wr32(dev, pll_reg, 0x50000610); |
| 291 | nv_wr32(dev, pll_reg + 4, reg1 | |
| 292 | (pll.log2P << 16) | (pll.M1 << 8) | pll.N1); |
| 293 | } |
| 294 | |
| 295 | return 0; |
| 296 | } |
| 297 | |
| 298 | static void |
| 299 | nv50_crtc_destroy(struct drm_crtc *crtc) |
| 300 | { |
| 301 | struct drm_device *dev = crtc->dev; |
| 302 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 303 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 304 | NV_DEBUG_KMS(dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 305 | |
| 306 | if (!crtc) |
| 307 | return; |
| 308 | |
| 309 | drm_crtc_cleanup(&nv_crtc->base); |
| 310 | |
| 311 | nv50_cursor_fini(nv_crtc); |
| 312 | |
| 313 | nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo); |
| 314 | nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo); |
| 315 | kfree(nv_crtc->mode); |
| 316 | kfree(nv_crtc); |
| 317 | } |
| 318 | |
| 319 | int |
| 320 | nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv, |
| 321 | uint32_t buffer_handle, uint32_t width, uint32_t height) |
| 322 | { |
| 323 | struct drm_device *dev = crtc->dev; |
| 324 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 325 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 326 | struct nouveau_bo *cursor = NULL; |
| 327 | struct drm_gem_object *gem; |
| 328 | int ret = 0, i; |
| 329 | |
| 330 | if (width != 64 || height != 64) |
| 331 | return -EINVAL; |
| 332 | |
| 333 | if (!buffer_handle) { |
| 334 | nv_crtc->cursor.hide(nv_crtc, true); |
| 335 | return 0; |
| 336 | } |
| 337 | |
| 338 | gem = drm_gem_object_lookup(dev, file_priv, buffer_handle); |
| 339 | if (!gem) |
| 340 | return -EINVAL; |
| 341 | cursor = nouveau_gem_object(gem); |
| 342 | |
| 343 | ret = nouveau_bo_map(cursor); |
| 344 | if (ret) |
| 345 | goto out; |
| 346 | |
| 347 | /* The simple will do for now. */ |
| 348 | for (i = 0; i < 64 * 64; i++) |
| 349 | nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, nouveau_bo_rd32(cursor, i)); |
| 350 | |
| 351 | nouveau_bo_unmap(cursor); |
| 352 | |
| 353 | nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.nvbo->bo.offset - |
| 354 | dev_priv->vm_vram_base); |
| 355 | nv_crtc->cursor.show(nv_crtc, true); |
| 356 | |
| 357 | out: |
| 358 | mutex_lock(&dev->struct_mutex); |
| 359 | drm_gem_object_unreference(gem); |
| 360 | mutex_unlock(&dev->struct_mutex); |
| 361 | return ret; |
| 362 | } |
| 363 | |
| 364 | int |
| 365 | nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) |
| 366 | { |
| 367 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 368 | |
| 369 | nv_crtc->cursor.set_pos(nv_crtc, x, y); |
| 370 | return 0; |
| 371 | } |
| 372 | |
| 373 | static void |
| 374 | nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b, |
| 375 | uint32_t size) |
| 376 | { |
| 377 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 378 | int i; |
| 379 | |
| 380 | if (size != 256) |
| 381 | return; |
| 382 | |
| 383 | for (i = 0; i < 256; i++) { |
| 384 | nv_crtc->lut.r[i] = r[i]; |
| 385 | nv_crtc->lut.g[i] = g[i]; |
| 386 | nv_crtc->lut.b[i] = b[i]; |
| 387 | } |
| 388 | |
| 389 | /* We need to know the depth before we upload, but it's possible to |
| 390 | * get called before a framebuffer is bound. If this is the case, |
| 391 | * mark the lut values as dirty by setting depth==0, and it'll be |
| 392 | * uploaded on the first mode_set_base() |
| 393 | */ |
| 394 | if (!nv_crtc->base.fb) { |
| 395 | nv_crtc->lut.depth = 0; |
| 396 | return; |
| 397 | } |
| 398 | |
| 399 | nv50_crtc_lut_load(crtc); |
| 400 | } |
| 401 | |
| 402 | static void |
| 403 | nv50_crtc_save(struct drm_crtc *crtc) |
| 404 | { |
| 405 | NV_ERROR(crtc->dev, "!!\n"); |
| 406 | } |
| 407 | |
| 408 | static void |
| 409 | nv50_crtc_restore(struct drm_crtc *crtc) |
| 410 | { |
| 411 | NV_ERROR(crtc->dev, "!!\n"); |
| 412 | } |
| 413 | |
| 414 | static const struct drm_crtc_funcs nv50_crtc_funcs = { |
| 415 | .save = nv50_crtc_save, |
| 416 | .restore = nv50_crtc_restore, |
| 417 | .cursor_set = nv50_crtc_cursor_set, |
| 418 | .cursor_move = nv50_crtc_cursor_move, |
| 419 | .gamma_set = nv50_crtc_gamma_set, |
| 420 | .set_config = drm_crtc_helper_set_config, |
| 421 | .destroy = nv50_crtc_destroy, |
| 422 | }; |
| 423 | |
| 424 | static void |
| 425 | nv50_crtc_dpms(struct drm_crtc *crtc, int mode) |
| 426 | { |
| 427 | } |
| 428 | |
| 429 | static void |
| 430 | nv50_crtc_prepare(struct drm_crtc *crtc) |
| 431 | { |
| 432 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 433 | struct drm_device *dev = crtc->dev; |
| 434 | struct drm_encoder *encoder; |
Ben Skeggs | 58d65b8 | 2010-01-18 08:52:35 +1000 | [diff] [blame^] | 435 | uint32_t dac = 0, sor = 0; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 436 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 437 | NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 438 | |
| 439 | /* Disconnect all unused encoders. */ |
| 440 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 441 | struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder); |
| 442 | |
Ben Skeggs | 58d65b8 | 2010-01-18 08:52:35 +1000 | [diff] [blame^] | 443 | if (!drm_helper_encoder_in_use(encoder)) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 444 | continue; |
| 445 | |
Ben Skeggs | 58d65b8 | 2010-01-18 08:52:35 +1000 | [diff] [blame^] | 446 | if (nv_encoder->dcb->type == OUTPUT_ANALOG || |
| 447 | nv_encoder->dcb->type == OUTPUT_TV) |
| 448 | dac |= (1 << nv_encoder->or); |
| 449 | else |
| 450 | sor |= (1 << nv_encoder->or); |
| 451 | } |
| 452 | |
| 453 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 454 | struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder); |
| 455 | |
| 456 | if (nv_encoder->dcb->type == OUTPUT_ANALOG || |
| 457 | nv_encoder->dcb->type == OUTPUT_TV) { |
| 458 | if (dac & (1 << nv_encoder->or)) |
| 459 | continue; |
| 460 | } else { |
| 461 | if (sor & (1 << nv_encoder->or)) |
| 462 | continue; |
| 463 | } |
| 464 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 465 | nv_encoder->disconnect(nv_encoder); |
| 466 | } |
| 467 | |
| 468 | nv50_crtc_blank(nv_crtc, true); |
| 469 | } |
| 470 | |
| 471 | static void |
| 472 | nv50_crtc_commit(struct drm_crtc *crtc) |
| 473 | { |
| 474 | struct drm_crtc *crtc2; |
| 475 | struct drm_device *dev = crtc->dev; |
| 476 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 477 | struct nouveau_channel *evo = dev_priv->evo; |
| 478 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 479 | int ret; |
| 480 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 481 | NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 482 | |
| 483 | nv50_crtc_blank(nv_crtc, false); |
| 484 | |
| 485 | /* Explicitly blank all unused crtc's. */ |
| 486 | list_for_each_entry(crtc2, &dev->mode_config.crtc_list, head) { |
| 487 | if (!drm_helper_crtc_in_use(crtc2)) |
| 488 | nv50_crtc_blank(nouveau_crtc(crtc2), true); |
| 489 | } |
| 490 | |
| 491 | ret = RING_SPACE(evo, 2); |
| 492 | if (ret) { |
| 493 | NV_ERROR(dev, "no space while committing crtc\n"); |
| 494 | return; |
| 495 | } |
| 496 | BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1); |
| 497 | OUT_RING(evo, 0); |
| 498 | FIRE_RING(evo); |
| 499 | } |
| 500 | |
| 501 | static bool |
| 502 | nv50_crtc_mode_fixup(struct drm_crtc *crtc, struct drm_display_mode *mode, |
| 503 | struct drm_display_mode *adjusted_mode) |
| 504 | { |
| 505 | return true; |
| 506 | } |
| 507 | |
| 508 | static int |
| 509 | nv50_crtc_do_mode_set_base(struct drm_crtc *crtc, int x, int y, |
| 510 | struct drm_framebuffer *old_fb, bool update) |
| 511 | { |
| 512 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 513 | struct drm_device *dev = nv_crtc->base.dev; |
| 514 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 515 | struct nouveau_channel *evo = dev_priv->evo; |
| 516 | struct drm_framebuffer *drm_fb = nv_crtc->base.fb; |
| 517 | struct nouveau_framebuffer *fb = nouveau_framebuffer(drm_fb); |
| 518 | int ret, format; |
| 519 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 520 | NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 521 | |
| 522 | switch (drm_fb->depth) { |
| 523 | case 8: |
| 524 | format = NV50_EVO_CRTC_FB_DEPTH_8; |
| 525 | break; |
| 526 | case 15: |
| 527 | format = NV50_EVO_CRTC_FB_DEPTH_15; |
| 528 | break; |
| 529 | case 16: |
| 530 | format = NV50_EVO_CRTC_FB_DEPTH_16; |
| 531 | break; |
| 532 | case 24: |
| 533 | case 32: |
| 534 | format = NV50_EVO_CRTC_FB_DEPTH_24; |
| 535 | break; |
| 536 | case 30: |
| 537 | format = NV50_EVO_CRTC_FB_DEPTH_30; |
| 538 | break; |
| 539 | default: |
| 540 | NV_ERROR(dev, "unknown depth %d\n", drm_fb->depth); |
| 541 | return -EINVAL; |
| 542 | } |
| 543 | |
| 544 | ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM); |
| 545 | if (ret) |
| 546 | return ret; |
| 547 | |
| 548 | if (old_fb) { |
| 549 | struct nouveau_framebuffer *ofb = nouveau_framebuffer(old_fb); |
| 550 | nouveau_bo_unpin(ofb->nvbo); |
| 551 | } |
| 552 | |
| 553 | nv_crtc->fb.offset = fb->nvbo->bo.offset - dev_priv->vm_vram_base; |
| 554 | nv_crtc->fb.tile_flags = fb->nvbo->tile_flags; |
| 555 | nv_crtc->fb.cpp = drm_fb->bits_per_pixel / 8; |
| 556 | if (!nv_crtc->fb.blanked && dev_priv->chipset != 0x50) { |
| 557 | ret = RING_SPACE(evo, 2); |
| 558 | if (ret) |
| 559 | return ret; |
| 560 | |
| 561 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_DMA), 1); |
| 562 | if (nv_crtc->fb.tile_flags == 0x7a00) |
| 563 | OUT_RING(evo, NvEvoFB32); |
| 564 | else |
| 565 | if (nv_crtc->fb.tile_flags == 0x7000) |
| 566 | OUT_RING(evo, NvEvoFB16); |
| 567 | else |
| 568 | OUT_RING(evo, NvEvoVRAM); |
| 569 | } |
| 570 | |
| 571 | ret = RING_SPACE(evo, 12); |
| 572 | if (ret) |
| 573 | return ret; |
| 574 | |
| 575 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_OFFSET), 5); |
| 576 | OUT_RING(evo, nv_crtc->fb.offset >> 8); |
| 577 | OUT_RING(evo, 0); |
| 578 | OUT_RING(evo, (drm_fb->height << 16) | drm_fb->width); |
| 579 | if (!nv_crtc->fb.tile_flags) { |
| 580 | OUT_RING(evo, drm_fb->pitch | (1 << 20)); |
| 581 | } else { |
| 582 | OUT_RING(evo, ((drm_fb->pitch / 4) << 4) | |
| 583 | fb->nvbo->tile_mode); |
| 584 | } |
| 585 | if (dev_priv->chipset == 0x50) |
| 586 | OUT_RING(evo, (fb->nvbo->tile_flags << 8) | format); |
| 587 | else |
| 588 | OUT_RING(evo, format); |
| 589 | |
| 590 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLUT_MODE), 1); |
| 591 | OUT_RING(evo, fb->base.depth == 8 ? |
| 592 | NV50_EVO_CRTC_CLUT_MODE_OFF : NV50_EVO_CRTC_CLUT_MODE_ON); |
| 593 | |
| 594 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, COLOR_CTRL), 1); |
| 595 | OUT_RING(evo, NV50_EVO_CRTC_COLOR_CTRL_COLOR); |
| 596 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_POS), 1); |
| 597 | OUT_RING(evo, (y << 16) | x); |
| 598 | |
| 599 | if (nv_crtc->lut.depth != fb->base.depth) { |
| 600 | nv_crtc->lut.depth = fb->base.depth; |
| 601 | nv50_crtc_lut_load(crtc); |
| 602 | } |
| 603 | |
| 604 | if (update) { |
| 605 | ret = RING_SPACE(evo, 2); |
| 606 | if (ret) |
| 607 | return ret; |
| 608 | BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1); |
| 609 | OUT_RING(evo, 0); |
| 610 | FIRE_RING(evo); |
| 611 | } |
| 612 | |
| 613 | return 0; |
| 614 | } |
| 615 | |
| 616 | static int |
| 617 | nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *mode, |
| 618 | struct drm_display_mode *adjusted_mode, int x, int y, |
| 619 | struct drm_framebuffer *old_fb) |
| 620 | { |
| 621 | struct drm_device *dev = crtc->dev; |
| 622 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 623 | struct nouveau_channel *evo = dev_priv->evo; |
| 624 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 625 | struct nouveau_connector *nv_connector = NULL; |
| 626 | uint32_t hsync_dur, vsync_dur, hsync_start_to_end, vsync_start_to_end; |
| 627 | uint32_t hunk1, vunk1, vunk2a, vunk2b; |
| 628 | int ret; |
| 629 | |
| 630 | /* Find the connector attached to this CRTC */ |
| 631 | nv_connector = nouveau_crtc_connector_get(nv_crtc); |
| 632 | |
| 633 | *nv_crtc->mode = *adjusted_mode; |
| 634 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 635 | NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 636 | |
| 637 | hsync_dur = adjusted_mode->hsync_end - adjusted_mode->hsync_start; |
| 638 | vsync_dur = adjusted_mode->vsync_end - adjusted_mode->vsync_start; |
| 639 | hsync_start_to_end = adjusted_mode->htotal - adjusted_mode->hsync_start; |
| 640 | vsync_start_to_end = adjusted_mode->vtotal - adjusted_mode->vsync_start; |
| 641 | /* I can't give this a proper name, anyone else can? */ |
| 642 | hunk1 = adjusted_mode->htotal - |
| 643 | adjusted_mode->hsync_start + adjusted_mode->hdisplay; |
| 644 | vunk1 = adjusted_mode->vtotal - |
| 645 | adjusted_mode->vsync_start + adjusted_mode->vdisplay; |
| 646 | /* Another strange value, this time only for interlaced adjusted_modes. */ |
| 647 | vunk2a = 2 * adjusted_mode->vtotal - |
| 648 | adjusted_mode->vsync_start + adjusted_mode->vdisplay; |
| 649 | vunk2b = adjusted_mode->vtotal - |
| 650 | adjusted_mode->vsync_start + adjusted_mode->vtotal; |
| 651 | |
| 652 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) { |
| 653 | vsync_dur /= 2; |
| 654 | vsync_start_to_end /= 2; |
| 655 | vunk1 /= 2; |
| 656 | vunk2a /= 2; |
| 657 | vunk2b /= 2; |
| 658 | /* magic */ |
| 659 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) { |
| 660 | vsync_start_to_end -= 1; |
| 661 | vunk1 -= 1; |
| 662 | vunk2a -= 1; |
| 663 | vunk2b -= 1; |
| 664 | } |
| 665 | } |
| 666 | |
| 667 | ret = RING_SPACE(evo, 17); |
| 668 | if (ret) |
| 669 | return ret; |
| 670 | |
| 671 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLOCK), 2); |
| 672 | OUT_RING(evo, adjusted_mode->clock | 0x800000); |
| 673 | OUT_RING(evo, (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 0); |
| 674 | |
| 675 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DISPLAY_START), 5); |
| 676 | OUT_RING(evo, 0); |
| 677 | OUT_RING(evo, (adjusted_mode->vtotal << 16) | adjusted_mode->htotal); |
| 678 | OUT_RING(evo, (vsync_dur - 1) << 16 | (hsync_dur - 1)); |
| 679 | OUT_RING(evo, (vsync_start_to_end - 1) << 16 | |
| 680 | (hsync_start_to_end - 1)); |
| 681 | OUT_RING(evo, (vunk1 - 1) << 16 | (hunk1 - 1)); |
| 682 | |
| 683 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) { |
| 684 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK0824), 1); |
| 685 | OUT_RING(evo, (vunk2b - 1) << 16 | (vunk2a - 1)); |
| 686 | } else { |
| 687 | OUT_RING(evo, 0); |
| 688 | OUT_RING(evo, 0); |
| 689 | } |
| 690 | |
| 691 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK082C), 1); |
| 692 | OUT_RING(evo, 0); |
| 693 | |
| 694 | /* This is the actual resolution of the mode. */ |
| 695 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, REAL_RES), 1); |
| 696 | OUT_RING(evo, (mode->vdisplay << 16) | mode->hdisplay); |
| 697 | BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CENTER_OFFSET), 1); |
| 698 | OUT_RING(evo, NV50_EVO_CRTC_SCALE_CENTER_OFFSET_VAL(0, 0)); |
| 699 | |
| 700 | nv_crtc->set_dither(nv_crtc, nv_connector->use_dithering, false); |
| 701 | nv_crtc->set_scale(nv_crtc, nv_connector->scaling_mode, false); |
| 702 | |
| 703 | return nv50_crtc_do_mode_set_base(crtc, x, y, old_fb, false); |
| 704 | } |
| 705 | |
| 706 | static int |
| 707 | nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y, |
| 708 | struct drm_framebuffer *old_fb) |
| 709 | { |
| 710 | return nv50_crtc_do_mode_set_base(crtc, x, y, old_fb, true); |
| 711 | } |
| 712 | |
| 713 | static const struct drm_crtc_helper_funcs nv50_crtc_helper_funcs = { |
| 714 | .dpms = nv50_crtc_dpms, |
| 715 | .prepare = nv50_crtc_prepare, |
| 716 | .commit = nv50_crtc_commit, |
| 717 | .mode_fixup = nv50_crtc_mode_fixup, |
| 718 | .mode_set = nv50_crtc_mode_set, |
| 719 | .mode_set_base = nv50_crtc_mode_set_base, |
| 720 | .load_lut = nv50_crtc_lut_load, |
| 721 | }; |
| 722 | |
| 723 | int |
| 724 | nv50_crtc_create(struct drm_device *dev, int index) |
| 725 | { |
| 726 | struct nouveau_crtc *nv_crtc = NULL; |
| 727 | int ret, i; |
| 728 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 729 | NV_DEBUG_KMS(dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 730 | |
| 731 | nv_crtc = kzalloc(sizeof(*nv_crtc), GFP_KERNEL); |
| 732 | if (!nv_crtc) |
| 733 | return -ENOMEM; |
| 734 | |
| 735 | nv_crtc->mode = kzalloc(sizeof(*nv_crtc->mode), GFP_KERNEL); |
| 736 | if (!nv_crtc->mode) { |
| 737 | kfree(nv_crtc); |
| 738 | return -ENOMEM; |
| 739 | } |
| 740 | |
| 741 | /* Default CLUT parameters, will be activated on the hw upon |
| 742 | * first mode set. |
| 743 | */ |
| 744 | for (i = 0; i < 256; i++) { |
| 745 | nv_crtc->lut.r[i] = i << 8; |
| 746 | nv_crtc->lut.g[i] = i << 8; |
| 747 | nv_crtc->lut.b[i] = i << 8; |
| 748 | } |
| 749 | nv_crtc->lut.depth = 0; |
| 750 | |
| 751 | ret = nouveau_bo_new(dev, NULL, 4096, 0x100, TTM_PL_FLAG_VRAM, |
| 752 | 0, 0x0000, false, true, &nv_crtc->lut.nvbo); |
| 753 | if (!ret) { |
| 754 | ret = nouveau_bo_pin(nv_crtc->lut.nvbo, TTM_PL_FLAG_VRAM); |
| 755 | if (!ret) |
| 756 | ret = nouveau_bo_map(nv_crtc->lut.nvbo); |
| 757 | if (ret) |
| 758 | nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo); |
| 759 | } |
| 760 | |
| 761 | if (ret) { |
| 762 | kfree(nv_crtc->mode); |
| 763 | kfree(nv_crtc); |
| 764 | return ret; |
| 765 | } |
| 766 | |
| 767 | nv_crtc->index = index; |
| 768 | |
| 769 | /* set function pointers */ |
| 770 | nv_crtc->set_dither = nv50_crtc_set_dither; |
| 771 | nv_crtc->set_scale = nv50_crtc_set_scale; |
| 772 | |
| 773 | drm_crtc_init(dev, &nv_crtc->base, &nv50_crtc_funcs); |
| 774 | drm_crtc_helper_add(&nv_crtc->base, &nv50_crtc_helper_funcs); |
| 775 | drm_mode_crtc_set_gamma_size(&nv_crtc->base, 256); |
| 776 | |
| 777 | ret = nouveau_bo_new(dev, NULL, 64*64*4, 0x100, TTM_PL_FLAG_VRAM, |
| 778 | 0, 0x0000, false, true, &nv_crtc->cursor.nvbo); |
| 779 | if (!ret) { |
| 780 | ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM); |
| 781 | if (!ret) |
| 782 | ret = nouveau_bo_map(nv_crtc->cursor.nvbo); |
| 783 | if (ret) |
| 784 | nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo); |
| 785 | } |
| 786 | |
| 787 | nv50_cursor_init(nv_crtc); |
| 788 | return 0; |
| 789 | } |