blob: 789013a7829561e77e576fe412476bd750965b16 [file] [log] [blame]
Dinh Nguyen801d2332014-03-26 22:45:10 -05001/* Copyright Altera Corporation (C) 2014. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License, version 2,
5 * as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 * You should have received a copy of the GNU General Public License
13 * along with this program. If not, see <http://www.gnu.org/licenses/>.
14 *
15 * Adopted from dwmac-sti.c
16 */
17
18#include <linux/mfd/syscon.h>
19#include <linux/of.h>
Ley Foon Tanb4834c82014-08-20 14:33:33 +080020#include <linux/of_address.h>
Dinh Nguyen801d2332014-03-26 22:45:10 -050021#include <linux/of_net.h>
22#include <linux/phy.h>
23#include <linux/regmap.h>
Vince Bridgers2d871aa2014-07-28 14:07:58 -050024#include <linux/reset.h>
Dinh Nguyen801d2332014-03-26 22:45:10 -050025#include <linux/stmmac.h>
Andy Shevchenkof10f9fb2014-11-07 16:46:42 +020026
Vince Bridgers2d871aa2014-07-28 14:07:58 -050027#include "stmmac.h"
Andy Shevchenkof10f9fb2014-11-07 16:46:42 +020028#include "stmmac_platform.h"
Dinh Nguyen801d2332014-03-26 22:45:10 -050029
30#define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII 0x0
31#define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII 0x1
32#define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII 0x2
33#define SYSMGR_EMACGRP_CTRL_PHYSEL_WIDTH 2
34#define SYSMGR_EMACGRP_CTRL_PHYSEL_MASK 0x00000003
Phil Reid43569812015-12-14 11:32:02 +080035#define SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK 0x00000010
Dinh Nguyen801d2332014-03-26 22:45:10 -050036
Phil Reid734e00fa2016-04-07 15:55:35 +080037#define SYSMGR_FPGAGRP_MODULE_REG 0x00000028
38#define SYSMGR_FPGAGRP_MODULE_EMAC 0x00000004
39
Ley Foon Tanb4834c82014-08-20 14:33:33 +080040#define EMAC_SPLITTER_CTRL_REG 0x0
41#define EMAC_SPLITTER_CTRL_SPEED_MASK 0x3
42#define EMAC_SPLITTER_CTRL_SPEED_10 0x2
43#define EMAC_SPLITTER_CTRL_SPEED_100 0x3
44#define EMAC_SPLITTER_CTRL_SPEED_1000 0x0
45
Dinh Nguyen801d2332014-03-26 22:45:10 -050046struct socfpga_dwmac {
47 int interface;
48 u32 reg_offset;
49 u32 reg_shift;
50 struct device *dev;
51 struct regmap *sys_mgr_base_addr;
Ley Foon Tanb4834c82014-08-20 14:33:33 +080052 void __iomem *splitter_base;
Phil Reid43569812015-12-14 11:32:02 +080053 bool f2h_ptp_ref_clk;
Dinh Nguyen801d2332014-03-26 22:45:10 -050054};
55
Ley Foon Tanb4834c82014-08-20 14:33:33 +080056static void socfpga_dwmac_fix_mac_speed(void *priv, unsigned int speed)
57{
58 struct socfpga_dwmac *dwmac = (struct socfpga_dwmac *)priv;
59 void __iomem *splitter_base = dwmac->splitter_base;
60 u32 val;
61
62 if (!splitter_base)
63 return;
64
65 val = readl(splitter_base + EMAC_SPLITTER_CTRL_REG);
66 val &= ~EMAC_SPLITTER_CTRL_SPEED_MASK;
67
68 switch (speed) {
69 case 1000:
70 val |= EMAC_SPLITTER_CTRL_SPEED_1000;
71 break;
72 case 100:
73 val |= EMAC_SPLITTER_CTRL_SPEED_100;
74 break;
75 case 10:
76 val |= EMAC_SPLITTER_CTRL_SPEED_10;
77 break;
78 default:
79 return;
80 }
81
82 writel(val, splitter_base + EMAC_SPLITTER_CTRL_REG);
83}
84
Dinh Nguyen801d2332014-03-26 22:45:10 -050085static int socfpga_dwmac_parse_data(struct socfpga_dwmac *dwmac, struct device *dev)
86{
87 struct device_node *np = dev->of_node;
88 struct regmap *sys_mgr_base_addr;
89 u32 reg_offset, reg_shift;
90 int ret;
Ley Foon Tanb4834c82014-08-20 14:33:33 +080091 struct device_node *np_splitter;
92 struct resource res_splitter;
Dinh Nguyen801d2332014-03-26 22:45:10 -050093
94 dwmac->interface = of_get_phy_mode(np);
95
96 sys_mgr_base_addr = syscon_regmap_lookup_by_phandle(np, "altr,sysmgr-syscon");
97 if (IS_ERR(sys_mgr_base_addr)) {
98 dev_info(dev, "No sysmgr-syscon node found\n");
99 return PTR_ERR(sys_mgr_base_addr);
100 }
101
102 ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 1, &reg_offset);
103 if (ret) {
104 dev_info(dev, "Could not read reg_offset from sysmgr-syscon!\n");
105 return -EINVAL;
106 }
107
108 ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 2, &reg_shift);
109 if (ret) {
110 dev_info(dev, "Could not read reg_shift from sysmgr-syscon!\n");
111 return -EINVAL;
112 }
113
Phil Reid43569812015-12-14 11:32:02 +0800114 dwmac->f2h_ptp_ref_clk = of_property_read_bool(np, "altr,f2h_ptp_ref_clk");
115
Ley Foon Tanb4834c82014-08-20 14:33:33 +0800116 np_splitter = of_parse_phandle(np, "altr,emac-splitter", 0);
117 if (np_splitter) {
118 if (of_address_to_resource(np_splitter, 0, &res_splitter)) {
119 dev_info(dev, "Missing emac splitter address\n");
120 return -EINVAL;
121 }
122
Ley Foon Tandace1b52014-08-28 12:59:46 +0800123 dwmac->splitter_base = devm_ioremap_resource(dev, &res_splitter);
Wei Yongjunf19f9162014-09-12 07:12:57 +0800124 if (IS_ERR(dwmac->splitter_base)) {
Ley Foon Tanb4834c82014-08-20 14:33:33 +0800125 dev_info(dev, "Failed to mapping emac splitter\n");
Wei Yongjunf19f9162014-09-12 07:12:57 +0800126 return PTR_ERR(dwmac->splitter_base);
Ley Foon Tanb4834c82014-08-20 14:33:33 +0800127 }
128 }
129
Dinh Nguyen801d2332014-03-26 22:45:10 -0500130 dwmac->reg_offset = reg_offset;
131 dwmac->reg_shift = reg_shift;
132 dwmac->sys_mgr_base_addr = sys_mgr_base_addr;
133 dwmac->dev = dev;
134
135 return 0;
136}
137
138static int socfpga_dwmac_setup(struct socfpga_dwmac *dwmac)
139{
140 struct regmap *sys_mgr_base_addr = dwmac->sys_mgr_base_addr;
141 int phymode = dwmac->interface;
142 u32 reg_offset = dwmac->reg_offset;
143 u32 reg_shift = dwmac->reg_shift;
Phil Reid734e00fa2016-04-07 15:55:35 +0800144 u32 ctrl, val, module;
Dinh Nguyen801d2332014-03-26 22:45:10 -0500145
146 switch (phymode) {
147 case PHY_INTERFACE_MODE_RGMII:
Ley Foon Tanb4834c82014-08-20 14:33:33 +0800148 case PHY_INTERFACE_MODE_RGMII_ID:
Dinh Nguyen801d2332014-03-26 22:45:10 -0500149 val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII;
150 break;
151 case PHY_INTERFACE_MODE_MII:
152 case PHY_INTERFACE_MODE_GMII:
153 val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
154 break;
155 default:
156 dev_err(dwmac->dev, "bad phy mode %d\n", phymode);
157 return -EINVAL;
158 }
159
Ley Foon Tanb4834c82014-08-20 14:33:33 +0800160 /* Overwrite val to GMII if splitter core is enabled. The phymode here
161 * is the actual phy mode on phy hardware, but phy interface from
162 * EMAC core is GMII.
163 */
164 if (dwmac->splitter_base)
165 val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
166
Dinh Nguyen801d2332014-03-26 22:45:10 -0500167 regmap_read(sys_mgr_base_addr, reg_offset, &ctrl);
168 ctrl &= ~(SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << reg_shift);
169 ctrl |= val << reg_shift;
170
Phil Reid734e00fa2016-04-07 15:55:35 +0800171 if (dwmac->f2h_ptp_ref_clk) {
Phil Reid43569812015-12-14 11:32:02 +0800172 ctrl |= SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK << (reg_shift / 2);
Phil Reid734e00fa2016-04-07 15:55:35 +0800173 regmap_read(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
174 &module);
175 module |= (SYSMGR_FPGAGRP_MODULE_EMAC << (reg_shift / 2));
176 regmap_write(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
177 module);
178 } else {
Phil Reid43569812015-12-14 11:32:02 +0800179 ctrl &= ~(SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK << (reg_shift / 2));
Phil Reid734e00fa2016-04-07 15:55:35 +0800180 }
Phil Reid43569812015-12-14 11:32:02 +0800181
Dinh Nguyen801d2332014-03-26 22:45:10 -0500182 regmap_write(sys_mgr_base_addr, reg_offset, ctrl);
Phil Reid734e00fa2016-04-07 15:55:35 +0800183
Dinh Nguyen801d2332014-03-26 22:45:10 -0500184 return 0;
185}
186
Vince Bridgers2d871aa2014-07-28 14:07:58 -0500187static int socfpga_dwmac_init(struct platform_device *pdev, void *priv)
188{
Marek Vasut3c201b52016-04-21 14:11:50 +0200189 struct socfpga_dwmac *dwmac = priv;
Vince Bridgers2d871aa2014-07-28 14:07:58 -0500190 struct net_device *ndev = platform_get_drvdata(pdev);
191 struct stmmac_priv *stpriv = NULL;
192 int ret = 0;
193
Marek Vasut3c201b52016-04-21 14:11:50 +0200194 if (!ndev)
195 return -EINVAL;
196
197 stpriv = netdev_priv(ndev);
198 if (!stpriv)
199 return -EINVAL;
Vince Bridgers2d871aa2014-07-28 14:07:58 -0500200
201 /* Assert reset to the enet controller before changing the phy mode */
Marek Vasut3c201b52016-04-21 14:11:50 +0200202 if (stpriv->stmmac_rst)
203 reset_control_assert(stpriv->stmmac_rst);
Vince Bridgers2d871aa2014-07-28 14:07:58 -0500204
205 /* Setup the phy mode in the system manager registers according to
206 * devicetree configuration
207 */
208 ret = socfpga_dwmac_setup(dwmac);
209
210 /* Deassert reset for the phy configuration to be sampled by
211 * the enet controller, and operation to start in requested mode
212 */
Marek Vasut3c201b52016-04-21 14:11:50 +0200213 if (stpriv->stmmac_rst)
214 reset_control_deassert(stpriv->stmmac_rst);
Vince Bridgers2d871aa2014-07-28 14:07:58 -0500215
216 /* Before the enet controller is suspended, the phy is suspended.
217 * This causes the phy clock to be gated. The enet controller is
218 * resumed before the phy, so the clock is still gated "off" when
219 * the enet controller is resumed. This code makes sure the phy
220 * is "resumed" before reinitializing the enet controller since
221 * the enet controller depends on an active phy clock to complete
222 * a DMA reset. A DMA reset will "time out" if executed
223 * with no phy clock input on the Synopsys enet controller.
224 * Verified through Synopsys Case #8000711656.
225 *
226 * Note that the phy clock is also gated when the phy is isolated.
227 * Phy "suspend" and "isolate" controls are located in phy basic
228 * control register 0, and can be modified by the phy driver
229 * framework.
230 */
Marek Vasut3c201b52016-04-21 14:11:50 +0200231 if (stpriv->phydev)
Vince Bridgers2d871aa2014-07-28 14:07:58 -0500232 phy_resume(stpriv->phydev);
233
234 return ret;
235}
236
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200237static int socfpga_dwmac_probe(struct platform_device *pdev)
Joachim Eastwood82732782015-07-29 00:08:51 +0200238{
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200239 struct plat_stmmacenet_data *plat_dat;
240 struct stmmac_resources stmmac_res;
Joachim Eastwood82732782015-07-29 00:08:51 +0200241 struct device *dev = &pdev->dev;
242 int ret;
243 struct socfpga_dwmac *dwmac;
244
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200245 ret = stmmac_get_platform_resources(pdev, &stmmac_res);
246 if (ret)
247 return ret;
248
249 plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
250 if (IS_ERR(plat_dat))
251 return PTR_ERR(plat_dat);
252
Joachim Eastwood82732782015-07-29 00:08:51 +0200253 dwmac = devm_kzalloc(dev, sizeof(*dwmac), GFP_KERNEL);
254 if (!dwmac)
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200255 return -ENOMEM;
Joachim Eastwood82732782015-07-29 00:08:51 +0200256
257 ret = socfpga_dwmac_parse_data(dwmac, dev);
258 if (ret) {
259 dev_err(dev, "Unable to parse OF data\n");
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200260 return ret;
Joachim Eastwood82732782015-07-29 00:08:51 +0200261 }
262
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200263 plat_dat->bsp_priv = dwmac;
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200264 plat_dat->fix_mac_speed = socfpga_dwmac_fix_mac_speed;
265
Marek Vasut3c201b52016-04-21 14:11:50 +0200266 ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
267 if (!ret)
268 ret = socfpga_dwmac_init(pdev, dwmac);
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200269
Marek Vasut3c201b52016-04-21 14:11:50 +0200270 return ret;
Joachim Eastwood82732782015-07-29 00:08:51 +0200271}
272
Joachim Eastwood56868de2016-05-01 22:58:20 +0200273#ifdef CONFIG_PM_SLEEP
274static int socfpga_dwmac_resume(struct device *dev)
275{
276 struct platform_device *pdev = to_platform_device(dev);
277 struct net_device *ndev = dev_get_drvdata(dev);
278 struct stmmac_priv *priv = netdev_priv(ndev);
279
280 socfpga_dwmac_init(pdev, priv->plat->bsp_priv);
281
282 return stmmac_resume(dev);
283}
284#endif /* CONFIG_PM_SLEEP */
285
286SIMPLE_DEV_PM_OPS(socfpga_dwmac_pm_ops, stmmac_suspend, socfpga_dwmac_resume);
287
Joachim Eastwoodc7c52ae2015-05-14 12:11:03 +0200288static const struct of_device_id socfpga_dwmac_match[] = {
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200289 { .compatible = "altr,socfpga-stmmac" },
Joachim Eastwoodc7c52ae2015-05-14 12:11:03 +0200290 { }
291};
292MODULE_DEVICE_TABLE(of, socfpga_dwmac_match);
293
294static struct platform_driver socfpga_dwmac_driver = {
Joachim Eastwood8880b6c2015-07-29 00:08:52 +0200295 .probe = socfpga_dwmac_probe,
Joachim Eastwoodc7c52ae2015-05-14 12:11:03 +0200296 .remove = stmmac_pltfr_remove,
297 .driver = {
298 .name = "socfpga-dwmac",
Joachim Eastwood56868de2016-05-01 22:58:20 +0200299 .pm = &socfpga_dwmac_pm_ops,
Joachim Eastwoodc7c52ae2015-05-14 12:11:03 +0200300 .of_match_table = socfpga_dwmac_match,
301 },
302};
303module_platform_driver(socfpga_dwmac_driver);
304
305MODULE_LICENSE("GPL v2");