blob: 90df28c7cb0cf0f225da68427214a81ed875790b [file] [log] [blame]
Bjorn Helgaas8cfab3c2018-01-26 12:50:27 -06001// SPDX-License-Identifier: GPL-2.0
Sean Crossbb389192013-09-26 11:24:47 +08002/*
3 * PCIe host controller driver for Freescale i.MX6 SoCs
4 *
5 * Copyright (C) 2013 Kosagi
Alexander A. Klimov7ecd4a82020-06-27 12:30:50 +02006 * https://www.kosagi.com
Sean Crossbb389192013-09-26 11:24:47 +08007 *
8 * Author: Sean Cross <xobs@kosagi.com>
Sean Crossbb389192013-09-26 11:24:47 +08009 */
10
Andrey Smirnov2d8ed462019-02-01 16:15:23 -080011#include <linux/bitfield.h>
Sean Crossbb389192013-09-26 11:24:47 +080012#include <linux/clk.h>
13#include <linux/delay.h>
14#include <linux/gpio.h>
15#include <linux/kernel.h>
16#include <linux/mfd/syscon.h>
17#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070018#include <linux/mfd/syscon/imx7-iomuxc-gpr.h>
Sean Crossbb389192013-09-26 11:24:47 +080019#include <linux/module.h>
20#include <linux/of_gpio.h>
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050021#include <linux/of_device.h>
Trent Piepho1df82ec2019-02-05 00:17:41 +000022#include <linux/of_address.h>
Sean Crossbb389192013-09-26 11:24:47 +080023#include <linux/pci.h>
24#include <linux/platform_device.h>
25#include <linux/regmap.h>
Quentin Schulzc26ebe92017-06-08 10:07:42 +020026#include <linux/regulator/consumer.h>
Sean Crossbb389192013-09-26 11:24:47 +080027#include <linux/resource.h>
28#include <linux/signal.h>
29#include <linux/types.h>
Lucas Stachd1dc9742014-03-28 17:52:59 +010030#include <linux/interrupt.h>
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070031#include <linux/reset.h>
Leonard Crestez3f7ccee2018-10-08 18:06:21 +000032#include <linux/pm_domain.h>
33#include <linux/pm_runtime.h>
Sean Crossbb389192013-09-26 11:24:47 +080034
35#include "pcie-designware.h"
36
Andrey Smirnov2d8ed462019-02-01 16:15:23 -080037#define IMX8MQ_GPR_PCIE_REF_USE_PAD BIT(9)
38#define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN BIT(10)
39#define IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE BIT(11)
40#define IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE GENMASK(11, 8)
41#define IMX8MQ_PCIE2_BASE_ADDR 0x33c00000
42
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053043#define to_imx6_pcie(x) dev_get_drvdata((x)->dev)
Sean Crossbb389192013-09-26 11:24:47 +080044
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050045enum imx6_pcie_variants {
46 IMX6Q,
Andrey Smirnov4d31c612016-05-02 14:09:10 -050047 IMX6SX,
48 IMX6QP,
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070049 IMX7D,
Andrey Smirnov2d8ed462019-02-01 16:15:23 -080050 IMX8MQ,
Andrey Smirnove6f1fef2016-05-02 14:08:21 -050051};
52
Andrey Smirnov2f532d072019-02-01 16:15:21 -080053#define IMX6_PCIE_FLAG_IMX6_PHY BIT(0)
Andrey Smirnov4c458bb2019-02-01 16:15:22 -080054#define IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE BIT(1)
Andrey Smirnov76d6dc22019-04-14 17:46:31 -070055#define IMX6_PCIE_FLAG_SUPPORTS_SUSPEND BIT(2)
Andrey Smirnov2f532d072019-02-01 16:15:21 -080056
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -080057struct imx6_pcie_drvdata {
58 enum imx6_pcie_variants variant;
Andrey Smirnov2f532d072019-02-01 16:15:21 -080059 u32 flags;
Stefan Agner075af612019-07-26 16:40:07 +020060 int dbi_length;
Sean Crossbb389192013-09-26 11:24:47 +080061};
62
63struct imx6_pcie {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053064 struct dw_pcie *pci;
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -030065 int reset_gpio;
Petr Štetiar3ea8529a2016-04-19 19:42:07 -050066 bool gpio_active_high;
Lucas Stach57526132014-03-28 17:52:55 +010067 struct clk *pcie_bus;
68 struct clk *pcie_phy;
Christoph Fritze3c06cd2016-04-05 16:53:27 -050069 struct clk *pcie_inbound_axi;
Lucas Stach57526132014-03-28 17:52:55 +010070 struct clk *pcie;
Andrey Smirnov5278f652019-02-11 17:51:08 -080071 struct clk *pcie_aux;
Sean Crossbb389192013-09-26 11:24:47 +080072 struct regmap *iomuxc_gpr;
Andrey Smirnov2d8ed462019-02-01 16:15:23 -080073 u32 controller_id;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070074 struct reset_control *pciephy_reset;
75 struct reset_control *apps_reset;
Leonard Crestezf4e833b2018-07-19 17:02:10 +030076 struct reset_control *turnoff_reset;
Justin Waters28e3abe2016-01-15 10:24:35 -050077 u32 tx_deemph_gen1;
78 u32 tx_deemph_gen2_3p5db;
79 u32 tx_deemph_gen2_6db;
80 u32 tx_swing_full;
81 u32 tx_swing_low;
Tim Harveya5fcec42016-04-19 19:52:44 -050082 int link_gen;
Quentin Schulzc26ebe92017-06-08 10:07:42 +020083 struct regulator *vpcie;
Trent Piepho1df82ec2019-02-05 00:17:41 +000084 void __iomem *phy_base;
Leonard Crestez3f7ccee2018-10-08 18:06:21 +000085
86 /* power domain for pcie */
87 struct device *pd_pcie;
88 /* power domain for pcie phy */
89 struct device *pd_pcie_phy;
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -080090 const struct imx6_pcie_drvdata *drvdata;
Sean Crossbb389192013-09-26 11:24:47 +080091};
92
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070093/* Parameters for the waiting for PCIe PHY PLL to lock on i.MX7 */
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070094#define PHY_PLL_LOCK_WAIT_USLEEP_MAX 200
Andrey Smirnov9e303be2019-04-14 17:46:22 -070095#define PHY_PLL_LOCK_WAIT_TIMEOUT (2000 * PHY_PLL_LOCK_WAIT_USLEEP_MAX)
Andrey Smirnov9b3fe672017-03-28 08:42:49 -070096
Marek Vasutfa33a6d2013-12-12 22:50:02 +010097/* PCIe Root Complex registers (memory-mapped) */
Richard Zhu75cb8d22018-12-21 04:33:38 +000098#define PCIE_RC_IMX6_MSI_CAP 0x50
Marek Vasutfa33a6d2013-12-12 22:50:02 +010099#define PCIE_RC_LCR 0x7c
100#define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1 0x1
101#define PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2 0x2
102#define PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK 0xf
103
Bjorn Helgaas2393f792015-06-12 17:27:43 -0500104#define PCIE_RC_LCSR 0x80
105
Sean Crossbb389192013-09-26 11:24:47 +0800106/* PCIe Port Logic registers (memory-mapped) */
107#define PL_OFFSET 0x700
Sean Crossbb389192013-09-26 11:24:47 +0800108
109#define PCIE_PHY_CTRL (PL_OFFSET + 0x114)
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700110#define PCIE_PHY_CTRL_DATA(x) FIELD_PREP(GENMASK(15, 0), (x))
111#define PCIE_PHY_CTRL_CAP_ADR BIT(16)
112#define PCIE_PHY_CTRL_CAP_DAT BIT(17)
113#define PCIE_PHY_CTRL_WR BIT(18)
114#define PCIE_PHY_CTRL_RD BIT(19)
Sean Crossbb389192013-09-26 11:24:47 +0800115
116#define PCIE_PHY_STAT (PL_OFFSET + 0x110)
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700117#define PCIE_PHY_STAT_ACK BIT(16)
Sean Crossbb389192013-09-26 11:24:47 +0800118
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100119#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100120
Sean Crossbb389192013-09-26 11:24:47 +0800121/* PHY registers (not memory-mapped) */
Lucas Stachf18f42d2018-07-31 12:21:49 +0200122#define PCIE_PHY_ATEOVRD 0x10
Andrey Smirnov276c76d2019-04-14 17:46:27 -0700123#define PCIE_PHY_ATEOVRD_EN BIT(2)
Lucas Stachf18f42d2018-07-31 12:21:49 +0200124#define PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT 0
125#define PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK 0x1
126
127#define PCIE_PHY_MPLL_OVRD_IN_LO 0x11
128#define PCIE_PHY_MPLL_MULTIPLIER_SHIFT 2
129#define PCIE_PHY_MPLL_MULTIPLIER_MASK 0x7f
Andrey Smirnov276c76d2019-04-14 17:46:27 -0700130#define PCIE_PHY_MPLL_MULTIPLIER_OVRD BIT(9)
Lucas Stachf18f42d2018-07-31 12:21:49 +0200131
Sean Crossbb389192013-09-26 11:24:47 +0800132#define PCIE_PHY_RX_ASIC_OUT 0x100D
Fabio Estevam111feb72015-09-11 09:08:53 -0300133#define PCIE_PHY_RX_ASIC_OUT_VALID (1 << 0)
Sean Crossbb389192013-09-26 11:24:47 +0800134
Trent Piepho1df82ec2019-02-05 00:17:41 +0000135/* iMX7 PCIe PHY registers */
136#define PCIE_PHY_CMN_REG4 0x14
137/* These are probably the bits that *aren't* DCC_FB_EN */
138#define PCIE_PHY_CMN_REG4_DCC_FB_EN 0x29
139
140#define PCIE_PHY_CMN_REG15 0x54
141#define PCIE_PHY_CMN_REG15_DLY_4 BIT(2)
142#define PCIE_PHY_CMN_REG15_PLL_PD BIT(5)
143#define PCIE_PHY_CMN_REG15_OVRD_PLL_PD BIT(7)
144
145#define PCIE_PHY_CMN_REG24 0x90
146#define PCIE_PHY_CMN_REG24_RX_EQ BIT(6)
147#define PCIE_PHY_CMN_REG24_RX_EQ_SEL BIT(3)
148
149#define PCIE_PHY_CMN_REG26 0x98
150#define PCIE_PHY_CMN_REG26_ATT_MODE 0xBC
151
Sean Crossbb389192013-09-26 11:24:47 +0800152#define PHY_RX_OVRD_IN_LO 0x1005
Andrey Smirnov276c76d2019-04-14 17:46:27 -0700153#define PHY_RX_OVRD_IN_LO_RX_DATA_EN BIT(5)
154#define PHY_RX_OVRD_IN_LO_RX_PLL_EN BIT(3)
Sean Crossbb389192013-09-26 11:24:47 +0800155
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700156static int pcie_phy_poll_ack(struct imx6_pcie *imx6_pcie, bool exp_val)
Sean Crossbb389192013-09-26 11:24:47 +0800157{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530158 struct dw_pcie *pci = imx6_pcie->pci;
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700159 bool val;
Sean Crossbb389192013-09-26 11:24:47 +0800160 u32 max_iterations = 10;
161 u32 wait_counter = 0;
162
163 do {
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700164 val = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT) &
165 PCIE_PHY_STAT_ACK;
Sean Crossbb389192013-09-26 11:24:47 +0800166 wait_counter++;
167
168 if (val == exp_val)
169 return 0;
170
171 udelay(1);
172 } while (wait_counter < max_iterations);
173
174 return -ETIMEDOUT;
175}
176
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500177static int pcie_phy_wait_ack(struct imx6_pcie *imx6_pcie, int addr)
Sean Crossbb389192013-09-26 11:24:47 +0800178{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530179 struct dw_pcie *pci = imx6_pcie->pci;
Sean Crossbb389192013-09-26 11:24:47 +0800180 u32 val;
181 int ret;
182
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700183 val = PCIE_PHY_CTRL_DATA(addr);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530184 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val);
Sean Crossbb389192013-09-26 11:24:47 +0800185
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700186 val |= PCIE_PHY_CTRL_CAP_ADR;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530187 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val);
Sean Crossbb389192013-09-26 11:24:47 +0800188
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700189 ret = pcie_phy_poll_ack(imx6_pcie, true);
Sean Crossbb389192013-09-26 11:24:47 +0800190 if (ret)
191 return ret;
192
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700193 val = PCIE_PHY_CTRL_DATA(addr);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530194 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, val);
Sean Crossbb389192013-09-26 11:24:47 +0800195
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700196 return pcie_phy_poll_ack(imx6_pcie, false);
Sean Crossbb389192013-09-26 11:24:47 +0800197}
198
199/* Read from the 16-bit PCIe PHY control registers (not memory-mapped) */
Andrey Smirnov37d5d322019-04-14 17:46:30 -0700200static int pcie_phy_read(struct imx6_pcie *imx6_pcie, int addr, u16 *data)
Sean Crossbb389192013-09-26 11:24:47 +0800201{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530202 struct dw_pcie *pci = imx6_pcie->pci;
Andrey Smirnov37d5d322019-04-14 17:46:30 -0700203 u32 phy_ctl;
Sean Crossbb389192013-09-26 11:24:47 +0800204 int ret;
205
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500206 ret = pcie_phy_wait_ack(imx6_pcie, addr);
Sean Crossbb389192013-09-26 11:24:47 +0800207 if (ret)
208 return ret;
209
210 /* assert Read signal */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700211 phy_ctl = PCIE_PHY_CTRL_RD;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530212 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, phy_ctl);
Sean Crossbb389192013-09-26 11:24:47 +0800213
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700214 ret = pcie_phy_poll_ack(imx6_pcie, true);
Sean Crossbb389192013-09-26 11:24:47 +0800215 if (ret)
216 return ret;
217
Andrey Smirnov37d5d322019-04-14 17:46:30 -0700218 *data = dw_pcie_readl_dbi(pci, PCIE_PHY_STAT);
Sean Crossbb389192013-09-26 11:24:47 +0800219
220 /* deassert Read signal */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530221 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x00);
Sean Crossbb389192013-09-26 11:24:47 +0800222
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700223 return pcie_phy_poll_ack(imx6_pcie, false);
Sean Crossbb389192013-09-26 11:24:47 +0800224}
225
Andrey Smirnov37d5d322019-04-14 17:46:30 -0700226static int pcie_phy_write(struct imx6_pcie *imx6_pcie, int addr, u16 data)
Sean Crossbb389192013-09-26 11:24:47 +0800227{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530228 struct dw_pcie *pci = imx6_pcie->pci;
Sean Crossbb389192013-09-26 11:24:47 +0800229 u32 var;
230 int ret;
231
232 /* write addr */
233 /* cap addr */
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500234 ret = pcie_phy_wait_ack(imx6_pcie, addr);
Sean Crossbb389192013-09-26 11:24:47 +0800235 if (ret)
236 return ret;
237
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700238 var = PCIE_PHY_CTRL_DATA(data);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530239 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800240
241 /* capture data */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700242 var |= PCIE_PHY_CTRL_CAP_DAT;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530243 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800244
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700245 ret = pcie_phy_poll_ack(imx6_pcie, true);
Sean Crossbb389192013-09-26 11:24:47 +0800246 if (ret)
247 return ret;
248
249 /* deassert cap data */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700250 var = PCIE_PHY_CTRL_DATA(data);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530251 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800252
253 /* wait for ack de-assertion */
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700254 ret = pcie_phy_poll_ack(imx6_pcie, false);
Sean Crossbb389192013-09-26 11:24:47 +0800255 if (ret)
256 return ret;
257
258 /* assert wr signal */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700259 var = PCIE_PHY_CTRL_WR;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530260 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800261
262 /* wait for ack */
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700263 ret = pcie_phy_poll_ack(imx6_pcie, true);
Sean Crossbb389192013-09-26 11:24:47 +0800264 if (ret)
265 return ret;
266
267 /* deassert wr signal */
Andrey Smirnov3ca41332019-04-14 17:46:28 -0700268 var = PCIE_PHY_CTRL_DATA(data);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530269 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, var);
Sean Crossbb389192013-09-26 11:24:47 +0800270
271 /* wait for ack de-assertion */
Andrey Smirnovc2c708b2019-04-14 17:46:29 -0700272 ret = pcie_phy_poll_ack(imx6_pcie, false);
Sean Crossbb389192013-09-26 11:24:47 +0800273 if (ret)
274 return ret;
275
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530276 dw_pcie_writel_dbi(pci, PCIE_PHY_CTRL, 0x0);
Sean Crossbb389192013-09-26 11:24:47 +0800277
278 return 0;
279}
280
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500281static void imx6_pcie_reset_phy(struct imx6_pcie *imx6_pcie)
Lucas Stach53eeb482016-01-15 19:56:47 +0100282{
Andrey Smirnov37d5d322019-04-14 17:46:30 -0700283 u16 tmp;
Lucas Stach53eeb482016-01-15 19:56:47 +0100284
Andrey Smirnov2f532d072019-02-01 16:15:21 -0800285 if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY))
286 return;
287
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500288 pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100289 tmp |= (PHY_RX_OVRD_IN_LO_RX_DATA_EN |
290 PHY_RX_OVRD_IN_LO_RX_PLL_EN);
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500291 pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100292
293 usleep_range(2000, 3000);
294
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500295 pcie_phy_read(imx6_pcie, PHY_RX_OVRD_IN_LO, &tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100296 tmp &= ~(PHY_RX_OVRD_IN_LO_RX_DATA_EN |
297 PHY_RX_OVRD_IN_LO_RX_PLL_EN);
Bjorn Helgaas8bad7f22016-10-11 22:09:32 -0500298 pcie_phy_write(imx6_pcie, PHY_RX_OVRD_IN_LO, tmp);
Lucas Stach53eeb482016-01-15 19:56:47 +0100299}
300
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800301#ifdef CONFIG_ARM
Sean Crossbb389192013-09-26 11:24:47 +0800302/* Added for PCI abort handling */
303static int imx6q_pcie_abort_handler(unsigned long addr,
304 unsigned int fsr, struct pt_regs *regs)
305{
Lucas Stach415b6182017-05-22 17:06:30 -0500306 unsigned long pc = instruction_pointer(regs);
307 unsigned long instr = *(unsigned long *)pc;
308 int reg = (instr >> 12) & 15;
309
310 /*
311 * If the instruction being executed was a read,
312 * make it look like it read all-ones.
313 */
314 if ((instr & 0x0c100000) == 0x04100000) {
315 unsigned long val;
316
317 if (instr & 0x00400000)
318 val = 255;
319 else
320 val = -1;
321
322 regs->uregs[reg] = val;
323 regs->ARM_pc += 4;
324 return 0;
325 }
326
327 if ((instr & 0x0e100090) == 0x00100090) {
328 regs->uregs[reg] = -1;
329 regs->ARM_pc += 4;
330 return 0;
331 }
332
333 return 1;
Sean Crossbb389192013-09-26 11:24:47 +0800334}
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800335#endif
Sean Crossbb389192013-09-26 11:24:47 +0800336
Leonard Crestez3f7ccee2018-10-08 18:06:21 +0000337static int imx6_pcie_attach_pd(struct device *dev)
338{
339 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
340 struct device_link *link;
341
342 /* Do nothing when in a single power domain */
343 if (dev->pm_domain)
344 return 0;
345
346 imx6_pcie->pd_pcie = dev_pm_domain_attach_by_name(dev, "pcie");
347 if (IS_ERR(imx6_pcie->pd_pcie))
348 return PTR_ERR(imx6_pcie->pd_pcie);
Leonard Cresteza6093ad2019-01-31 14:59:50 -0600349 /* Do nothing when power domain missing */
350 if (!imx6_pcie->pd_pcie)
351 return 0;
Leonard Crestez3f7ccee2018-10-08 18:06:21 +0000352 link = device_link_add(dev, imx6_pcie->pd_pcie,
353 DL_FLAG_STATELESS |
354 DL_FLAG_PM_RUNTIME |
355 DL_FLAG_RPM_ACTIVE);
356 if (!link) {
357 dev_err(dev, "Failed to add device_link to pcie pd.\n");
358 return -EINVAL;
359 }
360
361 imx6_pcie->pd_pcie_phy = dev_pm_domain_attach_by_name(dev, "pcie_phy");
362 if (IS_ERR(imx6_pcie->pd_pcie_phy))
363 return PTR_ERR(imx6_pcie->pd_pcie_phy);
364
Leonard Cresteza4ace4f2019-01-31 14:59:56 -0600365 link = device_link_add(dev, imx6_pcie->pd_pcie_phy,
Leonard Crestez3f7ccee2018-10-08 18:06:21 +0000366 DL_FLAG_STATELESS |
367 DL_FLAG_PM_RUNTIME |
368 DL_FLAG_RPM_ACTIVE);
Leonard Cresteza4ace4f2019-01-31 14:59:56 -0600369 if (!link) {
370 dev_err(dev, "Failed to add device_link to pcie_phy pd.\n");
371 return -EINVAL;
Leonard Crestez3f7ccee2018-10-08 18:06:21 +0000372 }
373
374 return 0;
375}
376
Bjorn Helgaas9ab021b2016-10-06 13:35:17 -0500377static void imx6_pcie_assert_core_reset(struct imx6_pcie *imx6_pcie)
Sean Crossbb389192013-09-26 11:24:47 +0800378{
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200379 struct device *dev = imx6_pcie->pci->dev;
380
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800381 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700382 case IMX7D:
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800383 case IMX8MQ:
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700384 reset_control_assert(imx6_pcie->pciephy_reset);
385 reset_control_assert(imx6_pcie->apps_reset);
386 break;
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500387 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500388 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
389 IMX6SX_GPR12_PCIE_TEST_POWERDOWN,
390 IMX6SX_GPR12_PCIE_TEST_POWERDOWN);
391 /* Force PCIe PHY reset */
392 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5,
393 IMX6SX_GPR5_PCIE_BTNRST_RESET,
394 IMX6SX_GPR5_PCIE_BTNRST_RESET);
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500395 break;
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500396 case IMX6QP:
397 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
398 IMX6Q_GPR1_PCIE_SW_RST,
399 IMX6Q_GPR1_PCIE_SW_RST);
400 break;
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500401 case IMX6Q:
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500402 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
403 IMX6Q_GPR1_PCIE_TEST_PD, 1 << 18);
404 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
405 IMX6Q_GPR1_PCIE_REF_CLK_EN, 0 << 16);
406 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500407 }
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200408
409 if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) {
410 int ret = regulator_disable(imx6_pcie->vpcie);
411
412 if (ret)
413 dev_err(dev, "failed to disable vpcie regulator: %d\n",
414 ret);
415 }
Sean Crossbb389192013-09-26 11:24:47 +0800416}
417
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800418static unsigned int imx6_pcie_grp_offset(const struct imx6_pcie *imx6_pcie)
419{
420 WARN_ON(imx6_pcie->drvdata->variant != IMX8MQ);
421 return imx6_pcie->controller_id == 1 ? IOMUXC_GPR16 : IOMUXC_GPR14;
422}
423
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100424static int imx6_pcie_enable_ref_clk(struct imx6_pcie *imx6_pcie)
425{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530426 struct dw_pcie *pci = imx6_pcie->pci;
427 struct device *dev = pci->dev;
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800428 unsigned int offset;
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500429 int ret = 0;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500430
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800431 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500432 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500433 ret = clk_prepare_enable(imx6_pcie->pcie_inbound_axi);
434 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500435 dev_err(dev, "unable to enable pcie_axi clock\n");
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500436 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500437 }
438
439 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
440 IMX6SX_GPR12_PCIE_TEST_POWERDOWN, 0);
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500441 break;
Fabio Estevamc27fd682018-05-09 14:01:48 -0300442 case IMX6QP: /* FALLTHROUGH */
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500443 case IMX6Q:
444 /* power up core phy and enable ref clock */
445 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
446 IMX6Q_GPR1_PCIE_TEST_PD, 0 << 18);
447 /*
448 * the async reset input need ref clock to sync internally,
449 * when the ref clock comes after reset, internal synced
450 * reset time is too short, cannot meet the requirement.
451 * add one ~10us delay here.
452 */
Andrey Smirnov87cb3122019-04-14 17:46:32 -0700453 usleep_range(10, 100);
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500454 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
455 IMX6Q_GPR1_PCIE_REF_CLK_EN, 1 << 16);
456 break;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700457 case IMX7D:
458 break;
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800459 case IMX8MQ:
Andrey Smirnov5278f652019-02-11 17:51:08 -0800460 ret = clk_prepare_enable(imx6_pcie->pcie_aux);
461 if (ret) {
462 dev_err(dev, "unable to enable pcie_aux clock\n");
463 break;
464 }
465
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800466 offset = imx6_pcie_grp_offset(imx6_pcie);
467 /*
468 * Set the over ride low and enabled
469 * make sure that REF_CLK is turned on.
470 */
471 regmap_update_bits(imx6_pcie->iomuxc_gpr, offset,
472 IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE,
473 0);
474 regmap_update_bits(imx6_pcie->iomuxc_gpr, offset,
475 IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN,
476 IMX8MQ_GPR_PCIE_CLK_REQ_OVERRIDE_EN);
477 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500478 }
479
Andrey Smirnove6f1fef2016-05-02 14:08:21 -0500480 return ret;
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100481}
482
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700483static void imx7d_pcie_wait_for_phy_pll_lock(struct imx6_pcie *imx6_pcie)
484{
485 u32 val;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700486 struct device *dev = imx6_pcie->pci->dev;
487
Andrey Smirnov9e303be2019-04-14 17:46:22 -0700488 if (regmap_read_poll_timeout(imx6_pcie->iomuxc_gpr,
489 IOMUXC_GPR22, val,
490 val & IMX7D_GPR22_PCIE_PHY_PLL_LOCKED,
491 PHY_PLL_LOCK_WAIT_USLEEP_MAX,
492 PHY_PLL_LOCK_WAIT_TIMEOUT))
493 dev_err(dev, "PCIe PLL lock timeout\n");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700494}
495
Bjorn Helgaas9ab021b2016-10-06 13:35:17 -0500496static void imx6_pcie_deassert_core_reset(struct imx6_pcie *imx6_pcie)
Sean Crossbb389192013-09-26 11:24:47 +0800497{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530498 struct dw_pcie *pci = imx6_pcie->pci;
499 struct device *dev = pci->dev;
Sean Crossbb389192013-09-26 11:24:47 +0800500 int ret;
501
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200502 if (imx6_pcie->vpcie && !regulator_is_enabled(imx6_pcie->vpcie)) {
503 ret = regulator_enable(imx6_pcie->vpcie);
504 if (ret) {
505 dev_err(dev, "failed to enable vpcie regulator: %d\n",
506 ret);
507 return;
508 }
509 }
510
Lucas Stach57526132014-03-28 17:52:55 +0100511 ret = clk_prepare_enable(imx6_pcie->pcie_phy);
Sean Crossbb389192013-09-26 11:24:47 +0800512 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500513 dev_err(dev, "unable to enable pcie_phy clock\n");
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200514 goto err_pcie_phy;
Sean Crossbb389192013-09-26 11:24:47 +0800515 }
516
Lucas Stach57526132014-03-28 17:52:55 +0100517 ret = clk_prepare_enable(imx6_pcie->pcie_bus);
Sean Crossbb389192013-09-26 11:24:47 +0800518 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500519 dev_err(dev, "unable to enable pcie_bus clock\n");
Lucas Stach57526132014-03-28 17:52:55 +0100520 goto err_pcie_bus;
Sean Crossbb389192013-09-26 11:24:47 +0800521 }
522
Lucas Stach57526132014-03-28 17:52:55 +0100523 ret = clk_prepare_enable(imx6_pcie->pcie);
Sean Crossbb389192013-09-26 11:24:47 +0800524 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500525 dev_err(dev, "unable to enable pcie clock\n");
Lucas Stach57526132014-03-28 17:52:55 +0100526 goto err_pcie;
Sean Crossbb389192013-09-26 11:24:47 +0800527 }
528
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100529 ret = imx6_pcie_enable_ref_clk(imx6_pcie);
530 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500531 dev_err(dev, "unable to enable pcie ref clock\n");
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100532 goto err_ref_clk;
533 }
Tim Harvey3fce0e82014-08-07 23:36:40 -0700534
Richard Zhua2fa6f62014-10-27 13:17:32 +0800535 /* allow the clocks to stabilize */
536 usleep_range(200, 500);
537
Richard Zhubc9ef772013-12-12 22:50:03 +0100538 /* Some boards don't have PCIe reset GPIO. */
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -0300539 if (gpio_is_valid(imx6_pcie->reset_gpio)) {
Petr Štetiar3ea8529a2016-04-19 19:42:07 -0500540 gpio_set_value_cansleep(imx6_pcie->reset_gpio,
541 imx6_pcie->gpio_active_high);
Richard Zhubc9ef772013-12-12 22:50:03 +0100542 msleep(100);
Petr Štetiar3ea8529a2016-04-19 19:42:07 -0500543 gpio_set_value_cansleep(imx6_pcie->reset_gpio,
544 !imx6_pcie->gpio_active_high);
Richard Zhubc9ef772013-12-12 22:50:03 +0100545 }
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500546
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800547 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800548 case IMX8MQ:
549 reset_control_deassert(imx6_pcie->pciephy_reset);
550 break;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700551 case IMX7D:
552 reset_control_deassert(imx6_pcie->pciephy_reset);
Trent Piepho1df82ec2019-02-05 00:17:41 +0000553
554 /* Workaround for ERR010728, failure of PCI-e PLL VCO to
555 * oscillate, especially when cold. This turns off "Duty-cycle
556 * Corrector" and other mysterious undocumented things.
557 */
558 if (likely(imx6_pcie->phy_base)) {
559 /* De-assert DCC_FB_EN */
560 writel(PCIE_PHY_CMN_REG4_DCC_FB_EN,
561 imx6_pcie->phy_base + PCIE_PHY_CMN_REG4);
562 /* Assert RX_EQS and RX_EQS_SEL */
563 writel(PCIE_PHY_CMN_REG24_RX_EQ_SEL
564 | PCIE_PHY_CMN_REG24_RX_EQ,
565 imx6_pcie->phy_base + PCIE_PHY_CMN_REG24);
566 /* Assert ATT_MODE */
567 writel(PCIE_PHY_CMN_REG26_ATT_MODE,
568 imx6_pcie->phy_base + PCIE_PHY_CMN_REG26);
569 } else {
570 dev_warn(dev, "Unable to apply ERR010728 workaround. DT missing fsl,imx7d-pcie-phy phandle ?\n");
571 }
572
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700573 imx7d_pcie_wait_for_phy_pll_lock(imx6_pcie);
574 break;
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500575 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500576 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR5,
577 IMX6SX_GPR5_PCIE_BTNRST_RESET, 0);
Andrey Smirnov4d31c612016-05-02 14:09:10 -0500578 break;
579 case IMX6QP:
580 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR1,
581 IMX6Q_GPR1_PCIE_SW_RST, 0);
582
583 usleep_range(200, 500);
584 break;
585 case IMX6Q: /* Nothing to do */
586 break;
587 }
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500588
Bjorn Helgaas9ab021b2016-10-06 13:35:17 -0500589 return;
Sean Crossbb389192013-09-26 11:24:47 +0800590
Bjorn Helgaas4d1821e2016-03-14 00:30:55 +0100591err_ref_clk:
592 clk_disable_unprepare(imx6_pcie->pcie);
Lucas Stach57526132014-03-28 17:52:55 +0100593err_pcie:
594 clk_disable_unprepare(imx6_pcie->pcie_bus);
595err_pcie_bus:
596 clk_disable_unprepare(imx6_pcie->pcie_phy);
Quentin Schulzc26ebe92017-06-08 10:07:42 +0200597err_pcie_phy:
598 if (imx6_pcie->vpcie && regulator_is_enabled(imx6_pcie->vpcie) > 0) {
599 ret = regulator_disable(imx6_pcie->vpcie);
600 if (ret)
601 dev_err(dev, "failed to disable vpcie regulator: %d\n",
602 ret);
603 }
Sean Crossbb389192013-09-26 11:24:47 +0800604}
605
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800606static void imx6_pcie_configure_type(struct imx6_pcie *imx6_pcie)
607{
608 unsigned int mask, val;
609
610 if (imx6_pcie->drvdata->variant == IMX8MQ &&
611 imx6_pcie->controller_id == 1) {
612 mask = IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE;
613 val = FIELD_PREP(IMX8MQ_GPR12_PCIE2_CTRL_DEVICE_TYPE,
614 PCI_EXP_TYPE_ROOT_PORT);
615 } else {
616 mask = IMX6Q_GPR12_DEVICE_TYPE;
617 val = FIELD_PREP(IMX6Q_GPR12_DEVICE_TYPE,
618 PCI_EXP_TYPE_ROOT_PORT);
619 }
620
621 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12, mask, val);
622}
623
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500624static void imx6_pcie_init_phy(struct imx6_pcie *imx6_pcie)
Sean Crossbb389192013-09-26 11:24:47 +0800625{
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800626 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800627 case IMX8MQ:
628 /*
629 * TODO: Currently this code assumes external
630 * oscillator is being used
631 */
632 regmap_update_bits(imx6_pcie->iomuxc_gpr,
633 imx6_pcie_grp_offset(imx6_pcie),
634 IMX8MQ_GPR_PCIE_REF_USE_PAD,
635 IMX8MQ_GPR_PCIE_REF_USE_PAD);
636 break;
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700637 case IMX7D:
638 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
639 IMX7D_GPR12_PCIE_PHY_REFCLK_SEL, 0);
640 break;
641 case IMX6SX:
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500642 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
643 IMX6SX_GPR12_PCIE_RX_EQ_MASK,
644 IMX6SX_GPR12_PCIE_RX_EQ_2);
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700645 /* FALLTHROUGH */
646 default:
647 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
648 IMX6Q_GPR12_PCIE_CTL_2, 0 << 10);
Christoph Fritze3c06cd2016-04-05 16:53:27 -0500649
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700650 /* configure constant input signal to the pcie ctrl and phy */
651 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
652 IMX6Q_GPR12_LOS_LEVEL, 9 << 4);
Sean Crossbb389192013-09-26 11:24:47 +0800653
Andrey Smirnov9b3fe672017-03-28 08:42:49 -0700654 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
655 IMX6Q_GPR8_TX_DEEMPH_GEN1,
656 imx6_pcie->tx_deemph_gen1 << 0);
657 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
658 IMX6Q_GPR8_TX_DEEMPH_GEN2_3P5DB,
659 imx6_pcie->tx_deemph_gen2_3p5db << 6);
660 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
661 IMX6Q_GPR8_TX_DEEMPH_GEN2_6DB,
662 imx6_pcie->tx_deemph_gen2_6db << 12);
663 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
664 IMX6Q_GPR8_TX_SWING_FULL,
665 imx6_pcie->tx_swing_full << 18);
666 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR8,
667 IMX6Q_GPR8_TX_SWING_LOW,
668 imx6_pcie->tx_swing_low << 25);
669 break;
670 }
671
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800672 imx6_pcie_configure_type(imx6_pcie);
Sean Crossbb389192013-09-26 11:24:47 +0800673}
674
Lucas Stachf18f42d2018-07-31 12:21:49 +0200675static int imx6_setup_phy_mpll(struct imx6_pcie *imx6_pcie)
676{
677 unsigned long phy_rate = clk_get_rate(imx6_pcie->pcie_phy);
678 int mult, div;
Andrey Smirnov37d5d322019-04-14 17:46:30 -0700679 u16 val;
Lucas Stachf18f42d2018-07-31 12:21:49 +0200680
Andrey Smirnov2f532d072019-02-01 16:15:21 -0800681 if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_IMX6_PHY))
682 return 0;
683
Lucas Stachf18f42d2018-07-31 12:21:49 +0200684 switch (phy_rate) {
685 case 125000000:
686 /*
687 * The default settings of the MPLL are for a 125MHz input
688 * clock, so no need to reconfigure anything in that case.
689 */
690 return 0;
691 case 100000000:
692 mult = 25;
693 div = 0;
694 break;
695 case 200000000:
696 mult = 25;
697 div = 1;
698 break;
699 default:
700 dev_err(imx6_pcie->pci->dev,
701 "Unsupported PHY reference clock rate %lu\n", phy_rate);
702 return -EINVAL;
703 }
704
705 pcie_phy_read(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, &val);
706 val &= ~(PCIE_PHY_MPLL_MULTIPLIER_MASK <<
707 PCIE_PHY_MPLL_MULTIPLIER_SHIFT);
708 val |= mult << PCIE_PHY_MPLL_MULTIPLIER_SHIFT;
709 val |= PCIE_PHY_MPLL_MULTIPLIER_OVRD;
710 pcie_phy_write(imx6_pcie, PCIE_PHY_MPLL_OVRD_IN_LO, val);
711
712 pcie_phy_read(imx6_pcie, PCIE_PHY_ATEOVRD, &val);
713 val &= ~(PCIE_PHY_ATEOVRD_REF_CLKDIV_MASK <<
714 PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT);
715 val |= div << PCIE_PHY_ATEOVRD_REF_CLKDIV_SHIFT;
716 val |= PCIE_PHY_ATEOVRD_EN;
717 pcie_phy_write(imx6_pcie, PCIE_PHY_ATEOVRD, val);
718
719 return 0;
720}
721
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500722static int imx6_pcie_wait_for_speed_change(struct imx6_pcie *imx6_pcie)
Troy Kiskya0427462015-06-12 14:30:16 -0500723{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530724 struct dw_pcie *pci = imx6_pcie->pci;
725 struct device *dev = pci->dev;
Bjorn Helgaas1c7fae12015-06-12 15:02:49 -0500726 u32 tmp;
Troy Kiskya0427462015-06-12 14:30:16 -0500727 unsigned int retries;
728
729 for (retries = 0; retries < 200; retries++) {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530730 tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
Troy Kiskya0427462015-06-12 14:30:16 -0500731 /* Test if the speed change finished. */
732 if (!(tmp & PORT_LOGIC_SPEED_CHANGE))
733 return 0;
734 usleep_range(100, 1000);
735 }
736
Bjorn Helgaas13957652016-10-06 13:35:18 -0500737 dev_err(dev, "Speed change timeout\n");
Andrey Smirnovc3776902019-04-14 17:46:24 -0700738 return -ETIMEDOUT;
Marek Vasut66a60f92013-12-12 22:50:01 +0100739}
740
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300741static void imx6_pcie_ltssm_enable(struct device *dev)
742{
743 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
744
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800745 switch (imx6_pcie->drvdata->variant) {
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300746 case IMX6Q:
747 case IMX6SX:
748 case IMX6QP:
749 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
750 IMX6Q_GPR12_PCIE_CTL_2,
751 IMX6Q_GPR12_PCIE_CTL_2);
752 break;
753 case IMX7D:
Andrey Smirnov2d8ed462019-02-01 16:15:23 -0800754 case IMX8MQ:
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300755 reset_control_deassert(imx6_pcie->apps_reset);
756 break;
757 }
758}
759
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500760static int imx6_pcie_establish_link(struct imx6_pcie *imx6_pcie)
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100761{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530762 struct dw_pcie *pci = imx6_pcie->pci;
763 struct device *dev = pci->dev;
Bjorn Helgaas1c7fae12015-06-12 15:02:49 -0500764 u32 tmp;
Troy Kiskya0427462015-06-12 14:30:16 -0500765 int ret;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100766
767 /*
768 * Force Gen1 operation when starting the link. In case the link is
769 * started in Gen2 mode, there is a possibility the devices on the
770 * bus will not be detected at all. This happens with PCIe switches.
771 */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530772 tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCR);
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100773 tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK;
774 tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN1;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530775 dw_pcie_writel_dbi(pci, PCIE_RC_LCR, tmp);
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100776
777 /* Start LTSSM. */
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300778 imx6_pcie_ltssm_enable(dev);
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100779
Andrey Smirnovee6f3712019-04-14 17:46:23 -0700780 ret = dw_pcie_wait_for_link(pci);
Fabio Estevamcaf3f562016-12-27 12:40:43 -0200781 if (ret)
Lucas Stach54a47a82016-01-25 16:49:53 -0600782 goto err_reset_phy;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100783
Tim Harveya5fcec42016-04-19 19:52:44 -0500784 if (imx6_pcie->link_gen == 2) {
785 /* Allow Gen2 mode after the link is up. */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530786 tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCR);
Tim Harveya5fcec42016-04-19 19:52:44 -0500787 tmp &= ~PCIE_RC_LCR_MAX_LINK_SPEEDS_MASK;
788 tmp |= PCIE_RC_LCR_MAX_LINK_SPEEDS_GEN2;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530789 dw_pcie_writel_dbi(pci, PCIE_RC_LCR, tmp);
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100790
Andrey Smirnove6dcd872017-03-28 08:42:51 -0700791 /*
Andrey Smirnov93b226f2017-03-28 08:42:52 -0700792 * Start Directed Speed Change so the best possible
793 * speed both link partners support can be negotiated.
Andrey Smirnove6dcd872017-03-28 08:42:51 -0700794 */
Andrey Smirnov93b226f2017-03-28 08:42:52 -0700795 tmp = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
796 tmp |= PORT_LOGIC_SPEED_CHANGE;
797 dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, tmp);
Andrey Smirnove6dcd872017-03-28 08:42:51 -0700798
Andrey Smirnov4c458bb2019-02-01 16:15:22 -0800799 if (imx6_pcie->drvdata->flags &
800 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE) {
Andrey Smirnov93b226f2017-03-28 08:42:52 -0700801 /*
802 * On i.MX7, DIRECT_SPEED_CHANGE behaves differently
803 * from i.MX6 family when no link speed transition
804 * occurs and we go Gen1 -> yep, Gen1. The difference
805 * is that, in such case, it will not be cleared by HW
806 * which will cause the following code to report false
807 * failure.
808 */
809
810 ret = imx6_pcie_wait_for_speed_change(imx6_pcie);
811 if (ret) {
812 dev_err(dev, "Failed to bring link up!\n");
813 goto err_reset_phy;
814 }
815 }
816
817 /* Make sure link training is finished as well! */
Andrey Smirnovee6f3712019-04-14 17:46:23 -0700818 ret = dw_pcie_wait_for_link(pci);
Andrey Smirnove6dcd872017-03-28 08:42:51 -0700819 if (ret) {
820 dev_err(dev, "Failed to bring link up!\n");
821 goto err_reset_phy;
822 }
Andrey Smirnov93b226f2017-03-28 08:42:52 -0700823 } else {
824 dev_info(dev, "Link: Gen2 disabled\n");
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100825 }
826
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530827 tmp = dw_pcie_readl_dbi(pci, PCIE_RC_LCSR);
Bjorn Helgaas13957652016-10-06 13:35:18 -0500828 dev_info(dev, "Link up, Gen%i\n", (tmp >> 16) & 0xf);
Troy Kiskya0427462015-06-12 14:30:16 -0500829 return 0;
Lucas Stach54a47a82016-01-25 16:49:53 -0600830
831err_reset_phy:
Bjorn Helgaas13957652016-10-06 13:35:18 -0500832 dev_dbg(dev, "PHY DEBUG_R0=0x%08x DEBUG_R1=0x%08x\n",
Andrey Smirnov60ef4b02019-04-14 17:46:26 -0700833 dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0),
834 dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG1));
Bjorn Helgaas2a6a85d2016-10-11 22:18:26 -0500835 imx6_pcie_reset_phy(imx6_pcie);
Lucas Stach54a47a82016-01-25 16:49:53 -0600836 return ret;
Marek Vasutfa33a6d2013-12-12 22:50:02 +0100837}
838
Bjorn Andersson4a301762017-07-15 23:39:45 -0700839static int imx6_pcie_host_init(struct pcie_port *pp)
Sean Crossbb389192013-09-26 11:24:47 +0800840{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530841 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
842 struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci);
Sean Crossbb389192013-09-26 11:24:47 +0800843
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500844 imx6_pcie_assert_core_reset(imx6_pcie);
845 imx6_pcie_init_phy(imx6_pcie);
846 imx6_pcie_deassert_core_reset(imx6_pcie);
Lucas Stachf18f42d2018-07-31 12:21:49 +0200847 imx6_setup_phy_mpll(imx6_pcie);
Sean Crossbb389192013-09-26 11:24:47 +0800848 dw_pcie_setup_rc(pp);
Bjorn Helgaase7d77052016-10-11 22:06:47 -0500849 imx6_pcie_establish_link(imx6_pcie);
Lucas Stachd1dc9742014-03-28 17:52:59 +0100850
851 if (IS_ENABLED(CONFIG_PCI_MSI))
852 dw_pcie_msi_init(pp);
Bjorn Andersson4a301762017-07-15 23:39:45 -0700853
854 return 0;
Sean Crossbb389192013-09-26 11:24:47 +0800855}
856
Jisheng Zhang4ab2e7c2017-06-05 16:53:46 +0800857static const struct dw_pcie_host_ops imx6_pcie_host_ops = {
Sean Crossbb389192013-09-26 11:24:47 +0800858 .host_init = imx6_pcie_host_init,
859};
860
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -0700861static int imx6_add_pcie_port(struct imx6_pcie *imx6_pcie,
862 struct platform_device *pdev)
Sean Crossbb389192013-09-26 11:24:47 +0800863{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530864 struct dw_pcie *pci = imx6_pcie->pci;
865 struct pcie_port *pp = &pci->pp;
866 struct device *dev = &pdev->dev;
Sean Crossbb389192013-09-26 11:24:47 +0800867 int ret;
868
Lucas Stachd1dc9742014-03-28 17:52:59 +0100869 if (IS_ENABLED(CONFIG_PCI_MSI)) {
870 pp->msi_irq = platform_get_irq_byname(pdev, "msi");
Krzysztof Wilczyńskicaecb052020-08-02 14:25:53 +0000871 if (pp->msi_irq < 0)
Aman Sharma0584bff2020-03-12 00:49:02 +0530872 return pp->msi_irq;
Lucas Stachd1dc9742014-03-28 17:52:59 +0100873 }
874
Sean Crossbb389192013-09-26 11:24:47 +0800875 pp->ops = &imx6_pcie_host_ops;
876
Sean Crossbb389192013-09-26 11:24:47 +0800877 ret = dw_pcie_host_init(pp);
878 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -0500879 dev_err(dev, "failed to initialize host\n");
Sean Crossbb389192013-09-26 11:24:47 +0800880 return ret;
881 }
882
883 return 0;
884}
885
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530886static const struct dw_pcie_ops dw_pcie_ops = {
Trent Piepho68bc10b2018-11-05 18:11:36 +0000887 /* No special ops needed, but pcie-designware still expects this struct */
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530888};
889
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300890#ifdef CONFIG_PM_SLEEP
891static void imx6_pcie_ltssm_disable(struct device *dev)
892{
893 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
894
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800895 switch (imx6_pcie->drvdata->variant) {
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300896 case IMX6SX:
897 case IMX6QP:
898 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
899 IMX6Q_GPR12_PCIE_CTL_2, 0);
900 break;
901 case IMX7D:
902 reset_control_assert(imx6_pcie->apps_reset);
903 break;
904 default:
905 dev_err(dev, "ltssm_disable not supported\n");
906 }
907}
908
Leonard Crestezf4e833b2018-07-19 17:02:10 +0300909static void imx6_pcie_pm_turnoff(struct imx6_pcie *imx6_pcie)
910{
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000911 struct device *dev = imx6_pcie->pci->dev;
912
913 /* Some variants have a turnoff reset in DT */
914 if (imx6_pcie->turnoff_reset) {
915 reset_control_assert(imx6_pcie->turnoff_reset);
916 reset_control_deassert(imx6_pcie->turnoff_reset);
917 goto pm_turnoff_sleep;
918 }
919
920 /* Others poke directly at IOMUXC registers */
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800921 switch (imx6_pcie->drvdata->variant) {
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000922 case IMX6SX:
923 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
924 IMX6SX_GPR12_PCIE_PM_TURN_OFF,
925 IMX6SX_GPR12_PCIE_PM_TURN_OFF);
926 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
927 IMX6SX_GPR12_PCIE_PM_TURN_OFF, 0);
928 break;
929 default:
930 dev_err(dev, "PME_Turn_Off not implemented\n");
931 return;
932 }
Leonard Crestezf4e833b2018-07-19 17:02:10 +0300933
934 /*
935 * Components with an upstream port must respond to
936 * PME_Turn_Off with PME_TO_Ack but we can't check.
937 *
938 * The standard recommends a 1-10ms timeout after which to
939 * proceed anyway as if acks were received.
940 */
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000941pm_turnoff_sleep:
Leonard Crestezf4e833b2018-07-19 17:02:10 +0300942 usleep_range(1000, 10000);
943}
944
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300945static void imx6_pcie_clk_disable(struct imx6_pcie *imx6_pcie)
946{
947 clk_disable_unprepare(imx6_pcie->pcie);
948 clk_disable_unprepare(imx6_pcie->pcie_phy);
949 clk_disable_unprepare(imx6_pcie->pcie_bus);
950
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -0800951 switch (imx6_pcie->drvdata->variant) {
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000952 case IMX6SX:
953 clk_disable_unprepare(imx6_pcie->pcie_inbound_axi);
954 break;
955 case IMX7D:
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300956 regmap_update_bits(imx6_pcie->iomuxc_gpr, IOMUXC_GPR12,
957 IMX7D_GPR12_PCIE_PHY_REFCLK_SEL,
958 IMX7D_GPR12_PCIE_PHY_REFCLK_SEL);
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000959 break;
Andrey Smirnov5278f652019-02-11 17:51:08 -0800960 case IMX8MQ:
961 clk_disable_unprepare(imx6_pcie->pcie_aux);
962 break;
Leonard Crestez9e56f0d2018-11-07 13:57:03 +0000963 default:
964 break;
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300965 }
966}
967
968static int imx6_pcie_suspend_noirq(struct device *dev)
969{
970 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
971
Andrey Smirnov76d6dc22019-04-14 17:46:31 -0700972 if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_SUPPORTS_SUSPEND))
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300973 return 0;
974
Leonard Crestezf4e833b2018-07-19 17:02:10 +0300975 imx6_pcie_pm_turnoff(imx6_pcie);
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300976 imx6_pcie_clk_disable(imx6_pcie);
977 imx6_pcie_ltssm_disable(dev);
978
979 return 0;
980}
981
982static int imx6_pcie_resume_noirq(struct device *dev)
983{
984 int ret;
985 struct imx6_pcie *imx6_pcie = dev_get_drvdata(dev);
986 struct pcie_port *pp = &imx6_pcie->pci->pp;
987
Andrey Smirnov76d6dc22019-04-14 17:46:31 -0700988 if (!(imx6_pcie->drvdata->flags & IMX6_PCIE_FLAG_SUPPORTS_SUSPEND))
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +0300989 return 0;
990
991 imx6_pcie_assert_core_reset(imx6_pcie);
992 imx6_pcie_init_phy(imx6_pcie);
993 imx6_pcie_deassert_core_reset(imx6_pcie);
994 dw_pcie_setup_rc(pp);
995
996 ret = imx6_pcie_establish_link(imx6_pcie);
997 if (ret < 0)
998 dev_info(dev, "pcie link is down after resume.\n");
999
1000 return 0;
1001}
1002#endif
1003
1004static const struct dev_pm_ops imx6_pcie_pm_ops = {
1005 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(imx6_pcie_suspend_noirq,
1006 imx6_pcie_resume_noirq)
1007};
1008
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001009static int imx6_pcie_probe(struct platform_device *pdev)
Sean Crossbb389192013-09-26 11:24:47 +08001010{
Bjorn Helgaas13957652016-10-06 13:35:18 -05001011 struct device *dev = &pdev->dev;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +05301012 struct dw_pcie *pci;
Sean Crossbb389192013-09-26 11:24:47 +08001013 struct imx6_pcie *imx6_pcie;
Trent Piepho1df82ec2019-02-05 00:17:41 +00001014 struct device_node *np;
Sean Crossbb389192013-09-26 11:24:47 +08001015 struct resource *dbi_base;
Bjorn Helgaas13957652016-10-06 13:35:18 -05001016 struct device_node *node = dev->of_node;
Sean Crossbb389192013-09-26 11:24:47 +08001017 int ret;
Richard Zhu75cb8d22018-12-21 04:33:38 +00001018 u16 val;
Sean Crossbb389192013-09-26 11:24:47 +08001019
Bjorn Helgaas13957652016-10-06 13:35:18 -05001020 imx6_pcie = devm_kzalloc(dev, sizeof(*imx6_pcie), GFP_KERNEL);
Sean Crossbb389192013-09-26 11:24:47 +08001021 if (!imx6_pcie)
1022 return -ENOMEM;
1023
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +05301024 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1025 if (!pci)
1026 return -ENOMEM;
1027
1028 pci->dev = dev;
1029 pci->ops = &dw_pcie_ops;
Sean Crossbb389192013-09-26 11:24:47 +08001030
Guenter Roeckc0464062017-02-25 02:08:12 -08001031 imx6_pcie->pci = pci;
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001032 imx6_pcie->drvdata = of_device_get_match_data(dev);
Christoph Fritze3c06cd2016-04-05 16:53:27 -05001033
Trent Piepho1df82ec2019-02-05 00:17:41 +00001034 /* Find the PHY if one is defined, only imx7d uses it */
1035 np = of_parse_phandle(node, "fsl,imx7d-pcie-phy", 0);
1036 if (np) {
1037 struct resource res;
1038
1039 ret = of_address_to_resource(np, 0, &res);
1040 if (ret) {
1041 dev_err(dev, "Unable to map PCIe PHY\n");
1042 return ret;
1043 }
1044 imx6_pcie->phy_base = devm_ioremap_resource(dev, &res);
1045 if (IS_ERR(imx6_pcie->phy_base)) {
1046 dev_err(dev, "Unable to map PCIe PHY\n");
1047 return PTR_ERR(imx6_pcie->phy_base);
1048 }
1049 }
Sean Crossbb389192013-09-26 11:24:47 +08001050
Sean Crossbb389192013-09-26 11:24:47 +08001051 dbi_base = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +05301052 pci->dbi_base = devm_ioremap_resource(dev, dbi_base);
1053 if (IS_ERR(pci->dbi_base))
1054 return PTR_ERR(pci->dbi_base);
Sean Crossbb389192013-09-26 11:24:47 +08001055
1056 /* Fetch GPIOs */
Bjorn Helgaasc5af4072016-10-06 13:35:18 -05001057 imx6_pcie->reset_gpio = of_get_named_gpio(node, "reset-gpio", 0);
1058 imx6_pcie->gpio_active_high = of_property_read_bool(node,
Petr Štetiar3ea8529a2016-04-19 19:42:07 -05001059 "reset-gpio-active-high");
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -03001060 if (gpio_is_valid(imx6_pcie->reset_gpio)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001061 ret = devm_gpio_request_one(dev, imx6_pcie->reset_gpio,
Petr Štetiar3ea8529a2016-04-19 19:42:07 -05001062 imx6_pcie->gpio_active_high ?
1063 GPIOF_OUT_INIT_HIGH :
1064 GPIOF_OUT_INIT_LOW,
1065 "PCIe reset");
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -03001066 if (ret) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001067 dev_err(dev, "unable to get reset gpio\n");
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -03001068 return ret;
1069 }
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001070 } else if (imx6_pcie->reset_gpio == -EPROBE_DEFER) {
1071 return imx6_pcie->reset_gpio;
Fabio Estevamb2d7a9c2016-03-28 18:45:36 -03001072 }
Sean Crossbb389192013-09-26 11:24:47 +08001073
Sean Crossbb389192013-09-26 11:24:47 +08001074 /* Fetch clocks */
Bjorn Helgaas13957652016-10-06 13:35:18 -05001075 imx6_pcie->pcie_phy = devm_clk_get(dev, "pcie_phy");
Lucas Stach57526132014-03-28 17:52:55 +01001076 if (IS_ERR(imx6_pcie->pcie_phy)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001077 dev_err(dev, "pcie_phy clock source missing or invalid\n");
Lucas Stach57526132014-03-28 17:52:55 +01001078 return PTR_ERR(imx6_pcie->pcie_phy);
Sean Crossbb389192013-09-26 11:24:47 +08001079 }
1080
Bjorn Helgaas13957652016-10-06 13:35:18 -05001081 imx6_pcie->pcie_bus = devm_clk_get(dev, "pcie_bus");
Lucas Stach57526132014-03-28 17:52:55 +01001082 if (IS_ERR(imx6_pcie->pcie_bus)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001083 dev_err(dev, "pcie_bus clock source missing or invalid\n");
Lucas Stach57526132014-03-28 17:52:55 +01001084 return PTR_ERR(imx6_pcie->pcie_bus);
Sean Crossbb389192013-09-26 11:24:47 +08001085 }
1086
Bjorn Helgaas13957652016-10-06 13:35:18 -05001087 imx6_pcie->pcie = devm_clk_get(dev, "pcie");
Lucas Stach57526132014-03-28 17:52:55 +01001088 if (IS_ERR(imx6_pcie->pcie)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001089 dev_err(dev, "pcie clock source missing or invalid\n");
Lucas Stach57526132014-03-28 17:52:55 +01001090 return PTR_ERR(imx6_pcie->pcie);
Sean Crossbb389192013-09-26 11:24:47 +08001091 }
1092
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001093 switch (imx6_pcie->drvdata->variant) {
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001094 case IMX6SX:
Bjorn Helgaas13957652016-10-06 13:35:18 -05001095 imx6_pcie->pcie_inbound_axi = devm_clk_get(dev,
Christoph Fritze3c06cd2016-04-05 16:53:27 -05001096 "pcie_inbound_axi");
1097 if (IS_ERR(imx6_pcie->pcie_inbound_axi)) {
Andrey Smirnov21b72452017-02-07 07:50:25 -08001098 dev_err(dev, "pcie_inbound_axi clock missing or invalid\n");
Christoph Fritze3c06cd2016-04-05 16:53:27 -05001099 return PTR_ERR(imx6_pcie->pcie_inbound_axi);
1100 }
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001101 break;
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001102 case IMX8MQ:
Andrey Smirnov5278f652019-02-11 17:51:08 -08001103 imx6_pcie->pcie_aux = devm_clk_get(dev, "pcie_aux");
1104 if (IS_ERR(imx6_pcie->pcie_aux)) {
1105 dev_err(dev, "pcie_aux clock source missing or invalid\n");
1106 return PTR_ERR(imx6_pcie->pcie_aux);
1107 }
1108 /* fall through */
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001109 case IMX7D:
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001110 if (dbi_base->start == IMX8MQ_PCIE2_BASE_ADDR)
1111 imx6_pcie->controller_id = 1;
1112
Philipp Zabel7c180582017-07-19 17:25:56 +02001113 imx6_pcie->pciephy_reset = devm_reset_control_get_exclusive(dev,
1114 "pciephy");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001115 if (IS_ERR(imx6_pcie->pciephy_reset)) {
Colin Ian King72215472017-04-21 08:02:30 +01001116 dev_err(dev, "Failed to get PCIEPHY reset control\n");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001117 return PTR_ERR(imx6_pcie->pciephy_reset);
1118 }
1119
Philipp Zabel7c180582017-07-19 17:25:56 +02001120 imx6_pcie->apps_reset = devm_reset_control_get_exclusive(dev,
1121 "apps");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001122 if (IS_ERR(imx6_pcie->apps_reset)) {
Colin Ian King72215472017-04-21 08:02:30 +01001123 dev_err(dev, "Failed to get PCIE APPS reset control\n");
Andrey Smirnov9b3fe672017-03-28 08:42:49 -07001124 return PTR_ERR(imx6_pcie->apps_reset);
1125 }
1126 break;
1127 default:
1128 break;
Christoph Fritze3c06cd2016-04-05 16:53:27 -05001129 }
1130
Leonard Crestezf4e833b2018-07-19 17:02:10 +03001131 /* Grab turnoff reset */
1132 imx6_pcie->turnoff_reset = devm_reset_control_get_optional_exclusive(dev, "turnoff");
1133 if (IS_ERR(imx6_pcie->turnoff_reset)) {
1134 dev_err(dev, "Failed to get TURNOFF reset control\n");
1135 return PTR_ERR(imx6_pcie->turnoff_reset);
1136 }
1137
Sean Crossbb389192013-09-26 11:24:47 +08001138 /* Grab GPR config register range */
1139 imx6_pcie->iomuxc_gpr =
1140 syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
1141 if (IS_ERR(imx6_pcie->iomuxc_gpr)) {
Bjorn Helgaas13957652016-10-06 13:35:18 -05001142 dev_err(dev, "unable to find iomuxc registers\n");
Fabio Estevamb391bf32013-12-02 01:39:35 -02001143 return PTR_ERR(imx6_pcie->iomuxc_gpr);
Sean Crossbb389192013-09-26 11:24:47 +08001144 }
1145
Justin Waters28e3abe2016-01-15 10:24:35 -05001146 /* Grab PCIe PHY Tx Settings */
1147 if (of_property_read_u32(node, "fsl,tx-deemph-gen1",
1148 &imx6_pcie->tx_deemph_gen1))
1149 imx6_pcie->tx_deemph_gen1 = 0;
1150
1151 if (of_property_read_u32(node, "fsl,tx-deemph-gen2-3p5db",
1152 &imx6_pcie->tx_deemph_gen2_3p5db))
1153 imx6_pcie->tx_deemph_gen2_3p5db = 0;
1154
1155 if (of_property_read_u32(node, "fsl,tx-deemph-gen2-6db",
1156 &imx6_pcie->tx_deemph_gen2_6db))
1157 imx6_pcie->tx_deemph_gen2_6db = 20;
1158
1159 if (of_property_read_u32(node, "fsl,tx-swing-full",
1160 &imx6_pcie->tx_swing_full))
1161 imx6_pcie->tx_swing_full = 127;
1162
1163 if (of_property_read_u32(node, "fsl,tx-swing-low",
1164 &imx6_pcie->tx_swing_low))
1165 imx6_pcie->tx_swing_low = 127;
1166
Tim Harveya5fcec42016-04-19 19:52:44 -05001167 /* Limit link speed */
Bjorn Helgaasc5af4072016-10-06 13:35:18 -05001168 ret = of_property_read_u32(node, "fsl,max-link-speed",
Tim Harveya5fcec42016-04-19 19:52:44 -05001169 &imx6_pcie->link_gen);
1170 if (ret)
1171 imx6_pcie->link_gen = 1;
1172
Quentin Schulzc26ebe92017-06-08 10:07:42 +02001173 imx6_pcie->vpcie = devm_regulator_get_optional(&pdev->dev, "vpcie");
1174 if (IS_ERR(imx6_pcie->vpcie)) {
Thierry Reding2170a092019-08-29 12:53:16 +02001175 if (PTR_ERR(imx6_pcie->vpcie) != -ENODEV)
1176 return PTR_ERR(imx6_pcie->vpcie);
Quentin Schulzc26ebe92017-06-08 10:07:42 +02001177 imx6_pcie->vpcie = NULL;
1178 }
1179
Kishon Vijay Abraham I9bcf0a62017-02-15 18:48:11 +05301180 platform_set_drvdata(pdev, imx6_pcie);
1181
Leonard Crestez3f7ccee2018-10-08 18:06:21 +00001182 ret = imx6_pcie_attach_pd(dev);
1183 if (ret)
1184 return ret;
1185
Bjorn Helgaase7d77052016-10-11 22:06:47 -05001186 ret = imx6_add_pcie_port(imx6_pcie, pdev);
Sean Crossbb389192013-09-26 11:24:47 +08001187 if (ret < 0)
Fabio Estevamb391bf32013-12-02 01:39:35 -02001188 return ret;
Sean Crossbb389192013-09-26 11:24:47 +08001189
Richard Zhu75cb8d22018-12-21 04:33:38 +00001190 if (pci_msi_enabled()) {
1191 val = dw_pcie_readw_dbi(pci, PCIE_RC_IMX6_MSI_CAP +
1192 PCI_MSI_FLAGS);
1193 val |= PCI_MSI_FLAGS_ENABLE;
1194 dw_pcie_writew_dbi(pci, PCIE_RC_IMX6_MSI_CAP + PCI_MSI_FLAGS,
1195 val);
1196 }
1197
Sean Crossbb389192013-09-26 11:24:47 +08001198 return 0;
Sean Crossbb389192013-09-26 11:24:47 +08001199}
1200
Lucas Stach3e3e4062014-07-31 20:16:05 +02001201static void imx6_pcie_shutdown(struct platform_device *pdev)
1202{
1203 struct imx6_pcie *imx6_pcie = platform_get_drvdata(pdev);
1204
1205 /* bring down link, so bootloader gets clean state in case of reboot */
Bjorn Helgaase7d77052016-10-11 22:06:47 -05001206 imx6_pcie_assert_core_reset(imx6_pcie);
Lucas Stach3e3e4062014-07-31 20:16:05 +02001207}
1208
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001209static const struct imx6_pcie_drvdata drvdata[] = {
1210 [IMX6Q] = {
1211 .variant = IMX6Q,
Andrey Smirnov4c458bb2019-02-01 16:15:22 -08001212 .flags = IMX6_PCIE_FLAG_IMX6_PHY |
1213 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE,
Stefan Agner075af612019-07-26 16:40:07 +02001214 .dbi_length = 0x200,
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001215 },
1216 [IMX6SX] = {
1217 .variant = IMX6SX,
Andrey Smirnov4c458bb2019-02-01 16:15:22 -08001218 .flags = IMX6_PCIE_FLAG_IMX6_PHY |
Andrey Smirnov76d6dc22019-04-14 17:46:31 -07001219 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE |
1220 IMX6_PCIE_FLAG_SUPPORTS_SUSPEND,
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001221 },
1222 [IMX6QP] = {
1223 .variant = IMX6QP,
Andrey Smirnov4c458bb2019-02-01 16:15:22 -08001224 .flags = IMX6_PCIE_FLAG_IMX6_PHY |
1225 IMX6_PCIE_FLAG_IMX6_SPEED_CHANGE,
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001226 },
1227 [IMX7D] = {
1228 .variant = IMX7D,
Andrey Smirnov76d6dc22019-04-14 17:46:31 -07001229 .flags = IMX6_PCIE_FLAG_SUPPORTS_SUSPEND,
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001230 },
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001231 [IMX8MQ] = {
1232 .variant = IMX8MQ,
1233 },
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001234};
1235
Sean Crossbb389192013-09-26 11:24:47 +08001236static const struct of_device_id imx6_pcie_of_match[] = {
Andrey Smirnove8e4d4e2019-02-01 16:15:20 -08001237 { .compatible = "fsl,imx6q-pcie", .data = &drvdata[IMX6Q], },
1238 { .compatible = "fsl,imx6sx-pcie", .data = &drvdata[IMX6SX], },
1239 { .compatible = "fsl,imx6qp-pcie", .data = &drvdata[IMX6QP], },
1240 { .compatible = "fsl,imx7d-pcie", .data = &drvdata[IMX7D], },
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001241 { .compatible = "fsl,imx8mq-pcie", .data = &drvdata[IMX8MQ], } ,
Sean Crossbb389192013-09-26 11:24:47 +08001242 {},
1243};
Sean Crossbb389192013-09-26 11:24:47 +08001244
1245static struct platform_driver imx6_pcie_driver = {
1246 .driver = {
1247 .name = "imx6q-pcie",
Sachin Kamat8bcadbe2013-10-21 14:36:41 +05301248 .of_match_table = imx6_pcie_of_match,
Brian Norrisa5f40e82017-04-20 15:36:25 -05001249 .suppress_bind_attrs = true,
Leonard Crestez0ee2c1f2018-08-27 14:28:37 +03001250 .pm = &imx6_pcie_pm_ops,
Lucas Stach1b8df7aa72019-04-04 18:45:17 +02001251 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
Sean Crossbb389192013-09-26 11:24:47 +08001252 },
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001253 .probe = imx6_pcie_probe,
Lucas Stach3e3e4062014-07-31 20:16:05 +02001254 .shutdown = imx6_pcie_shutdown,
Sean Crossbb389192013-09-26 11:24:47 +08001255};
1256
Stefan Agner075af612019-07-26 16:40:07 +02001257static void imx6_pcie_quirk(struct pci_dev *dev)
1258{
1259 struct pci_bus *bus = dev->bus;
1260 struct pcie_port *pp = bus->sysdata;
1261
1262 /* Bus parent is the PCI bridge, its parent is this platform driver */
1263 if (!bus->dev.parent || !bus->dev.parent->parent)
1264 return;
1265
1266 /* Make sure we only quirk devices associated with this driver */
1267 if (bus->dev.parent->parent->driver != &imx6_pcie_driver.driver)
1268 return;
1269
Rob Herring55254932020-07-21 20:25:00 -06001270 if (pci_is_root_bus(bus)) {
Stefan Agner075af612019-07-26 16:40:07 +02001271 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1272 struct imx6_pcie *imx6_pcie = to_imx6_pcie(pci);
1273
1274 /*
1275 * Limit config length to avoid the kernel reading beyond
1276 * the register set and causing an abort on i.MX 6Quad
1277 */
1278 if (imx6_pcie->drvdata->dbi_length) {
1279 dev->cfg_size = imx6_pcie->drvdata->dbi_length;
1280 dev_info(&dev->dev, "Limiting cfg_size to %d\n",
1281 dev->cfg_size);
1282 }
1283 }
1284}
1285DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, 0xabcd,
1286 PCI_CLASS_BRIDGE_PCI, 8, imx6_pcie_quirk);
1287
Sean Crossbb389192013-09-26 11:24:47 +08001288static int __init imx6_pcie_init(void)
1289{
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001290#ifdef CONFIG_ARM
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001291 /*
1292 * Since probe() can be deferred we need to make sure that
1293 * hook_fault_code is not called after __init memory is freed
1294 * by kernel and since imx6q_pcie_abort_handler() is a no-op,
1295 * we can install the handler here without risking it
1296 * accessing some uninitialized driver state.
1297 */
Lucas Stach415b6182017-05-22 17:06:30 -05001298 hook_fault_code(8, imx6q_pcie_abort_handler, SIGBUS, 0,
1299 "external abort on non-linefetch");
Andrey Smirnov2d8ed462019-02-01 16:15:23 -08001300#endif
Andrey Smirnovbde4a5a2017-03-28 08:42:50 -07001301
1302 return platform_driver_register(&imx6_pcie_driver);
Sean Crossbb389192013-09-26 11:24:47 +08001303}
Paul Gortmakerf90d8e82016-08-22 17:59:43 -04001304device_initcall(imx6_pcie_init);