blob: c696a8687567690a8f2c7785284f65dcddfeb103 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MCE_H
2#define _ASM_X86_MCE_H
Thomas Gleixnere2f43022007-10-17 18:04:40 +02003
David Howellsaf170c52012-12-14 22:37:13 +00004#include <uapi/asm/mce.h>
Thomas Gleixnere2f43022007-10-17 18:04:40 +02005
Borislav Petkovf51bde62012-12-21 17:03:58 +01006/*
7 * Machine Check support for x86
8 */
9
10/* MCG_CAP register defines */
11#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
12#define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
13#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
14#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
15#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
16#define MCG_EXT_CNT_SHIFT 16
17#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
18#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
Chen, Gong4b3db702013-10-21 14:29:25 -070019#define MCG_ELOG_P (1ULL<<26) /* Extended error log supported */
Borislav Petkovf51bde62012-12-21 17:03:58 +010020
21/* MCG_STATUS register defines */
22#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
23#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
24#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
25
26/* MCi_STATUS register defines */
27#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
28#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
29#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
30#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
31#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
32#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
33#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
34#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
35#define MCI_STATUS_AR (1ULL<<55) /* Action required */
Tony Luck0ca06c02013-07-24 13:54:20 -070036
37/*
38 * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
39 * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
40 * errors to indicate that errors are being filtered by hardware.
41 * We should mask out bit 12 when looking for specific signatures
42 * of uncorrected errors - so the F bit is deliberately skipped
43 * in this #define.
44 */
45#define MCACOD 0xefff /* MCA Error Code */
Borislav Petkovf51bde62012-12-21 17:03:58 +010046
47/* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
48#define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
Tony Luck0ca06c02013-07-24 13:54:20 -070049#define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
Borislav Petkovf51bde62012-12-21 17:03:58 +010050#define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
51#define MCACOD_DATA 0x0134 /* Data Load */
52#define MCACOD_INSTR 0x0150 /* Instruction Fetch */
53
54/* MCi_MISC register defines */
55#define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
56#define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
57#define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
58#define MCI_MISC_ADDR_LINEAR 1 /* linear address */
59#define MCI_MISC_ADDR_PHYS 2 /* physical address */
60#define MCI_MISC_ADDR_MEM 3 /* memory address */
61#define MCI_MISC_ADDR_GENERIC 7 /* generic */
62
63/* CTL2 register defines */
64#define MCI_CTL2_CMCI_EN (1ULL << 30)
65#define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
66
67#define MCJ_CTX_MASK 3
68#define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
69#define MCJ_CTX_RANDOM 0 /* inject context: random */
70#define MCJ_CTX_PROCESS 0x1 /* inject context: process */
71#define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
72#define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
73#define MCJ_EXCEPTION 0x8 /* raise as exception */
Mathias Krausea9093682013-06-04 20:54:14 +020074#define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
Borislav Petkovf51bde62012-12-21 17:03:58 +010075
76#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
77
78/* Software defined banks */
79#define MCE_EXTENDED_BANK 128
80#define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
81#define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1)
82
83#define MCE_LOG_LEN 32
84#define MCE_LOG_SIGNATURE "MACHINECHECK"
85
86/*
87 * This structure contains all data related to the MCE log. Also
88 * carries a signature to make it easier to find from external
89 * debugging tools. Each entry is only valid when its finished flag
90 * is set.
91 */
92struct mce_log {
93 char signature[12]; /* "MACHINECHECK" */
94 unsigned len; /* = MCE_LOG_LEN */
95 unsigned next;
96 unsigned flags;
97 unsigned recordlen; /* length of struct mce */
98 struct mce entry[MCE_LOG_LEN];
99};
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200100
101struct mca_config {
102 bool dont_log_ce;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200103 bool cmci_disabled;
104 bool ignore_ce;
Borislav Petkov14625942012-10-17 12:05:33 +0200105 bool disabled;
106 bool ser;
107 bool bios_cmci_threshold;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200108 u8 banks;
Borislav Petkov84c25592012-10-15 19:59:18 +0200109 s8 bootlog;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200110 int tolerant;
Borislav Petkov84c25592012-10-15 19:59:18 +0200111 int monarch_timeout;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200112 int panic_timeout;
Borislav Petkov84c25592012-10-15 19:59:18 +0200113 u32 rip_msr;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200114};
115
Borislav Petkov7af19e42012-10-15 20:25:17 +0200116extern struct mca_config mca_cfg;
Borislav Petkov3653ada2011-12-04 15:12:09 +0100117extern void mce_register_decode_chain(struct notifier_block *nb);
118extern void mce_unregister_decode_chain(struct notifier_block *nb);
Alan Coxdf39a2e2010-01-04 16:17:21 +0000119
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900120#include <linux/percpu.h>
121#include <linux/init.h>
Arun Sharma600634972011-07-26 16:09:06 -0700122#include <linux/atomic.h>
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900123
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900124extern int mce_p5_enabled;
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200125
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900126#ifdef CONFIG_X86_MCE
Yong Wanga2202aa2009-11-10 09:38:24 +0800127int mcheck_init(void);
Borislav Petkov5e099542009-10-16 12:31:32 +0200128void mcheck_cpu_init(struct cpuinfo_x86 *c);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900129#else
Yong Wanga2202aa2009-11-10 09:38:24 +0800130static inline int mcheck_init(void) { return 0; }
Borislav Petkov5e099542009-10-16 12:31:32 +0200131static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900132#endif
133
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900134#ifdef CONFIG_X86_ANCIENT_MCE
135void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
136void winchip_mcheck_init(struct cpuinfo_x86 *c);
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900137static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900138#else
139static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
140static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900141static inline void enable_p5_mce(void) {}
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900142#endif
143
Andi Kleenb5f2fa42009-02-12 13:43:22 +0100144void mce_setup(struct mce *m);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200145void mce_log(struct mce *m);
Greg Kroah-Hartmand6126ef2012-01-26 15:49:14 -0800146DECLARE_PER_CPU(struct device *, mce_device);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200147
Andi Kleen41fdff32009-02-12 13:49:30 +0100148/*
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200149 * Maximum banks number.
150 * This is the limit of the current register layout on
151 * Intel CPUs.
Andi Kleen41fdff32009-02-12 13:49:30 +0100152 */
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200153#define MAX_NR_BANKS 32
Andi Kleen41fdff32009-02-12 13:49:30 +0100154
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200155#ifdef CONFIG_X86_MCE_INTEL
156void mce_intel_feature_init(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100157void cmci_clear(void);
158void cmci_reenable(void);
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530159void cmci_rediscover(void);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100160void cmci_recheck(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200161#else
162static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
Andi Kleen88ccbed2009-02-12 13:49:36 +0100163static inline void cmci_clear(void) {}
164static inline void cmci_reenable(void) {}
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530165static inline void cmci_rediscover(void) {}
Andi Kleen88ccbed2009-02-12 13:49:36 +0100166static inline void cmci_recheck(void) {}
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200167#endif
168
169#ifdef CONFIG_X86_MCE_AMD
170void mce_amd_feature_init(struct cpuinfo_x86 *c);
171#else
172static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
173#endif
174
H. Peter Anvin38736072009-05-28 10:05:33 -0700175int mce_available(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100176
Andi Kleen01ca79f2009-05-27 21:56:52 +0200177DECLARE_PER_CPU(unsigned, mce_exception_count);
Andi Kleenca84f692009-05-27 21:56:57 +0200178DECLARE_PER_CPU(unsigned, mce_poll_count);
Andi Kleen01ca79f2009-05-27 21:56:52 +0200179
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200180extern atomic_t mce_entry;
181
Andi Kleenee031c32009-02-12 13:49:34 +0100182typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
183DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
184
Andi Kleenb79109c2009-02-12 13:43:23 +0100185enum mcp_flags {
186 MCP_TIMESTAMP = (1 << 0), /* log time stamp */
187 MCP_UC = (1 << 1), /* log uncorrected errors */
Andi Kleen5679af42009-04-07 17:06:55 +0200188 MCP_DONTLOG = (1 << 2), /* only clear, don't log */
Andi Kleenb79109c2009-02-12 13:43:23 +0100189};
H. Peter Anvin38736072009-05-28 10:05:33 -0700190void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
Andi Kleenb79109c2009-02-12 13:43:23 +0100191
Andi Kleen9ff36ee2009-05-27 21:56:58 +0200192int mce_notify_irq(void);
Andi Kleen9b1beaf2009-05-27 21:56:59 +0200193void mce_notify_process(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200194
Andi Kleenea149b32009-04-29 19:31:00 +0200195DECLARE_PER_CPU(struct mce, injectm);
Luck, Tony66f5ddf2011-11-03 11:46:47 -0700196
197extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
198 const char __user *ubuf,
199 size_t usize, loff_t *off));
Andi Kleenea149b32009-04-29 19:31:00 +0200200
Naveen N. Raoc3d1fb52013-07-01 21:08:47 +0530201/* Disable CMCI/polling for MCA bank claimed by firmware */
202extern void mce_disable_bank(int bank);
203
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900204/*
205 * Exception handler
206 */
207
208/* Call the installed machine check handler for this CPU setup. */
209extern void (*machine_check_vector)(struct pt_regs *, long error_code);
210void do_machine_check(struct pt_regs *, long);
211
212/*
213 * Threshold handler
214 */
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200215
Andi Kleenb2762682009-02-12 13:49:31 +0100216extern void (*mce_threshold_vector)(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900217extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
Andi Kleenb2762682009-02-12 13:49:31 +0100218
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900219/*
220 * Thermal handler
221 */
222
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900223void intel_init_thermal(struct cpuinfo_x86 *c);
224
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900225void mce_log_therm_throt_event(__u64 status);
Yong Wanga2202aa2009-11-10 09:38:24 +0800226
R, Durgadoss9e76a972011-01-03 17:22:04 +0530227/* Interrupt Handler for core thermal thresholds */
228extern int (*platform_thermal_notify)(__u64 msr_val);
229
Srinivas Pandruvada25cdce12013-05-17 23:42:01 +0000230/* Interrupt Handler for package thermal thresholds */
231extern int (*platform_thermal_package_notify)(__u64 msr_val);
232
233/* Callback support of rate control, return true, if
234 * callback has rate control */
235extern bool (*platform_thermal_package_rate_control)(void);
236
Yong Wanga2202aa2009-11-10 09:38:24 +0800237#ifdef CONFIG_X86_THERMAL_VECTOR
238extern void mcheck_intel_therm_init(void);
239#else
240static inline void mcheck_intel_therm_init(void) { }
241#endif
242
Huang Yingd334a492010-05-18 14:35:20 +0800243/*
244 * Used by APEI to report memory error via /dev/mcelog
245 */
246
247struct cper_sec_mem_err;
248extern void apei_mce_report_mem_error(int corrected,
249 struct cper_sec_mem_err *mem_err);
250
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700251#endif /* _ASM_X86_MCE_H */