blob: 4af123fab63c1fdbc4f03da4db7402568e0150fd [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080039#include <linux/io.h>
Benoit Cousson61451972011-12-22 15:56:36 +010040#include <linux/of.h>
41#include <linux/of_i2c.h>
42#include <linux/of_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -070044#include <linux/i2c-omap.h>
Rajendra Nayak27b1fec2010-09-28 21:02:58 +053045#include <linux/pm_runtime.h>
Komal Shah010d442c42006-08-13 23:44:09 +020046
Paul Walmsley9c76b872008-11-21 13:39:55 -080047/* I2C controller revisions */
Andy Green4e80f722011-05-30 07:43:07 -070048#define OMAP_I2C_OMAP1_REV_2 0x20
Paul Walmsley9c76b872008-11-21 13:39:55 -080049
50/* I2C controller revisions present on specific hardware */
51#define OMAP_I2C_REV_ON_2430 0x36
Jon Hunterf518b482012-06-28 20:41:31 +053052#define OMAP_I2C_REV_ON_3430_3530 0x3C
53#define OMAP_I2C_REV_ON_3630_4430 0x40
Paul Walmsley9c76b872008-11-21 13:39:55 -080054
Komal Shah010d442c42006-08-13 23:44:09 +020055/* timeout waiting for the controller to respond */
56#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
57
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080058/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070059enum {
60 OMAP_I2C_REV_REG = 0,
61 OMAP_I2C_IE_REG,
62 OMAP_I2C_STAT_REG,
63 OMAP_I2C_IV_REG,
64 OMAP_I2C_WE_REG,
65 OMAP_I2C_SYSS_REG,
66 OMAP_I2C_BUF_REG,
67 OMAP_I2C_CNT_REG,
68 OMAP_I2C_DATA_REG,
69 OMAP_I2C_SYSC_REG,
70 OMAP_I2C_CON_REG,
71 OMAP_I2C_OA_REG,
72 OMAP_I2C_SA_REG,
73 OMAP_I2C_PSC_REG,
74 OMAP_I2C_SCLL_REG,
75 OMAP_I2C_SCLH_REG,
76 OMAP_I2C_SYSTEST_REG,
77 OMAP_I2C_BUFSTAT_REG,
Andy Greenb8853082011-05-30 07:43:04 -070078 /* only on OMAP4430 */
79 OMAP_I2C_IP_V2_REVNB_LO,
80 OMAP_I2C_IP_V2_REVNB_HI,
81 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
82 OMAP_I2C_IP_V2_IRQENABLE_SET,
83 OMAP_I2C_IP_V2_IRQENABLE_CLR,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -070084};
Komal Shah010d442c42006-08-13 23:44:09 +020085
86/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080087#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
88#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020089#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
90#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
91#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
92#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
93#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
94
95/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080096#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
97#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +020098#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
99#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
100#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
101#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
102#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
103#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
104#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
105#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
106#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
107#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
108
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800109/* I2C WE wakeup enable register */
110#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
111#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
112#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
113#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
114#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
115#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
116#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
117#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
118#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
119#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
120
121#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
122 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
123 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
124 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
125 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
126
Komal Shah010d442c42006-08-13 23:44:09 +0200127/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
128#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800129#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200130#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800131#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200132
133/* I2C Configuration Register (OMAP_I2C_CON): */
134#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
135#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800136#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200137#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
138#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
139#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
140#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
141#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
142#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
143#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
144
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800145/* I2C SCL time value when Master */
146#define OMAP_I2C_SCLL_HSSCLL 8
147#define OMAP_I2C_SCLH_HSSCLH 8
148
Komal Shah010d442c42006-08-13 23:44:09 +0200149/* I2C System Test Register (OMAP_I2C_SYSTEST): */
150#ifdef DEBUG
151#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
152#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
153#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
154#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
155#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
156#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
157#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
158#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
159#endif
160
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800161/* OCP_SYSSTATUS bit definitions */
162#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200163
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800164/* OCP_SYSCONFIG bit definitions */
165#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
166#define SYSC_SIDLEMODE_MASK (0x3 << 3)
167#define SYSC_ENAWAKEUP_MASK (1 << 2)
168#define SYSC_SOFTRESET_MASK (1 << 1)
169#define SYSC_AUTOIDLE_MASK (1 << 0)
170
171#define SYSC_IDLEMODE_SMART 0x2
172#define SYSC_CLOCKACTIVITY_FCLK 0x2
173
manjugk manjugkf3083d92010-05-11 11:35:20 -0700174/* Errata definitions */
175#define I2C_OMAP_ERRATA_I207 (1 << 0)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530176#define I2C_OMAP_ERRATA_I462 (1 << 1)
Komal Shah010d442c42006-08-13 23:44:09 +0200177
Komal Shah010d442c42006-08-13 23:44:09 +0200178struct omap_i2c_dev {
179 struct device *dev;
180 void __iomem *base; /* virtual */
181 int irq;
Cory Maccarroned84d3ea2009-12-12 17:54:02 -0800182 int reg_shift; /* bit shift for I2C register addresses */
Komal Shah010d442c42006-08-13 23:44:09 +0200183 struct completion cmd_complete;
184 struct resource *ioarea;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -0700185 u32 latency; /* maximum mpu wkup latency */
186 void (*set_mpu_wkup_lat)(struct device *dev,
187 long latency);
Benoit Cousson61451972011-12-22 15:56:36 +0100188 u32 speed; /* Speed of bus in kHz */
189 u32 dtrev; /* extra revision from DT */
190 u32 flags;
Komal Shah010d442c42006-08-13 23:44:09 +0200191 u16 cmd_err;
192 u8 *buf;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700193 u8 *regs;
Komal Shah010d442c42006-08-13 23:44:09 +0200194 size_t buf_len;
195 struct i2c_adapter adapter;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800196 u8 fifo_size; /* use as flag and value
197 * fifo_size==0 implies no fifo
198 * if set, should be trsh+1
199 */
Paul Walmsley9c76b872008-11-21 13:39:55 -0800200 u8 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800201 unsigned b_hw:1; /* bad h/w fixes */
Felipe Balbi079d8af2012-09-12 16:28:06 +0530202 unsigned receiver:1; /* true when we're in receiver mode */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100203 u16 iestate; /* Saved interrupt register */
Rajendra Nayakef871432009-11-23 08:59:18 -0800204 u16 pscstate;
205 u16 scllstate;
206 u16 sclhstate;
207 u16 bufstate;
208 u16 syscstate;
209 u16 westate;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700210 u16 errata;
Komal Shah010d442c42006-08-13 23:44:09 +0200211};
212
Andy Greena1295572011-05-30 07:43:06 -0700213static const u8 reg_map_ip_v1[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700214 [OMAP_I2C_REV_REG] = 0x00,
215 [OMAP_I2C_IE_REG] = 0x01,
216 [OMAP_I2C_STAT_REG] = 0x02,
217 [OMAP_I2C_IV_REG] = 0x03,
218 [OMAP_I2C_WE_REG] = 0x03,
219 [OMAP_I2C_SYSS_REG] = 0x04,
220 [OMAP_I2C_BUF_REG] = 0x05,
221 [OMAP_I2C_CNT_REG] = 0x06,
222 [OMAP_I2C_DATA_REG] = 0x07,
223 [OMAP_I2C_SYSC_REG] = 0x08,
224 [OMAP_I2C_CON_REG] = 0x09,
225 [OMAP_I2C_OA_REG] = 0x0a,
226 [OMAP_I2C_SA_REG] = 0x0b,
227 [OMAP_I2C_PSC_REG] = 0x0c,
228 [OMAP_I2C_SCLL_REG] = 0x0d,
229 [OMAP_I2C_SCLH_REG] = 0x0e,
230 [OMAP_I2C_SYSTEST_REG] = 0x0f,
231 [OMAP_I2C_BUFSTAT_REG] = 0x10,
232};
233
Andy Greena1295572011-05-30 07:43:06 -0700234static const u8 reg_map_ip_v2[] = {
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700235 [OMAP_I2C_REV_REG] = 0x04,
236 [OMAP_I2C_IE_REG] = 0x2c,
237 [OMAP_I2C_STAT_REG] = 0x28,
238 [OMAP_I2C_IV_REG] = 0x34,
239 [OMAP_I2C_WE_REG] = 0x34,
240 [OMAP_I2C_SYSS_REG] = 0x90,
241 [OMAP_I2C_BUF_REG] = 0x94,
242 [OMAP_I2C_CNT_REG] = 0x98,
243 [OMAP_I2C_DATA_REG] = 0x9c,
Alexander Aring2727b172011-12-08 15:43:53 +0100244 [OMAP_I2C_SYSC_REG] = 0x10,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700245 [OMAP_I2C_CON_REG] = 0xa4,
246 [OMAP_I2C_OA_REG] = 0xa8,
247 [OMAP_I2C_SA_REG] = 0xac,
248 [OMAP_I2C_PSC_REG] = 0xb0,
249 [OMAP_I2C_SCLL_REG] = 0xb4,
250 [OMAP_I2C_SCLH_REG] = 0xb8,
251 [OMAP_I2C_SYSTEST_REG] = 0xbC,
252 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
Andy Greenb8853082011-05-30 07:43:04 -0700253 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
254 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
255 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
256 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
257 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700258};
259
Komal Shah010d442c42006-08-13 23:44:09 +0200260static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
261 int reg, u16 val)
262{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700263 __raw_writew(val, i2c_dev->base +
264 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200265}
266
267static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
268{
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -0700269 return __raw_readw(i2c_dev->base +
270 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
Komal Shah010d442c42006-08-13 23:44:09 +0200271}
272
Komal Shah010d442c42006-08-13 23:44:09 +0200273static int omap_i2c_init(struct omap_i2c_dev *dev)
274{
Rajendra Nayakef871432009-11-23 08:59:18 -0800275 u16 psc = 0, scll = 0, sclh = 0, buf = 0;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800276 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200277 unsigned long fclk_rate = 12000000;
278 unsigned long timeout;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800279 unsigned long internal_clk = 0;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530280 struct clk *fclk;
Komal Shah010d442c42006-08-13 23:44:09 +0200281
Andy Green4e80f722011-05-30 07:43:07 -0700282 if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
Manjunatha GK57eb81b2009-12-11 11:09:08 +0530283 /* Disable I2C controller before soft reset */
284 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
285 omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
286 ~(OMAP_I2C_CON_EN));
287
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800288 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200289 /* For some reason we need to set the EN bit before the
290 * reset done bit gets set. */
291 timeout = jiffies + OMAP_I2C_TIMEOUT;
292 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
293 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800294 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200295 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100296 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200297 "for controller reset\n");
298 return -ETIMEDOUT;
299 }
300 msleep(1);
301 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800302
303 /* SYSC register is cleared by the reset; rewrite it */
304 if (dev->rev == OMAP_I2C_REV_ON_2430) {
305
306 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
307 SYSC_AUTOIDLE_MASK);
308
Jon Hunterf518b482012-06-28 20:41:31 +0530309 } else if (dev->rev >= OMAP_I2C_REV_ON_3430_3530) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800310 dev->syscstate = SYSC_AUTOIDLE_MASK;
311 dev->syscstate |= SYSC_ENAWAKEUP_MASK;
312 dev->syscstate |= (SYSC_IDLEMODE_SMART <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800313 __ffs(SYSC_SIDLEMODE_MASK));
Rajendra Nayakef871432009-11-23 08:59:18 -0800314 dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800315 __ffs(SYSC_CLOCKACTIVITY_MASK));
316
Rajendra Nayakef871432009-11-23 08:59:18 -0800317 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
318 dev->syscstate);
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800319 /*
320 * Enabling all wakup sources to stop I2C freezing on
321 * WFI instruction.
322 * REVISIT: Some wkup sources might not be needed.
323 */
Rajendra Nayakef871432009-11-23 08:59:18 -0800324 dev->westate = OMAP_I2C_WE_ALL;
Shubhrajyoti Dcb28e582011-08-03 13:58:08 +0530325 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
326 dev->westate);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800327 }
Komal Shah010d442c42006-08-13 23:44:09 +0200328 }
329 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
330
Benoit Cousson61451972011-12-22 15:56:36 +0100331 if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
Russell King0e9ae102009-01-22 19:31:46 +0000332 /*
333 * The I2C functional clock is the armxor_ck, so there's
334 * no need to get "armxor_ck" separately. Now, if OMAP2420
335 * always returns 12MHz for the functional clock, we can
336 * do this bit unconditionally.
337 */
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530338 fclk = clk_get(dev->dev, "fck");
339 fclk_rate = clk_get_rate(fclk);
340 clk_put(fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200341
Komal Shah010d442c42006-08-13 23:44:09 +0200342 /* TRM for 5912 says the I2C clock must be prescaled to be
343 * between 7 - 12 MHz. The XOR input clock is typically
344 * 12, 13 or 19.2 MHz. So we should have code that produces:
345 *
346 * XOR MHz Divider Prescaler
347 * 12 1 0
348 * 13 2 1
349 * 19.2 2 1
350 */
Jean Delvared7aef132006-12-10 21:21:34 +0100351 if (fclk_rate > 12000000)
352 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200353 }
354
Benoit Cousson61451972011-12-22 15:56:36 +0100355 if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800356
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300357 /*
358 * HSI2C controller internal clk rate should be 19.2 Mhz for
359 * HS and for all modes on 2430. On 34xx we can use lower rate
360 * to get longer filter period for better noise suppression.
361 * The filter is iclk (fclk for HS) period.
362 */
Andy Green3be00532011-05-30 07:43:09 -0700363 if (dev->speed > 400 ||
Benoit Cousson61451972011-12-22 15:56:36 +0100364 dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300365 internal_clk = 19200;
366 else if (dev->speed > 100)
367 internal_clk = 9600;
368 else
369 internal_clk = 4000;
Rajendra Nayak27b1fec2010-09-28 21:02:58 +0530370 fclk = clk_get(dev->dev, "fck");
371 fclk_rate = clk_get_rate(fclk) / 1000;
372 clk_put(fclk);
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800373
374 /* Compute prescaler divisor */
375 psc = fclk_rate / internal_clk;
376 psc = psc - 1;
377
378 /* If configured for High Speed */
379 if (dev->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300380 unsigned long scl;
381
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800382 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300383 scl = internal_clk / 400;
384 fsscll = scl - (scl / 3) - 7;
385 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800386
387 /* For second phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300388 scl = fclk_rate / dev->speed;
389 hsscll = scl - (scl / 3) - 7;
390 hssclh = (scl / 3) - 5;
391 } else if (dev->speed > 100) {
392 unsigned long scl;
393
394 /* Fast mode */
395 scl = internal_clk / dev->speed;
396 fsscll = scl - (scl / 3) - 7;
397 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800398 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300399 /* Standard mode */
400 fsscll = internal_clk / (dev->speed * 2) - 7;
401 fssclh = internal_clk / (dev->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800402 }
403 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
404 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
405 } else {
406 /* Program desired operating rate */
407 fclk_rate /= (psc + 1) * 1000;
408 if (psc > 2)
409 psc = 2;
410 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
411 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
412 }
413
Komal Shah010d442c42006-08-13 23:44:09 +0200414 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
415 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
416
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800417 /* SCL low and high time values */
418 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
419 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
Komal Shah010d442c42006-08-13 23:44:09 +0200420
Rajendra Nayakef871432009-11-23 08:59:18 -0800421 if (dev->fifo_size) {
422 /* Note: setup required fifo size - 1. RTRSH and XTRSH */
423 buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
424 (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
425 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
426 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800427
Komal Shah010d442c42006-08-13 23:44:09 +0200428 /* Take the I2C module out of reset: */
429 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
430
431 /* Enable interrupts */
Rajendra Nayakef871432009-11-23 08:59:18 -0800432 dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800433 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
434 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Rajendra Nayakef871432009-11-23 08:59:18 -0800435 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
436 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
Benoit Cousson61451972011-12-22 15:56:36 +0100437 if (dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
Rajendra Nayakef871432009-11-23 08:59:18 -0800438 dev->pscstate = psc;
439 dev->scllstate = scll;
440 dev->sclhstate = sclh;
441 dev->bufstate = buf;
442 }
Komal Shah010d442c42006-08-13 23:44:09 +0200443 return 0;
444}
445
446/*
447 * Waiting on Bus Busy
448 */
449static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
450{
451 unsigned long timeout;
452
453 timeout = jiffies + OMAP_I2C_TIMEOUT;
454 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
455 if (time_after(jiffies, timeout)) {
456 dev_warn(dev->dev, "timeout waiting for bus ready\n");
457 return -ETIMEDOUT;
458 }
459 msleep(1);
460 }
461
462 return 0;
463}
464
465/*
466 * Low level master read/write transaction.
467 */
468static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
469 struct i2c_msg *msg, int stop)
470{
471 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530472 unsigned long timeout;
Komal Shah010d442c42006-08-13 23:44:09 +0200473 u16 w;
474
475 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
476 msg->addr, msg->len, msg->flags, stop);
477
478 if (msg->len == 0)
479 return -EINVAL;
480
481 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
482
483 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
484 dev->buf = msg->buf;
485 dev->buf_len = msg->len;
486
487 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
488
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800489 /* Clear the FIFO Buffers */
490 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
491 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
492 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
493
Shubhrajyoti D0e33bbb2012-06-28 20:41:29 +0530494 INIT_COMPLETION(dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +0200495 dev->cmd_err = 0;
Felipe Balbi079d8af2012-09-12 16:28:06 +0530496 dev->receiver = !!(msg->flags & I2C_M_RD);
Komal Shah010d442c42006-08-13 23:44:09 +0200497
498 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800499
500 /* High speed configuration */
501 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800502 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800503
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200504 if (msg->flags & I2C_M_STOP)
505 stop = 1;
Komal Shah010d442c42006-08-13 23:44:09 +0200506 if (msg->flags & I2C_M_TEN)
507 w |= OMAP_I2C_CON_XA;
508 if (!(msg->flags & I2C_M_RD))
509 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800510
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800511 if (!dev->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200512 w |= OMAP_I2C_CON_STP;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800513
Komal Shah010d442c42006-08-13 23:44:09 +0200514 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
515
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800516 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800517 * Don't write stt and stp together on some hardware.
518 */
519 if (dev->b_hw && stop) {
520 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
521 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
522 while (con & OMAP_I2C_CON_STT) {
523 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
524
525 /* Let the user know if i2c is in a bad state */
526 if (time_after(jiffies, delay)) {
527 dev_err(dev->dev, "controller timed out "
528 "waiting for start condition to finish\n");
529 return -ETIMEDOUT;
530 }
531 cpu_relax();
532 }
533
534 w |= OMAP_I2C_CON_STP;
535 w &= ~OMAP_I2C_CON_STT;
536 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
537 }
538
539 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800540 * REVISIT: We should abort the transfer on signals, but the bus goes
541 * into arbitration and we're currently unable to recover from it.
542 */
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530543 timeout = wait_for_completion_timeout(&dev->cmd_complete,
544 OMAP_I2C_TIMEOUT);
Komal Shah010d442c42006-08-13 23:44:09 +0200545 dev->buf_len = 0;
Shubhrajyoti D33d54982012-05-29 16:26:17 +0530546 if (timeout == 0) {
Komal Shah010d442c42006-08-13 23:44:09 +0200547 dev_err(dev->dev, "controller timed out\n");
548 omap_i2c_init(dev);
549 return -ETIMEDOUT;
550 }
551
552 if (likely(!dev->cmd_err))
553 return 0;
554
555 /* We have an error */
556 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
557 OMAP_I2C_STAT_XUDF)) {
558 omap_i2c_init(dev);
559 return -EIO;
560 }
561
562 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
563 if (msg->flags & I2C_M_IGNORE_NAK)
564 return 0;
565 if (stop) {
566 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
567 w |= OMAP_I2C_CON_STP;
568 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
569 }
570 return -EREMOTEIO;
571 }
572 return -EIO;
573}
574
575
576/*
577 * Prepare controller for a transaction and call omap_i2c_xfer_msg
578 * to do the work during IRQ processing.
579 */
580static int
581omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
582{
583 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
584 int i;
585 int r;
586
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +0530587 r = pm_runtime_get_sync(dev->dev);
588 if (IS_ERR_VALUE(r))
Kevin Hilman33ec5e82012-06-26 18:45:32 -0700589 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200590
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800591 r = omap_i2c_wait_for_bb(dev);
592 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200593 goto out;
594
Samu Onkalo6a91b552010-11-18 12:04:20 +0200595 if (dev->set_mpu_wkup_lat != NULL)
596 dev->set_mpu_wkup_lat(dev->dev, dev->latency);
597
Komal Shah010d442c42006-08-13 23:44:09 +0200598 for (i = 0; i < num; i++) {
599 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
600 if (r != 0)
601 break;
602 }
603
Samu Onkalo6a91b552010-11-18 12:04:20 +0200604 if (dev->set_mpu_wkup_lat != NULL)
605 dev->set_mpu_wkup_lat(dev->dev, -1);
606
Komal Shah010d442c42006-08-13 23:44:09 +0200607 if (r == 0)
608 r = num;
Mathias Nyman5c64eb22010-08-26 07:36:44 +0000609
610 omap_i2c_wait_for_bb(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200611out:
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200612 pm_runtime_put(dev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200613 return r;
614}
615
616static u32
617omap_i2c_func(struct i2c_adapter *adap)
618{
Laurent Pinchartfb604a32012-07-24 14:13:59 +0200619 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
620 I2C_FUNC_PROTOCOL_MANGLING;
Komal Shah010d442c42006-08-13 23:44:09 +0200621}
622
623static inline void
624omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
625{
626 dev->cmd_err |= err;
627 complete(&dev->cmd_complete);
628}
629
630static inline void
631omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
632{
633 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
634}
635
manjugk manjugkf3083d92010-05-11 11:35:20 -0700636static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
637{
638 /*
639 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
640 * Not applicable for OMAP4.
641 * Under certain rare conditions, RDR could be set again
642 * when the bus is busy, then ignore the interrupt and
643 * clear the interrupt.
644 */
645 if (stat & OMAP_I2C_STAT_RDR) {
646 /* Step 1: If RDR is set, clear it */
647 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
648
649 /* Step 2: */
650 if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
651 & OMAP_I2C_STAT_BB)) {
652
653 /* Step 3: */
654 if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
655 & OMAP_I2C_STAT_RDR) {
656 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
657 dev_dbg(dev->dev, "RDR when bus is busy.\n");
658 }
659
660 }
661 }
662}
663
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800664/* rev1 devices are apparently only on some 15xx */
665#ifdef CONFIG_ARCH_OMAP15XX
666
Komal Shah010d442c42006-08-13 23:44:09 +0200667static irqreturn_t
Andy Green4e80f722011-05-30 07:43:07 -0700668omap_i2c_omap1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200669{
670 struct omap_i2c_dev *dev = dev_id;
671 u16 iv, w;
672
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200673 if (pm_runtime_suspended(dev->dev))
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100674 return IRQ_NONE;
675
Komal Shah010d442c42006-08-13 23:44:09 +0200676 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
677 switch (iv) {
678 case 0x00: /* None */
679 break;
680 case 0x01: /* Arbitration lost */
681 dev_err(dev->dev, "Arbitration lost\n");
682 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
683 break;
684 case 0x02: /* No acknowledgement */
685 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
686 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
687 break;
688 case 0x03: /* Register access ready */
689 omap_i2c_complete_cmd(dev, 0);
690 break;
691 case 0x04: /* Receive data ready */
692 if (dev->buf_len) {
693 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
694 *dev->buf++ = w;
695 dev->buf_len--;
696 if (dev->buf_len) {
697 *dev->buf++ = w >> 8;
698 dev->buf_len--;
699 }
700 } else
701 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
702 break;
703 case 0x05: /* Transmit data ready */
704 if (dev->buf_len) {
705 w = *dev->buf++;
706 dev->buf_len--;
707 if (dev->buf_len) {
708 w |= *dev->buf++ << 8;
709 dev->buf_len--;
710 }
711 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
712 } else
713 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
714 break;
715 default:
716 return IRQ_NONE;
717 }
718
719 return IRQ_HANDLED;
720}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800721#else
Andy Green4e80f722011-05-30 07:43:07 -0700722#define omap_i2c_omap1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800723#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200724
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700725/*
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +0530726 * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700727 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
728 * them from the memory to the I2C interface.
729 */
Felipe Balbi4151e742012-09-12 16:28:01 +0530730static int errata_omap3_i462(struct omap_i2c_dev *dev)
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700731{
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700732 unsigned long timeout = 10000;
Felipe Balbi4151e742012-09-12 16:28:01 +0530733 u16 stat;
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700734
Felipe Balbi4151e742012-09-12 16:28:01 +0530735 do {
736 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
737 if (stat & OMAP_I2C_STAT_XUDF)
738 break;
739
740 if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +0530741 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_XRDY |
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700742 OMAP_I2C_STAT_XDR));
Felipe Balbi4151e742012-09-12 16:28:01 +0530743 return -EIO;
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700744 }
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700745
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700746 cpu_relax();
Felipe Balbi4151e742012-09-12 16:28:01 +0530747 } while (--timeout);
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700748
Alexander Shishkine9f59b92010-05-11 11:35:17 -0700749 if (!timeout) {
750 dev_err(dev->dev, "timeout waiting on XUDF bit\n");
751 return 0;
752 }
753
Alexander Shishkin2dd151a2010-05-11 11:35:14 -0700754 return 0;
755}
756
Felipe Balbi3312d252012-09-12 16:28:02 +0530757static void omap_i2c_receive_data(struct omap_i2c_dev *dev, u8 num_bytes,
758 bool is_rdr)
759{
760 u16 w;
761
762 while (num_bytes--) {
763 if (!dev->buf_len) {
764 dev_err(dev->dev, "%s without data",
765 is_rdr ? "RDR" : "RRDY");
766 break;
767 }
768
769 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
770 *dev->buf++ = w;
771 dev->buf_len--;
772
773 /*
774 * Data reg in 2430, omap3 and
775 * omap4 is 8 bit wide
776 */
777 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
778 if (dev->buf_len) {
779 *dev->buf++ = w >> 8;
780 dev->buf_len--;
781 }
782 }
783 }
784}
785
786static int omap_i2c_transmit_data(struct omap_i2c_dev *dev, u8 num_bytes,
787 bool is_xdr)
788{
789 u16 w;
790
791 while (num_bytes--) {
792 if (!dev->buf_len) {
793 dev_err(dev->dev, "%s without data",
794 is_xdr ? "XDR" : "XRDY");
795 break;
796 }
797
798 w = *dev->buf++;
799 dev->buf_len--;
800
801 /*
802 * Data reg in 2430, omap3 and
803 * omap4 is 8 bit wide
804 */
805 if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
806 if (dev->buf_len) {
807 w |= *dev->buf++ << 8;
808 dev->buf_len--;
809 }
810 }
811
812 if (dev->errata & I2C_OMAP_ERRATA_I462) {
813 int ret;
814
815 ret = errata_omap3_i462(dev);
816 if (ret < 0)
817 return ret;
818 }
819
820 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
821 }
822
823 return 0;
824}
825
Komal Shah010d442c42006-08-13 23:44:09 +0200826static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100827omap_i2c_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200828{
829 struct omap_i2c_dev *dev = dev_id;
830 u16 bits;
Felipe Balbi3312d252012-09-12 16:28:02 +0530831 u16 stat;
Felipe Balbi66b92982012-09-12 16:28:03 +0530832 int err = 0, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200833
Kevin Hilmanfab67af2011-05-17 16:31:38 +0200834 if (pm_runtime_suspended(dev->dev))
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100835 return IRQ_NONE;
836
Felipe Balbi66b92982012-09-12 16:28:03 +0530837 do {
838 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
839 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
840 stat &= bits;
841
Felipe Balbi079d8af2012-09-12 16:28:06 +0530842 /* If we're in receiver mode, ignore XDR/XRDY */
843 if (dev->receiver)
844 stat &= ~(OMAP_I2C_STAT_XDR | OMAP_I2C_STAT_XRDY);
845 else
846 stat &= ~(OMAP_I2C_STAT_RDR | OMAP_I2C_STAT_RRDY);
847
Felipe Balbi66b92982012-09-12 16:28:03 +0530848 if (!stat) {
849 /* my work here is done */
850 return IRQ_HANDLED;
851 }
852
Komal Shah010d442c42006-08-13 23:44:09 +0200853 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
854 if (count++ == 100) {
855 dev_warn(dev->dev, "Too much work in one IRQ\n");
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530856 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200857 }
858
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500859complete:
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530860 if (stat & OMAP_I2C_STAT_NACK) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800861 err |= OMAP_I2C_STAT_NACK;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530862 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530863 goto out;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530864 }
Jan Weitzel78e1cf42011-12-07 11:50:16 -0800865
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800866 if (stat & OMAP_I2C_STAT_AL) {
867 dev_err(dev->dev, "Arbitration lost\n");
868 err |= OMAP_I2C_STAT_AL;
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530869 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_AL);
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530870 goto out;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800871 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530872
Ben Dooksa5a595c2011-02-23 00:43:55 +0000873 /*
Richard woodruffcb527ed2011-02-16 10:24:16 +0530874 * ProDB0017052: Clear ARDY bit twice
Ben Dooksa5a595c2011-02-23 00:43:55 +0000875 */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800876 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500877 OMAP_I2C_STAT_AL)) {
Felipe Balbi540a4792012-09-12 16:27:59 +0530878 omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_RRDY |
879 OMAP_I2C_STAT_RDR |
880 OMAP_I2C_STAT_XRDY |
881 OMAP_I2C_STAT_XDR |
882 OMAP_I2C_STAT_ARDY));
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530883 goto out;
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500884 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530885
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530886 if (stat & OMAP_I2C_STAT_RDR) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800887 u8 num_bytes = 1;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700888
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530889 if (dev->fifo_size)
890 num_bytes = dev->buf_len;
manjugk manjugkf3083d92010-05-11 11:35:20 -0700891
Felipe Balbi3312d252012-09-12 16:28:02 +0530892 omap_i2c_receive_data(dev, num_bytes, true);
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530893
894 if (dev->errata & I2C_OMAP_ERRATA_I207)
895 i2c_omap_errata_i207(dev, stat);
896
897 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
Komal Shah010d442c42006-08-13 23:44:09 +0200898 continue;
899 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530900
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530901 if (stat & OMAP_I2C_STAT_RRDY) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800902 u8 num_bytes = 1;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530903
904 if (dev->fifo_size)
905 num_bytes = dev->fifo_size;
906
Felipe Balbi3312d252012-09-12 16:28:02 +0530907 omap_i2c_receive_data(dev, num_bytes, false);
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530908 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RRDY);
909 continue;
910 }
911
912 if (stat & OMAP_I2C_STAT_XDR) {
913 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +0530914 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530915
916 if (dev->fifo_size)
917 num_bytes = dev->buf_len;
918
Felipe Balbi3312d252012-09-12 16:28:02 +0530919 ret = omap_i2c_transmit_data(dev, num_bytes, true);
920 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
921 if (ret < 0)
922 goto complete;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530923
924 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XDR);
925 continue;
926 }
927
928 if (stat & OMAP_I2C_STAT_XRDY) {
929 u8 num_bytes = 1;
Felipe Balbi3312d252012-09-12 16:28:02 +0530930 int ret;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530931
932 if (dev->fifo_size)
933 num_bytes = dev->fifo_size;
934
Felipe Balbi3312d252012-09-12 16:28:02 +0530935 ret = omap_i2c_transmit_data(dev, num_bytes, false);
936 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
937 if (ret < 0)
938 goto complete;
Felipe Balbi6d9939f2012-09-12 16:28:00 +0530939
940 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XRDY);
Komal Shah010d442c42006-08-13 23:44:09 +0200941 continue;
942 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530943
Komal Shah010d442c42006-08-13 23:44:09 +0200944 if (stat & OMAP_I2C_STAT_ROVR) {
945 dev_err(dev->dev, "Receive overrun\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530946 err |= OMAP_I2C_STAT_ROVR;
947 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_ROVR);
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530948 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200949 }
Felipe Balbic55edb92012-09-12 16:27:58 +0530950
Komal Shah010d442c42006-08-13 23:44:09 +0200951 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800952 dev_err(dev->dev, "Transmit underflow\n");
Felipe Balbi1d7afc92012-09-12 16:28:04 +0530953 err |= OMAP_I2C_STAT_XUDF;
954 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XUDF);
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530955 goto out;
Komal Shah010d442c42006-08-13 23:44:09 +0200956 }
Felipe Balbi66b92982012-09-12 16:28:03 +0530957 } while (stat);
Komal Shah010d442c42006-08-13 23:44:09 +0200958
Felipe Balbi4a7ec4e2012-09-12 16:28:09 +0530959out:
960 omap_i2c_complete_cmd(dev, err);
Felipe Balbi6a85ced2012-09-12 16:28:08 +0530961 return IRQ_HANDLED;
Komal Shah010d442c42006-08-13 23:44:09 +0200962}
963
Jean Delvare8f9082c2006-09-03 22:39:46 +0200964static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +0200965 .master_xfer = omap_i2c_xfer,
966 .functionality = omap_i2c_func,
967};
968
Benoit Cousson61451972011-12-22 15:56:36 +0100969#ifdef CONFIG_OF
970static struct omap_i2c_bus_platform_data omap3_pdata = {
971 .rev = OMAP_I2C_IP_VERSION_1,
972 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
973 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
974 OMAP_I2C_FLAG_BUS_SHIFT_2,
975};
976
977static struct omap_i2c_bus_platform_data omap4_pdata = {
978 .rev = OMAP_I2C_IP_VERSION_2,
979};
980
981static const struct of_device_id omap_i2c_of_match[] = {
982 {
983 .compatible = "ti,omap4-i2c",
984 .data = &omap4_pdata,
985 },
986 {
987 .compatible = "ti,omap3-i2c",
988 .data = &omap3_pdata,
989 },
990 { },
991};
992MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
993#endif
994
Uwe Kleine-König1139aea2010-02-04 20:56:53 +0100995static int __devinit
Komal Shah010d442c42006-08-13 23:44:09 +0200996omap_i2c_probe(struct platform_device *pdev)
997{
998 struct omap_i2c_dev *dev;
999 struct i2c_adapter *adap;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301000 struct resource *mem;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001001 struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
Benoit Cousson61451972011-12-22 15:56:36 +01001002 struct device_node *node = pdev->dev.of_node;
1003 const struct of_device_id *match;
Ben Dookse3552042008-12-16 22:08:08 +00001004 irq_handler_t isr;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301005 int irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001006 int r;
1007
1008 /* NOTE: driver uses the static register mapping */
1009 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1010 if (!mem) {
1011 dev_err(&pdev->dev, "no mem resource?\n");
1012 return -ENODEV;
1013 }
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301014
1015 irq = platform_get_irq(pdev, 0);
1016 if (irq < 0) {
Komal Shah010d442c42006-08-13 23:44:09 +02001017 dev_err(&pdev->dev, "no irq resource?\n");
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301018 return irq;
Komal Shah010d442c42006-08-13 23:44:09 +02001019 }
1020
Felipe Balbid9ebd042012-09-12 16:27:55 +05301021 dev = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
1022 if (!dev) {
1023 dev_err(&pdev->dev, "Menory allocation failed\n");
1024 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001025 }
1026
Felipe Balbid9ebd042012-09-12 16:27:55 +05301027 dev->base = devm_request_and_ioremap(&pdev->dev, mem);
1028 if (!dev->base) {
1029 dev_err(&pdev->dev, "I2C region already claimed\n");
1030 return -ENOMEM;
Komal Shah010d442c42006-08-13 23:44:09 +02001031 }
1032
Cousson, Benoit6c5aa402012-01-20 16:55:04 +01001033 match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
Benoit Cousson61451972011-12-22 15:56:36 +01001034 if (match) {
1035 u32 freq = 100000; /* default to 100000 Hz */
1036
1037 pdata = match->data;
1038 dev->dtrev = pdata->rev;
1039 dev->flags = pdata->flags;
1040
1041 of_property_read_u32(node, "clock-frequency", &freq);
1042 /* convert DT freq value in Hz into kHz for speed */
1043 dev->speed = freq / 1000;
1044 } else if (pdata != NULL) {
1045 dev->speed = pdata->clkrate;
1046 dev->flags = pdata->flags;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001047 dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
Benoit Cousson61451972011-12-22 15:56:36 +01001048 dev->dtrev = pdata->rev;
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001049 }
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -08001050
Komal Shah010d442c42006-08-13 23:44:09 +02001051 dev->dev = &pdev->dev;
Felipe Balbiac79e4b2012-09-12 16:28:05 +05301052 dev->irq = irq;
Russell King55c381e2008-09-04 14:07:22 +01001053
Komal Shah010d442c42006-08-13 23:44:09 +02001054 platform_set_drvdata(pdev, dev);
Shubhrajyoti D0e33bbb2012-06-28 20:41:29 +05301055 init_completion(&dev->cmd_complete);
Komal Shah010d442c42006-08-13 23:44:09 +02001056
Benoit Cousson61451972011-12-22 15:56:36 +01001057 dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
Mika Westerberg7c6bd202010-03-23 12:12:56 +02001058
Benoit Cousson61451972011-12-22 15:56:36 +01001059 if (dev->dtrev == OMAP_I2C_IP_VERSION_2)
Andy Greena1295572011-05-30 07:43:06 -07001060 dev->regs = (u8 *)reg_map_ip_v2;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001061 else
Andy Greena1295572011-05-30 07:43:06 -07001062 dev->regs = (u8 *)reg_map_ip_v1;
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001063
Kevin Hilman7f4b08e2011-05-17 16:31:37 +02001064 pm_runtime_enable(dev->dev);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301065 r = pm_runtime_get_sync(dev->dev);
1066 if (IS_ERR_VALUE(r))
1067 goto err_free_mem;
Komal Shah010d442c42006-08-13 23:44:09 +02001068
Paul Walmsley9c76b872008-11-21 13:39:55 -08001069 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
Komal Shah010d442c42006-08-13 23:44:09 +02001070
Tasslehoff Kjappfot9aa8ec62012-05-29 16:26:20 +05301071 dev->errata = 0;
1072
1073 if (dev->flags & OMAP_I2C_FLAG_APPLY_ERRATA_I207)
1074 dev->errata |= I2C_OMAP_ERRATA_I207;
1075
Jon Hunterf518b482012-06-28 20:41:31 +05301076 if (dev->rev <= OMAP_I2C_REV_ON_3430_3530)
Shubhrajyoti Dc8db38f2012-05-29 16:26:22 +05301077 dev->errata |= I2C_OMAP_ERRATA_I462;
manjugk manjugk8a9d97d2010-05-11 11:35:23 -07001078
Benoit Cousson61451972011-12-22 15:56:36 +01001079 if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001080 u16 s;
1081
1082 /* Set up the fifo size - Get total size */
1083 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1084 dev->fifo_size = 0x8 << s;
1085
1086 /*
1087 * Set up notification threshold as half the total available
1088 * size. This is to ensure that we can handle the status on int
1089 * call back latencies.
1090 */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001091
1092 dev->fifo_size = (dev->fifo_size / 2);
1093
Felipe Balbi3ff44432012-09-12 16:28:07 +05301094 if (dev->rev < OMAP_I2C_REV_ON_3630_4430)
Santosh Shilimkarf38e66e2010-05-11 11:35:04 -07001095 dev->b_hw = 1; /* Enable hardware fixes */
Shubhrajyoti D1d5a34f2011-12-06 10:25:58 -08001096
Kalle Jokiniemi20c9d2c2010-05-11 11:35:08 -07001097 /* calculate wakeup latency constraint for MPU */
1098 if (dev->set_mpu_wkup_lat != NULL)
1099 dev->latency = (1000000 * dev->fifo_size) /
Benoit Cousson61451972011-12-22 15:56:36 +01001100 (1000 * dev->speed / 8);
Nishanth Menonb6ee52c2008-11-21 13:39:46 -08001101 }
1102
Komal Shah010d442c42006-08-13 23:44:09 +02001103 /* reset ASAP, clearing any IRQs */
1104 omap_i2c_init(dev);
1105
Andy Green4e80f722011-05-30 07:43:07 -07001106 isr = (dev->rev < OMAP_I2C_OMAP1_REV_2) ? omap_i2c_omap1_isr :
1107 omap_i2c_isr;
Felipe Balbid9ebd042012-09-12 16:27:55 +05301108 r = devm_request_irq(&pdev->dev, dev->irq, isr, IRQF_NO_SUSPEND,
1109 pdev->name, dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001110
1111 if (r) {
1112 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
1113 goto err_unuse_clocks;
1114 }
Paul Walmsley9c76b872008-11-21 13:39:55 -08001115
Andy Green9550d4d2011-05-30 07:43:10 -07001116 dev_info(dev->dev, "bus %d rev%d.%d.%d at %d kHz\n", pdev->id,
Benoit Cousson61451972011-12-22 15:56:36 +01001117 dev->dtrev, dev->rev >> 4, dev->rev & 0xf, dev->speed);
Komal Shah010d442c42006-08-13 23:44:09 +02001118
1119 adap = &dev->adapter;
1120 i2c_set_adapdata(adap, dev);
1121 adap->owner = THIS_MODULE;
1122 adap->class = I2C_CLASS_HWMON;
Roel Kluin783fd6f2009-07-17 15:24:00 +02001123 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +02001124 adap->algo = &omap_i2c_algo;
1125 adap->dev.parent = &pdev->dev;
Benoit Cousson61451972011-12-22 15:56:36 +01001126 adap->dev.of_node = pdev->dev.of_node;
Komal Shah010d442c42006-08-13 23:44:09 +02001127
1128 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +02001129 adap->nr = pdev->id;
1130 r = i2c_add_numbered_adapter(adap);
Komal Shah010d442c42006-08-13 23:44:09 +02001131 if (r) {
1132 dev_err(dev->dev, "failure adding adapter\n");
Felipe Balbid9ebd042012-09-12 16:27:55 +05301133 goto err_unuse_clocks;
Komal Shah010d442c42006-08-13 23:44:09 +02001134 }
1135
Benoit Cousson61451972011-12-22 15:56:36 +01001136 of_i2c_register_devices(adap);
1137
Shubhrajyoti D62ff2c22012-05-29 16:26:16 +05301138 pm_runtime_put(dev->dev);
1139
Komal Shah010d442c42006-08-13 23:44:09 +02001140 return 0;
1141
Komal Shah010d442c42006-08-13 23:44:09 +02001142err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +01001143 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001144 pm_runtime_put(dev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301145 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001146err_free_mem:
1147 platform_set_drvdata(pdev, NULL);
Komal Shah010d442c42006-08-13 23:44:09 +02001148
1149 return r;
1150}
1151
Shubhrajyoti Dd790aea2012-06-28 20:41:27 +05301152static int __devexit omap_i2c_remove(struct platform_device *pdev)
Komal Shah010d442c42006-08-13 23:44:09 +02001153{
1154 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301155 int ret;
Komal Shah010d442c42006-08-13 23:44:09 +02001156
1157 platform_set_drvdata(pdev, NULL);
1158
Komal Shah010d442c42006-08-13 23:44:09 +02001159 i2c_del_adapter(&dev->adapter);
Shubhrajyoti D3b0fb972012-05-29 16:26:19 +05301160 ret = pm_runtime_get_sync(&pdev->dev);
1161 if (IS_ERR_VALUE(ret))
1162 return ret;
1163
Komal Shah010d442c42006-08-13 23:44:09 +02001164 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Shubhrajyoti D0861f432012-05-29 16:26:18 +05301165 pm_runtime_put(&pdev->dev);
Shubhrajyoti D24740512012-05-29 16:26:14 +05301166 pm_runtime_disable(&pdev->dev);
Komal Shah010d442c42006-08-13 23:44:09 +02001167 return 0;
1168}
1169
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301170#ifdef CONFIG_PM
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001171#ifdef CONFIG_PM_RUNTIME
1172static int omap_i2c_runtime_suspend(struct device *dev)
1173{
1174 struct platform_device *pdev = to_platform_device(dev);
1175 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301176 u16 iv;
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001177
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301178 _dev->iestate = omap_i2c_read_reg(_dev, OMAP_I2C_IE_REG);
Shubhrajyoti Dbd16c822012-05-29 16:26:15 +05301179
1180 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, 0);
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301181
1182 if (_dev->rev < OMAP_I2C_OMAP1_REV_2) {
1183 iv = omap_i2c_read_reg(_dev, OMAP_I2C_IV_REG); /* Read clears */
1184 } else {
1185 omap_i2c_write_reg(_dev, OMAP_I2C_STAT_REG, _dev->iestate);
1186
1187 /* Flush posted write */
1188 omap_i2c_read_reg(_dev, OMAP_I2C_STAT_REG);
1189 }
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001190
1191 return 0;
1192}
1193
1194static int omap_i2c_runtime_resume(struct device *dev)
1195{
1196 struct platform_device *pdev = to_platform_device(dev);
1197 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1198
Shubhrajyoti D3dae3ef2012-05-29 16:26:13 +05301199 if (_dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
1200 omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, 0);
1201 omap_i2c_write_reg(_dev, OMAP_I2C_PSC_REG, _dev->pscstate);
1202 omap_i2c_write_reg(_dev, OMAP_I2C_SCLL_REG, _dev->scllstate);
1203 omap_i2c_write_reg(_dev, OMAP_I2C_SCLH_REG, _dev->sclhstate);
1204 omap_i2c_write_reg(_dev, OMAP_I2C_BUF_REG, _dev->bufstate);
1205 omap_i2c_write_reg(_dev, OMAP_I2C_SYSC_REG, _dev->syscstate);
1206 omap_i2c_write_reg(_dev, OMAP_I2C_WE_REG, _dev->westate);
1207 omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
1208 }
1209
1210 /*
1211 * Don't write to this register if the IE state is 0 as it can
1212 * cause deadlock.
1213 */
1214 if (_dev->iestate)
1215 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, _dev->iestate);
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001216
1217 return 0;
1218}
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301219#endif /* CONFIG_PM_RUNTIME */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001220
1221static struct dev_pm_ops omap_i2c_pm_ops = {
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301222 SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
1223 omap_i2c_runtime_resume, NULL)
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001224};
1225#define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
1226#else
1227#define OMAP_I2C_PM_OPS NULL
Shubhrajyoti D5692d2a2012-06-28 20:41:28 +05301228#endif /* CONFIG_PM */
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001229
Komal Shah010d442c42006-08-13 23:44:09 +02001230static struct platform_driver omap_i2c_driver = {
1231 .probe = omap_i2c_probe,
Shubhrajyoti Dd790aea2012-06-28 20:41:27 +05301232 .remove = __devexit_p(omap_i2c_remove),
Komal Shah010d442c42006-08-13 23:44:09 +02001233 .driver = {
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001234 .name = "omap_i2c",
Komal Shah010d442c42006-08-13 23:44:09 +02001235 .owner = THIS_MODULE,
Kevin Hilmanfab67af2011-05-17 16:31:38 +02001236 .pm = OMAP_I2C_PM_OPS,
Benoit Cousson61451972011-12-22 15:56:36 +01001237 .of_match_table = of_match_ptr(omap_i2c_of_match),
Komal Shah010d442c42006-08-13 23:44:09 +02001238 },
1239};
1240
1241/* I2C may be needed to bring up other drivers */
1242static int __init
1243omap_i2c_init_driver(void)
1244{
1245 return platform_driver_register(&omap_i2c_driver);
1246}
1247subsys_initcall(omap_i2c_init_driver);
1248
1249static void __exit omap_i2c_exit_driver(void)
1250{
1251 platform_driver_unregister(&omap_i2c_driver);
1252}
1253module_exit(omap_i2c_exit_driver);
1254
1255MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1256MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1257MODULE_LICENSE("GPL");
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001258MODULE_ALIAS("platform:omap_i2c");