Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2009 |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 20 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 21 | * SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Daniel Vetter <daniel@ffwll.ch> |
| 25 | * |
| 26 | * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c |
| 27 | */ |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
| 29 | #include <drm/i915_drm.h> |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 30 | #include "i915_drv.h" |
| 31 | #include "i915_reg.h" |
| 32 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 33 | #include "intel_frontbuffer.h" |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 34 | |
| 35 | /* Limits for overlay size. According to intel doc, the real limits are: |
| 36 | * Y width: 4095, UV width (planar): 2047, Y height: 2047, |
| 37 | * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use |
| 38 | * the mininum of both. */ |
| 39 | #define IMAGE_MAX_WIDTH 2048 |
| 40 | #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */ |
| 41 | /* on 830 and 845 these large limits result in the card hanging */ |
| 42 | #define IMAGE_MAX_WIDTH_LEGACY 1024 |
| 43 | #define IMAGE_MAX_HEIGHT_LEGACY 1088 |
| 44 | |
| 45 | /* overlay register definitions */ |
| 46 | /* OCMD register */ |
| 47 | #define OCMD_TILED_SURFACE (0x1<<19) |
| 48 | #define OCMD_MIRROR_MASK (0x3<<17) |
| 49 | #define OCMD_MIRROR_MODE (0x3<<17) |
| 50 | #define OCMD_MIRROR_HORIZONTAL (0x1<<17) |
| 51 | #define OCMD_MIRROR_VERTICAL (0x2<<17) |
| 52 | #define OCMD_MIRROR_BOTH (0x3<<17) |
| 53 | #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */ |
| 54 | #define OCMD_UV_SWAP (0x1<<14) /* YVYU */ |
| 55 | #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */ |
| 56 | #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */ |
| 57 | #define OCMD_SOURCE_FORMAT_MASK (0xf<<10) |
| 58 | #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */ |
| 59 | #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */ |
| 60 | #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */ |
| 61 | #define OCMD_YUV_422_PACKED (0x8<<10) |
| 62 | #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */ |
| 63 | #define OCMD_YUV_420_PLANAR (0xc<<10) |
| 64 | #define OCMD_YUV_422_PLANAR (0xd<<10) |
| 65 | #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */ |
| 66 | #define OCMD_TVSYNCFLIP_PARITY (0x1<<9) |
| 67 | #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7) |
Chris Wilson | d796136 | 2010-07-13 13:52:17 +0100 | [diff] [blame] | 68 | #define OCMD_BUF_TYPE_MASK (0x1<<5) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 69 | #define OCMD_BUF_TYPE_FRAME (0x0<<5) |
| 70 | #define OCMD_BUF_TYPE_FIELD (0x1<<5) |
| 71 | #define OCMD_TEST_MODE (0x1<<4) |
| 72 | #define OCMD_BUFFER_SELECT (0x3<<2) |
| 73 | #define OCMD_BUFFER0 (0x0<<2) |
| 74 | #define OCMD_BUFFER1 (0x1<<2) |
| 75 | #define OCMD_FIELD_SELECT (0x1<<2) |
| 76 | #define OCMD_FIELD0 (0x0<<1) |
| 77 | #define OCMD_FIELD1 (0x1<<1) |
| 78 | #define OCMD_ENABLE (0x1<<0) |
| 79 | |
| 80 | /* OCONFIG register */ |
| 81 | #define OCONF_PIPE_MASK (0x1<<18) |
| 82 | #define OCONF_PIPE_A (0x0<<18) |
| 83 | #define OCONF_PIPE_B (0x1<<18) |
| 84 | #define OCONF_GAMMA2_ENABLE (0x1<<16) |
| 85 | #define OCONF_CSC_MODE_BT601 (0x0<<5) |
| 86 | #define OCONF_CSC_MODE_BT709 (0x1<<5) |
| 87 | #define OCONF_CSC_BYPASS (0x1<<4) |
| 88 | #define OCONF_CC_OUT_8BIT (0x1<<3) |
| 89 | #define OCONF_TEST_MODE (0x1<<2) |
| 90 | #define OCONF_THREE_LINE_BUFFER (0x1<<0) |
| 91 | #define OCONF_TWO_LINE_BUFFER (0x0<<0) |
| 92 | |
| 93 | /* DCLRKM (dst-key) register */ |
| 94 | #define DST_KEY_ENABLE (0x1<<31) |
| 95 | #define CLK_RGB24_MASK 0x0 |
| 96 | #define CLK_RGB16_MASK 0x070307 |
| 97 | #define CLK_RGB15_MASK 0x070707 |
| 98 | #define CLK_RGB8I_MASK 0xffffff |
| 99 | |
| 100 | #define RGB16_TO_COLORKEY(c) \ |
| 101 | (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3)) |
| 102 | #define RGB15_TO_COLORKEY(c) \ |
| 103 | (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3)) |
| 104 | |
| 105 | /* overlay flip addr flag */ |
| 106 | #define OFC_UPDATE 0x1 |
| 107 | |
| 108 | /* polyphase filter coefficients */ |
| 109 | #define N_HORIZ_Y_TAPS 5 |
| 110 | #define N_VERT_Y_TAPS 3 |
| 111 | #define N_HORIZ_UV_TAPS 3 |
| 112 | #define N_VERT_UV_TAPS 3 |
| 113 | #define N_PHASES 17 |
| 114 | #define MAX_TAPS 5 |
| 115 | |
| 116 | /* memory bufferd overlay registers */ |
| 117 | struct overlay_registers { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 118 | u32 OBUF_0Y; |
| 119 | u32 OBUF_1Y; |
| 120 | u32 OBUF_0U; |
| 121 | u32 OBUF_0V; |
| 122 | u32 OBUF_1U; |
| 123 | u32 OBUF_1V; |
| 124 | u32 OSTRIDE; |
| 125 | u32 YRGB_VPH; |
| 126 | u32 UV_VPH; |
| 127 | u32 HORZ_PH; |
| 128 | u32 INIT_PHS; |
| 129 | u32 DWINPOS; |
| 130 | u32 DWINSZ; |
| 131 | u32 SWIDTH; |
| 132 | u32 SWIDTHSW; |
| 133 | u32 SHEIGHT; |
| 134 | u32 YRGBSCALE; |
| 135 | u32 UVSCALE; |
| 136 | u32 OCLRC0; |
| 137 | u32 OCLRC1; |
| 138 | u32 DCLRKV; |
| 139 | u32 DCLRKM; |
| 140 | u32 SCLRKVH; |
| 141 | u32 SCLRKVL; |
| 142 | u32 SCLRKEN; |
| 143 | u32 OCONFIG; |
| 144 | u32 OCMD; |
| 145 | u32 RESERVED1; /* 0x6C */ |
| 146 | u32 OSTART_0Y; |
| 147 | u32 OSTART_1Y; |
| 148 | u32 OSTART_0U; |
| 149 | u32 OSTART_0V; |
| 150 | u32 OSTART_1U; |
| 151 | u32 OSTART_1V; |
| 152 | u32 OTILEOFF_0Y; |
| 153 | u32 OTILEOFF_1Y; |
| 154 | u32 OTILEOFF_0U; |
| 155 | u32 OTILEOFF_0V; |
| 156 | u32 OTILEOFF_1U; |
| 157 | u32 OTILEOFF_1V; |
| 158 | u32 FASTHSCALE; /* 0xA0 */ |
| 159 | u32 UVSCALEV; /* 0xA4 */ |
| 160 | u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */ |
| 161 | u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */ |
| 162 | u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES]; |
| 163 | u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */ |
| 164 | u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES]; |
| 165 | u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */ |
| 166 | u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES]; |
| 167 | u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */ |
| 168 | u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES]; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 169 | }; |
| 170 | |
Chris Wilson | 23f09ce | 2010-08-12 13:53:37 +0100 | [diff] [blame] | 171 | struct intel_overlay { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 172 | struct drm_i915_private *i915; |
Chris Wilson | 23f09ce | 2010-08-12 13:53:37 +0100 | [diff] [blame] | 173 | struct intel_crtc *crtc; |
Chris Wilson | 9b3b784 | 2016-08-15 10:49:01 +0100 | [diff] [blame] | 174 | struct i915_vma *vma; |
| 175 | struct i915_vma *old_vma; |
Ville Syrjälä | 209c2a5 | 2015-03-31 10:37:23 +0300 | [diff] [blame] | 176 | bool active; |
| 177 | bool pfit_active; |
Chris Wilson | 23f09ce | 2010-08-12 13:53:37 +0100 | [diff] [blame] | 178 | u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */ |
Chris Wilson | ea9da4e | 2015-04-02 10:35:08 +0100 | [diff] [blame] | 179 | u32 color_key:24; |
| 180 | u32 color_key_enabled:1; |
Chris Wilson | 23f09ce | 2010-08-12 13:53:37 +0100 | [diff] [blame] | 181 | u32 brightness, contrast, saturation; |
| 182 | u32 old_xscale, old_yscale; |
| 183 | /* register access */ |
| 184 | u32 flip_addr; |
| 185 | struct drm_i915_gem_object *reg_bo; |
| 186 | /* flip handling */ |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 187 | struct i915_gem_active last_flip; |
Chris Wilson | 23f09ce | 2010-08-12 13:53:37 +0100 | [diff] [blame] | 188 | }; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 189 | |
Ville Syrjälä | 8fdded8 | 2016-12-07 19:28:12 +0200 | [diff] [blame] | 190 | static void i830_overlay_clock_gating(struct drm_i915_private *dev_priv, |
| 191 | bool enable) |
| 192 | { |
| 193 | struct pci_dev *pdev = dev_priv->drm.pdev; |
| 194 | u8 val; |
| 195 | |
| 196 | /* WA_OVERLAY_CLKGATE:alm */ |
| 197 | if (enable) |
| 198 | I915_WRITE(DSPCLK_GATE_D, 0); |
| 199 | else |
| 200 | I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE); |
| 201 | |
| 202 | /* WA_DISABLE_L2CACHE_CLOCK_GATING:alm */ |
| 203 | pci_bus_read_config_byte(pdev->bus, |
| 204 | PCI_DEVFN(0, 0), I830_CLOCK_GATE, &val); |
| 205 | if (enable) |
| 206 | val &= ~I830_L2_CACHE_CLOCK_GATE_DISABLE; |
| 207 | else |
| 208 | val |= I830_L2_CACHE_CLOCK_GATE_DISABLE; |
| 209 | pci_bus_write_config_byte(pdev->bus, |
| 210 | PCI_DEVFN(0, 0), I830_CLOCK_GATE, val); |
| 211 | } |
| 212 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 213 | static struct overlay_registers __iomem * |
Chris Wilson | 8d74f65 | 2010-08-12 10:35:26 +0100 | [diff] [blame] | 214 | intel_overlay_map_regs(struct intel_overlay *overlay) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 215 | { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 216 | struct drm_i915_private *dev_priv = overlay->i915; |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 217 | struct overlay_registers __iomem *regs; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 218 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 219 | if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 220 | regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr; |
Chris Wilson | 9bb2ff7 | 2010-08-12 12:02:11 +0100 | [diff] [blame] | 221 | else |
Chris Wilson | f7bbe78 | 2016-08-19 16:54:27 +0100 | [diff] [blame] | 222 | regs = io_mapping_map_wc(&dev_priv->ggtt.mappable, |
Chris Wilson | d8dab00 | 2016-04-28 09:56:37 +0100 | [diff] [blame] | 223 | overlay->flip_addr, |
| 224 | PAGE_SIZE); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 225 | |
Chris Wilson | 9bb2ff7 | 2010-08-12 12:02:11 +0100 | [diff] [blame] | 226 | return regs; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 227 | } |
| 228 | |
Chris Wilson | 9bb2ff7 | 2010-08-12 12:02:11 +0100 | [diff] [blame] | 229 | static void intel_overlay_unmap_regs(struct intel_overlay *overlay, |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 230 | struct overlay_registers __iomem *regs) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 231 | { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 232 | if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915)) |
Chris Wilson | 9bb2ff7 | 2010-08-12 12:02:11 +0100 | [diff] [blame] | 233 | io_mapping_unmap(regs); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 234 | } |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 235 | |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 236 | static void intel_overlay_submit_request(struct intel_overlay *overlay, |
| 237 | struct drm_i915_gem_request *req, |
| 238 | i915_gem_retire_fn retire) |
| 239 | { |
| 240 | GEM_BUG_ON(i915_gem_active_peek(&overlay->last_flip, |
| 241 | &overlay->i915->drm.struct_mutex)); |
Ville Syrjälä | ecd9caa0 | 2016-12-07 17:56:47 +0000 | [diff] [blame] | 242 | i915_gem_active_set_retire_fn(&overlay->last_flip, retire, |
| 243 | &overlay->i915->drm.struct_mutex); |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 244 | i915_gem_active_set(&overlay->last_flip, req); |
| 245 | i915_add_request(req); |
| 246 | } |
| 247 | |
Chris Wilson | b6c028e | 2010-08-12 11:55:08 +0100 | [diff] [blame] | 248 | static int intel_overlay_do_wait_request(struct intel_overlay *overlay, |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 249 | struct drm_i915_gem_request *req, |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 250 | i915_gem_retire_fn retire) |
Chris Wilson | b6c028e | 2010-08-12 11:55:08 +0100 | [diff] [blame] | 251 | { |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 252 | intel_overlay_submit_request(overlay, req, retire); |
| 253 | return i915_gem_active_retire(&overlay->last_flip, |
| 254 | &overlay->i915->drm.struct_mutex); |
Chris Wilson | b6c028e | 2010-08-12 11:55:08 +0100 | [diff] [blame] | 255 | } |
| 256 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 257 | static struct drm_i915_gem_request *alloc_request(struct intel_overlay *overlay) |
| 258 | { |
| 259 | struct drm_i915_private *dev_priv = overlay->i915; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 260 | struct intel_engine_cs *engine = dev_priv->engine[RCS]; |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 261 | |
| 262 | return i915_gem_request_alloc(engine, dev_priv->kernel_context); |
| 263 | } |
| 264 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 265 | /* overlay needs to be disable in OCMD reg */ |
| 266 | static int intel_overlay_on(struct intel_overlay *overlay) |
| 267 | { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 268 | struct drm_i915_private *dev_priv = overlay->i915; |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 269 | struct drm_i915_gem_request *req; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 270 | u32 *cs; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 271 | |
Ville Syrjälä | 77589f5 | 2015-03-31 10:37:22 +0300 | [diff] [blame] | 272 | WARN_ON(overlay->active); |
Chris Wilson | 106dada | 2010-07-16 17:13:01 +0100 | [diff] [blame] | 273 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 274 | req = alloc_request(overlay); |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 275 | if (IS_ERR(req)) |
| 276 | return PTR_ERR(req); |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 277 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 278 | cs = intel_ring_begin(req, 4); |
| 279 | if (IS_ERR(cs)) { |
Chris Wilson | e642c85 | 2017-03-17 11:47:09 +0000 | [diff] [blame] | 280 | i915_add_request(req); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 281 | return PTR_ERR(cs); |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 282 | } |
| 283 | |
Ville Syrjälä | 1c7c430 | 2015-03-31 10:37:24 +0300 | [diff] [blame] | 284 | overlay->active = true; |
| 285 | |
Ville Syrjälä | 8fdded8 | 2016-12-07 19:28:12 +0200 | [diff] [blame] | 286 | if (IS_I830(dev_priv)) |
| 287 | i830_overlay_clock_gating(dev_priv, false); |
| 288 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 289 | *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_ON; |
| 290 | *cs++ = overlay->flip_addr | OFC_UPDATE; |
| 291 | *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP; |
| 292 | *cs++ = MI_NOOP; |
| 293 | intel_ring_advance(req, cs); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 294 | |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 295 | return intel_overlay_do_wait_request(overlay, req, NULL); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 296 | } |
| 297 | |
Ville Syrjälä | 58d09eb | 2016-12-07 19:28:06 +0200 | [diff] [blame] | 298 | static void intel_overlay_flip_prepare(struct intel_overlay *overlay, |
| 299 | struct i915_vma *vma) |
| 300 | { |
| 301 | enum pipe pipe = overlay->crtc->pipe; |
| 302 | |
| 303 | WARN_ON(overlay->old_vma); |
| 304 | |
| 305 | i915_gem_track_fb(overlay->vma ? overlay->vma->obj : NULL, |
| 306 | vma ? vma->obj : NULL, |
| 307 | INTEL_FRONTBUFFER_OVERLAY(pipe)); |
| 308 | |
| 309 | intel_frontbuffer_flip_prepare(overlay->i915, |
| 310 | INTEL_FRONTBUFFER_OVERLAY(pipe)); |
| 311 | |
| 312 | overlay->old_vma = overlay->vma; |
| 313 | if (vma) |
| 314 | overlay->vma = i915_vma_get(vma); |
| 315 | else |
| 316 | overlay->vma = NULL; |
| 317 | } |
| 318 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 319 | /* overlay needs to be enabled in OCMD reg */ |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 320 | static int intel_overlay_continue(struct intel_overlay *overlay, |
Ville Syrjälä | 58d09eb | 2016-12-07 19:28:06 +0200 | [diff] [blame] | 321 | struct i915_vma *vma, |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 322 | bool load_polyphase_filter) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 323 | { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 324 | struct drm_i915_private *dev_priv = overlay->i915; |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 325 | struct drm_i915_gem_request *req; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 326 | u32 flip_addr = overlay->flip_addr; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 327 | u32 tmp, *cs; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 328 | |
Ville Syrjälä | 77589f5 | 2015-03-31 10:37:22 +0300 | [diff] [blame] | 329 | WARN_ON(!overlay->active); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 330 | |
| 331 | if (load_polyphase_filter) |
| 332 | flip_addr |= OFC_UPDATE; |
| 333 | |
| 334 | /* check for underruns */ |
| 335 | tmp = I915_READ(DOVSTA); |
| 336 | if (tmp & (1 << 17)) |
| 337 | DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp); |
| 338 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 339 | req = alloc_request(overlay); |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 340 | if (IS_ERR(req)) |
| 341 | return PTR_ERR(req); |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 342 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 343 | cs = intel_ring_begin(req, 2); |
| 344 | if (IS_ERR(cs)) { |
Chris Wilson | e642c85 | 2017-03-17 11:47:09 +0000 | [diff] [blame] | 345 | i915_add_request(req); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 346 | return PTR_ERR(cs); |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 347 | } |
| 348 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 349 | *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE; |
| 350 | *cs++ = flip_addr; |
| 351 | intel_ring_advance(req, cs); |
Daniel Vetter | 5a5a0c6 | 2009-09-15 22:57:36 +0200 | [diff] [blame] | 352 | |
Ville Syrjälä | 58d09eb | 2016-12-07 19:28:06 +0200 | [diff] [blame] | 353 | intel_overlay_flip_prepare(overlay, vma); |
| 354 | |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 355 | intel_overlay_submit_request(overlay, req, NULL); |
John Harrison | bf7dc5b | 2015-05-29 17:43:24 +0100 | [diff] [blame] | 356 | |
| 357 | return 0; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 358 | } |
| 359 | |
Ville Syrjälä | 58d09eb | 2016-12-07 19:28:06 +0200 | [diff] [blame] | 360 | static void intel_overlay_release_old_vma(struct intel_overlay *overlay) |
| 361 | { |
| 362 | struct i915_vma *vma; |
| 363 | |
| 364 | vma = fetch_and_zero(&overlay->old_vma); |
| 365 | if (WARN_ON(!vma)) |
| 366 | return; |
| 367 | |
| 368 | intel_frontbuffer_flip_complete(overlay->i915, |
| 369 | INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe)); |
| 370 | |
| 371 | i915_gem_object_unpin_from_display_plane(vma); |
| 372 | i915_vma_put(vma); |
| 373 | } |
| 374 | |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 375 | static void intel_overlay_release_old_vid_tail(struct i915_gem_active *active, |
| 376 | struct drm_i915_gem_request *req) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 377 | { |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 378 | struct intel_overlay *overlay = |
| 379 | container_of(active, typeof(*overlay), last_flip); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 380 | |
Ville Syrjälä | 58d09eb | 2016-12-07 19:28:06 +0200 | [diff] [blame] | 381 | intel_overlay_release_old_vma(overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 382 | } |
| 383 | |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 384 | static void intel_overlay_off_tail(struct i915_gem_active *active, |
| 385 | struct drm_i915_gem_request *req) |
Daniel Vetter | 12ca45f | 2037-04-25 10:08:26 +0200 | [diff] [blame] | 386 | { |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 387 | struct intel_overlay *overlay = |
| 388 | container_of(active, typeof(*overlay), last_flip); |
Ville Syrjälä | 8fdded8 | 2016-12-07 19:28:12 +0200 | [diff] [blame] | 389 | struct drm_i915_private *dev_priv = overlay->i915; |
Daniel Vetter | 12ca45f | 2037-04-25 10:08:26 +0200 | [diff] [blame] | 390 | |
Ville Syrjälä | 58d09eb | 2016-12-07 19:28:06 +0200 | [diff] [blame] | 391 | intel_overlay_release_old_vma(overlay); |
Daniel Vetter | 12ca45f | 2037-04-25 10:08:26 +0200 | [diff] [blame] | 392 | |
| 393 | overlay->crtc->overlay = NULL; |
| 394 | overlay->crtc = NULL; |
Ville Syrjälä | 209c2a5 | 2015-03-31 10:37:23 +0300 | [diff] [blame] | 395 | overlay->active = false; |
Ville Syrjälä | 8fdded8 | 2016-12-07 19:28:12 +0200 | [diff] [blame] | 396 | |
| 397 | if (IS_I830(dev_priv)) |
| 398 | i830_overlay_clock_gating(dev_priv, true); |
Daniel Vetter | 12ca45f | 2037-04-25 10:08:26 +0200 | [diff] [blame] | 399 | } |
| 400 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 401 | /* overlay needs to be disabled in OCMD reg */ |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 402 | static int intel_overlay_off(struct intel_overlay *overlay) |
Daniel Vetter | 03f77ea | 2009-09-15 22:57:37 +0200 | [diff] [blame] | 403 | { |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 404 | struct drm_i915_gem_request *req; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 405 | u32 *cs, flip_addr = overlay->flip_addr; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 406 | |
Ville Syrjälä | 77589f5 | 2015-03-31 10:37:22 +0300 | [diff] [blame] | 407 | WARN_ON(!overlay->active); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 408 | |
| 409 | /* According to intel docs the overlay hw may hang (when switching |
| 410 | * off) without loading the filter coeffs. It is however unclear whether |
| 411 | * this applies to the disabling of the overlay or to the switching off |
| 412 | * of the hw. Do it in both cases */ |
| 413 | flip_addr |= OFC_UPDATE; |
| 414 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 415 | req = alloc_request(overlay); |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 416 | if (IS_ERR(req)) |
| 417 | return PTR_ERR(req); |
Chris Wilson | acb868d | 2012-09-26 13:47:30 +0100 | [diff] [blame] | 418 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 419 | cs = intel_ring_begin(req, 6); |
| 420 | if (IS_ERR(cs)) { |
Chris Wilson | e642c85 | 2017-03-17 11:47:09 +0000 | [diff] [blame] | 421 | i915_add_request(req); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 422 | return PTR_ERR(cs); |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 423 | } |
| 424 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 425 | /* wait for overlay to go idle */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 426 | *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE; |
| 427 | *cs++ = flip_addr; |
| 428 | *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP; |
Ville Syrjälä | 4c5cfcc | 2016-12-22 21:52:22 +0200 | [diff] [blame] | 429 | |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 430 | /* turn overlay off */ |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 431 | *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_OFF; |
| 432 | *cs++ = flip_addr; |
| 433 | *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP; |
Ville Syrjälä | 4c5cfcc | 2016-12-22 21:52:22 +0200 | [diff] [blame] | 434 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 435 | intel_ring_advance(req, cs); |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 436 | |
Ville Syrjälä | 58d09eb | 2016-12-07 19:28:06 +0200 | [diff] [blame] | 437 | intel_overlay_flip_prepare(overlay, NULL); |
| 438 | |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 439 | return intel_overlay_do_wait_request(overlay, req, |
| 440 | intel_overlay_off_tail); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 441 | } |
| 442 | |
Daniel Vetter | 03f77ea | 2009-09-15 22:57:37 +0200 | [diff] [blame] | 443 | /* recover from an interruption due to a signal |
| 444 | * We have to be careful not to repeat work forever an make forward progess. */ |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 445 | static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay) |
Daniel Vetter | 03f77ea | 2009-09-15 22:57:37 +0200 | [diff] [blame] | 446 | { |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 447 | return i915_gem_active_retire(&overlay->last_flip, |
| 448 | &overlay->i915->drm.struct_mutex); |
Daniel Vetter | 03f77ea | 2009-09-15 22:57:37 +0200 | [diff] [blame] | 449 | } |
| 450 | |
Daniel Vetter | 5a5a0c6 | 2009-09-15 22:57:36 +0200 | [diff] [blame] | 451 | /* Wait for pending overlay flip and release old frame. |
| 452 | * Needs to be called before the overlay register are changed |
Chris Wilson | 8d74f65 | 2010-08-12 10:35:26 +0100 | [diff] [blame] | 453 | * via intel_overlay_(un)map_regs |
| 454 | */ |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 455 | static int intel_overlay_release_old_vid(struct intel_overlay *overlay) |
| 456 | { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 457 | struct drm_i915_private *dev_priv = overlay->i915; |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 458 | u32 *cs; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 459 | int ret; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 460 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 461 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
Ville Syrjälä | 1362b77 | 2014-11-26 17:07:29 +0200 | [diff] [blame] | 462 | |
Chris Wilson | 5cd68c9 | 2010-08-12 12:21:54 +0100 | [diff] [blame] | 463 | /* Only wait if there is actually an old frame to release to |
| 464 | * guarantee forward progress. |
| 465 | */ |
Chris Wilson | 9b3b784 | 2016-08-15 10:49:01 +0100 | [diff] [blame] | 466 | if (!overlay->old_vma) |
Daniel Vetter | 03f77ea | 2009-09-15 22:57:37 +0200 | [diff] [blame] | 467 | return 0; |
| 468 | |
Chris Wilson | 5cd68c9 | 2010-08-12 12:21:54 +0100 | [diff] [blame] | 469 | if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) { |
| 470 | /* synchronous slowpath */ |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 471 | struct drm_i915_gem_request *req; |
| 472 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 473 | req = alloc_request(overlay); |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 474 | if (IS_ERR(req)) |
| 475 | return PTR_ERR(req); |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 476 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 477 | cs = intel_ring_begin(req, 2); |
| 478 | if (IS_ERR(cs)) { |
Chris Wilson | e642c85 | 2017-03-17 11:47:09 +0000 | [diff] [blame] | 479 | i915_add_request(req); |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 480 | return PTR_ERR(cs); |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 481 | } |
| 482 | |
Tvrtko Ursulin | 73dec95 | 2017-02-14 11:32:42 +0000 | [diff] [blame] | 483 | *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP; |
| 484 | *cs++ = MI_NOOP; |
| 485 | intel_ring_advance(req, cs); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 486 | |
John Harrison | dad540c | 2015-05-29 17:43:47 +0100 | [diff] [blame] | 487 | ret = intel_overlay_do_wait_request(overlay, req, |
Chris Wilson | b303cf9 | 2010-08-12 14:03:48 +0100 | [diff] [blame] | 488 | intel_overlay_release_old_vid_tail); |
Chris Wilson | 5cd68c9 | 2010-08-12 12:21:54 +0100 | [diff] [blame] | 489 | if (ret) |
| 490 | return ret; |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 491 | } else |
| 492 | intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 493 | |
| 494 | return 0; |
| 495 | } |
| 496 | |
Ville Syrjälä | 1362b77 | 2014-11-26 17:07:29 +0200 | [diff] [blame] | 497 | void intel_overlay_reset(struct drm_i915_private *dev_priv) |
| 498 | { |
| 499 | struct intel_overlay *overlay = dev_priv->overlay; |
| 500 | |
| 501 | if (!overlay) |
| 502 | return; |
| 503 | |
| 504 | intel_overlay_release_old_vid(overlay); |
| 505 | |
Ville Syrjälä | 1362b77 | 2014-11-26 17:07:29 +0200 | [diff] [blame] | 506 | overlay->old_xscale = 0; |
| 507 | overlay->old_yscale = 0; |
| 508 | overlay->crtc = NULL; |
| 509 | overlay->active = false; |
| 510 | } |
| 511 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 512 | struct put_image_params { |
| 513 | int format; |
| 514 | short dst_x; |
| 515 | short dst_y; |
| 516 | short dst_w; |
| 517 | short dst_h; |
| 518 | short src_w; |
| 519 | short src_scan_h; |
| 520 | short src_scan_w; |
| 521 | short src_h; |
| 522 | short stride_Y; |
| 523 | short stride_UV; |
| 524 | int offset_Y; |
| 525 | int offset_U; |
| 526 | int offset_V; |
| 527 | }; |
| 528 | |
| 529 | static int packed_depth_bytes(u32 format) |
| 530 | { |
| 531 | switch (format & I915_OVERLAY_DEPTH_MASK) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 532 | case I915_OVERLAY_YUV422: |
| 533 | return 4; |
| 534 | case I915_OVERLAY_YUV411: |
| 535 | /* return 6; not implemented */ |
| 536 | default: |
| 537 | return -EINVAL; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 538 | } |
| 539 | } |
| 540 | |
| 541 | static int packed_width_bytes(u32 format, short width) |
| 542 | { |
| 543 | switch (format & I915_OVERLAY_DEPTH_MASK) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 544 | case I915_OVERLAY_YUV422: |
| 545 | return width << 1; |
| 546 | default: |
| 547 | return -EINVAL; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 548 | } |
| 549 | } |
| 550 | |
| 551 | static int uv_hsubsampling(u32 format) |
| 552 | { |
| 553 | switch (format & I915_OVERLAY_DEPTH_MASK) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 554 | case I915_OVERLAY_YUV422: |
| 555 | case I915_OVERLAY_YUV420: |
| 556 | return 2; |
| 557 | case I915_OVERLAY_YUV411: |
| 558 | case I915_OVERLAY_YUV410: |
| 559 | return 4; |
| 560 | default: |
| 561 | return -EINVAL; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 562 | } |
| 563 | } |
| 564 | |
| 565 | static int uv_vsubsampling(u32 format) |
| 566 | { |
| 567 | switch (format & I915_OVERLAY_DEPTH_MASK) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 568 | case I915_OVERLAY_YUV420: |
| 569 | case I915_OVERLAY_YUV410: |
| 570 | return 2; |
| 571 | case I915_OVERLAY_YUV422: |
| 572 | case I915_OVERLAY_YUV411: |
| 573 | return 1; |
| 574 | default: |
| 575 | return -EINVAL; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 576 | } |
| 577 | } |
| 578 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 579 | static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 580 | { |
Ville Syrjälä | 7039a6dc | 2016-12-07 19:28:09 +0200 | [diff] [blame] | 581 | u32 sw; |
| 582 | |
| 583 | if (IS_GEN2(dev_priv)) |
| 584 | sw = ALIGN((offset & 31) + width, 32); |
| 585 | else |
| 586 | sw = ALIGN((offset & 63) + width, 64); |
| 587 | |
| 588 | if (sw == 0) |
| 589 | return 0; |
| 590 | |
| 591 | return (sw - 32) >> 3; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 592 | } |
| 593 | |
Ville Syrjälä | 2daac46 | 2016-12-07 19:28:10 +0200 | [diff] [blame] | 594 | static const u16 y_static_hcoeffs[N_PHASES][N_HORIZ_Y_TAPS] = { |
| 595 | [ 0] = { 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0, }, |
| 596 | [ 1] = { 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440, }, |
| 597 | [ 2] = { 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0, }, |
| 598 | [ 3] = { 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380, }, |
| 599 | [ 4] = { 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320, }, |
| 600 | [ 5] = { 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0, }, |
| 601 | [ 6] = { 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260, }, |
| 602 | [ 7] = { 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200, }, |
| 603 | [ 8] = { 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0, }, |
| 604 | [ 9] = { 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160, }, |
| 605 | [10] = { 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120, }, |
| 606 | [11] = { 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0, }, |
| 607 | [12] = { 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0, }, |
| 608 | [13] = { 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060, }, |
| 609 | [14] = { 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040, }, |
| 610 | [15] = { 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020, }, |
| 611 | [16] = { 0xb000, 0x3000, 0x0800, 0x3000, 0xb000, }, |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 612 | }; |
| 613 | |
Ville Syrjälä | 2daac46 | 2016-12-07 19:28:10 +0200 | [diff] [blame] | 614 | static const u16 uv_static_hcoeffs[N_PHASES][N_HORIZ_UV_TAPS] = { |
| 615 | [ 0] = { 0x3000, 0x1800, 0x1800, }, |
| 616 | [ 1] = { 0xb000, 0x18d0, 0x2e60, }, |
| 617 | [ 2] = { 0xb000, 0x1990, 0x2ce0, }, |
| 618 | [ 3] = { 0xb020, 0x1a68, 0x2b40, }, |
| 619 | [ 4] = { 0xb040, 0x1b20, 0x29e0, }, |
| 620 | [ 5] = { 0xb060, 0x1bd8, 0x2880, }, |
| 621 | [ 6] = { 0xb080, 0x1c88, 0x3e60, }, |
| 622 | [ 7] = { 0xb0a0, 0x1d28, 0x3c00, }, |
| 623 | [ 8] = { 0xb0c0, 0x1db8, 0x39e0, }, |
| 624 | [ 9] = { 0xb0e0, 0x1e40, 0x37e0, }, |
| 625 | [10] = { 0xb100, 0x1eb8, 0x3620, }, |
| 626 | [11] = { 0xb100, 0x1f18, 0x34a0, }, |
| 627 | [12] = { 0xb100, 0x1f68, 0x3360, }, |
| 628 | [13] = { 0xb0e0, 0x1fa8, 0x3240, }, |
| 629 | [14] = { 0xb0c0, 0x1fe0, 0x3140, }, |
| 630 | [15] = { 0xb060, 0x1ff0, 0x30a0, }, |
| 631 | [16] = { 0x3000, 0x0800, 0x3000, }, |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 632 | }; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 633 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 634 | static void update_polyphase_filter(struct overlay_registers __iomem *regs) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 635 | { |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 636 | memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs)); |
| 637 | memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs, |
| 638 | sizeof(uv_static_hcoeffs)); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 639 | } |
| 640 | |
| 641 | static bool update_scaling_factors(struct intel_overlay *overlay, |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 642 | struct overlay_registers __iomem *regs, |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 643 | struct put_image_params *params) |
| 644 | { |
| 645 | /* fixed point with a 12 bit shift */ |
| 646 | u32 xscale, yscale, xscale_UV, yscale_UV; |
| 647 | #define FP_SHIFT 12 |
| 648 | #define FRACT_MASK 0xfff |
| 649 | bool scale_changed = false; |
| 650 | int uv_hscale = uv_hsubsampling(params->format); |
| 651 | int uv_vscale = uv_vsubsampling(params->format); |
| 652 | |
| 653 | if (params->dst_w > 1) |
| 654 | xscale = ((params->src_scan_w - 1) << FP_SHIFT) |
| 655 | /(params->dst_w); |
| 656 | else |
| 657 | xscale = 1 << FP_SHIFT; |
| 658 | |
| 659 | if (params->dst_h > 1) |
| 660 | yscale = ((params->src_scan_h - 1) << FP_SHIFT) |
| 661 | /(params->dst_h); |
| 662 | else |
| 663 | yscale = 1 << FP_SHIFT; |
| 664 | |
| 665 | /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/ |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 666 | xscale_UV = xscale/uv_hscale; |
| 667 | yscale_UV = yscale/uv_vscale; |
| 668 | /* make the Y scale to UV scale ratio an exact multiply */ |
| 669 | xscale = xscale_UV * uv_hscale; |
| 670 | yscale = yscale_UV * uv_vscale; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 671 | /*} else { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 672 | xscale_UV = 0; |
| 673 | yscale_UV = 0; |
| 674 | }*/ |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 675 | |
| 676 | if (xscale != overlay->old_xscale || yscale != overlay->old_yscale) |
| 677 | scale_changed = true; |
| 678 | overlay->old_xscale = xscale; |
| 679 | overlay->old_yscale = yscale; |
| 680 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 681 | iowrite32(((yscale & FRACT_MASK) << 20) | |
| 682 | ((xscale >> FP_SHIFT) << 16) | |
| 683 | ((xscale & FRACT_MASK) << 3), |
| 684 | ®s->YRGBSCALE); |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 685 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 686 | iowrite32(((yscale_UV & FRACT_MASK) << 20) | |
| 687 | ((xscale_UV >> FP_SHIFT) << 16) | |
| 688 | ((xscale_UV & FRACT_MASK) << 3), |
| 689 | ®s->UVSCALE); |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 690 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 691 | iowrite32((((yscale >> FP_SHIFT) << 16) | |
| 692 | ((yscale_UV >> FP_SHIFT) << 0)), |
| 693 | ®s->UVSCALEV); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 694 | |
| 695 | if (scale_changed) |
| 696 | update_polyphase_filter(regs); |
| 697 | |
| 698 | return scale_changed; |
| 699 | } |
| 700 | |
| 701 | static void update_colorkey(struct intel_overlay *overlay, |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 702 | struct overlay_registers __iomem *regs) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 703 | { |
Ville Syrjälä | 39ccc04 | 2016-12-07 19:28:11 +0200 | [diff] [blame] | 704 | const struct intel_plane_state *state = |
| 705 | to_intel_plane_state(overlay->crtc->base.primary->state); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 706 | u32 key = overlay->color_key; |
Ville Syrjälä | 39ccc04 | 2016-12-07 19:28:11 +0200 | [diff] [blame] | 707 | u32 format = 0; |
| 708 | u32 flags = 0; |
Chris Wilson | ea9da4e | 2015-04-02 10:35:08 +0100 | [diff] [blame] | 709 | |
Chris Wilson | ea9da4e | 2015-04-02 10:35:08 +0100 | [diff] [blame] | 710 | if (overlay->color_key_enabled) |
| 711 | flags |= DST_KEY_ENABLE; |
Chris Wilson | 6ba3ddd | 2010-08-12 09:30:58 +0100 | [diff] [blame] | 712 | |
Ville Syrjälä | 39ccc04 | 2016-12-07 19:28:11 +0200 | [diff] [blame] | 713 | if (state->base.visible) |
Daniel Vetter | ef426c1 | 2017-01-04 11:41:10 +0100 | [diff] [blame] | 714 | format = state->base.fb->format->format; |
Ville Syrjälä | 39ccc04 | 2016-12-07 19:28:11 +0200 | [diff] [blame] | 715 | |
| 716 | switch (format) { |
| 717 | case DRM_FORMAT_C8: |
Chris Wilson | ea9da4e | 2015-04-02 10:35:08 +0100 | [diff] [blame] | 718 | key = 0; |
| 719 | flags |= CLK_RGB8I_MASK; |
Chris Wilson | 6ba3ddd | 2010-08-12 09:30:58 +0100 | [diff] [blame] | 720 | break; |
Ville Syrjälä | 39ccc04 | 2016-12-07 19:28:11 +0200 | [diff] [blame] | 721 | case DRM_FORMAT_XRGB1555: |
| 722 | key = RGB15_TO_COLORKEY(key); |
| 723 | flags |= CLK_RGB15_MASK; |
Chris Wilson | 6ba3ddd | 2010-08-12 09:30:58 +0100 | [diff] [blame] | 724 | break; |
Ville Syrjälä | 39ccc04 | 2016-12-07 19:28:11 +0200 | [diff] [blame] | 725 | case DRM_FORMAT_RGB565: |
| 726 | key = RGB16_TO_COLORKEY(key); |
| 727 | flags |= CLK_RGB16_MASK; |
| 728 | break; |
| 729 | default: |
Chris Wilson | ea9da4e | 2015-04-02 10:35:08 +0100 | [diff] [blame] | 730 | flags |= CLK_RGB24_MASK; |
Chris Wilson | 6ba3ddd | 2010-08-12 09:30:58 +0100 | [diff] [blame] | 731 | break; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 732 | } |
Chris Wilson | ea9da4e | 2015-04-02 10:35:08 +0100 | [diff] [blame] | 733 | |
| 734 | iowrite32(key, ®s->DCLRKV); |
| 735 | iowrite32(flags, ®s->DCLRKM); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 736 | } |
| 737 | |
| 738 | static u32 overlay_cmd_reg(struct put_image_params *params) |
| 739 | { |
| 740 | u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0; |
| 741 | |
| 742 | if (params->format & I915_OVERLAY_YUV_PLANAR) { |
| 743 | switch (params->format & I915_OVERLAY_DEPTH_MASK) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 744 | case I915_OVERLAY_YUV422: |
| 745 | cmd |= OCMD_YUV_422_PLANAR; |
| 746 | break; |
| 747 | case I915_OVERLAY_YUV420: |
| 748 | cmd |= OCMD_YUV_420_PLANAR; |
| 749 | break; |
| 750 | case I915_OVERLAY_YUV411: |
| 751 | case I915_OVERLAY_YUV410: |
| 752 | cmd |= OCMD_YUV_410_PLANAR; |
| 753 | break; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 754 | } |
| 755 | } else { /* YUV packed */ |
| 756 | switch (params->format & I915_OVERLAY_DEPTH_MASK) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 757 | case I915_OVERLAY_YUV422: |
| 758 | cmd |= OCMD_YUV_422_PACKED; |
| 759 | break; |
| 760 | case I915_OVERLAY_YUV411: |
| 761 | cmd |= OCMD_YUV_411_PACKED; |
| 762 | break; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 763 | } |
| 764 | |
| 765 | switch (params->format & I915_OVERLAY_SWAP_MASK) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 766 | case I915_OVERLAY_NO_SWAP: |
| 767 | break; |
| 768 | case I915_OVERLAY_UV_SWAP: |
| 769 | cmd |= OCMD_UV_SWAP; |
| 770 | break; |
| 771 | case I915_OVERLAY_Y_SWAP: |
| 772 | cmd |= OCMD_Y_SWAP; |
| 773 | break; |
| 774 | case I915_OVERLAY_Y_AND_UV_SWAP: |
| 775 | cmd |= OCMD_Y_AND_UV_SWAP; |
| 776 | break; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 777 | } |
| 778 | } |
| 779 | |
| 780 | return cmd; |
| 781 | } |
| 782 | |
Chris Wilson | 5fe82c5 | 2010-08-12 12:38:21 +0100 | [diff] [blame] | 783 | static int intel_overlay_do_put_image(struct intel_overlay *overlay, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 784 | struct drm_i915_gem_object *new_bo, |
Chris Wilson | 5fe82c5 | 2010-08-12 12:38:21 +0100 | [diff] [blame] | 785 | struct put_image_params *params) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 786 | { |
| 787 | int ret, tmp_width; |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 788 | struct overlay_registers __iomem *regs; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 789 | bool scale_changed = false; |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 790 | struct drm_i915_private *dev_priv = overlay->i915; |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 791 | u32 swidth, swidthsw, sheight, ostride; |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 792 | enum pipe pipe = overlay->crtc->pipe; |
Chris Wilson | 9b3b784 | 2016-08-15 10:49:01 +0100 | [diff] [blame] | 793 | struct i915_vma *vma; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 794 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 795 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
| 796 | WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex)); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 797 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 798 | ret = intel_overlay_release_old_vid(overlay); |
| 799 | if (ret != 0) |
| 800 | return ret; |
| 801 | |
Daniel Vetter | 9db529a | 2017-08-08 10:08:28 +0200 | [diff] [blame] | 802 | atomic_inc(&dev_priv->gpu_error.pending_fb_pin); |
| 803 | |
Chris Wilson | 47a8e3f | 2017-01-14 00:28:27 +0000 | [diff] [blame] | 804 | vma = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL); |
Daniel Vetter | 9db529a | 2017-08-08 10:08:28 +0200 | [diff] [blame] | 805 | if (IS_ERR(vma)) { |
| 806 | ret = PTR_ERR(vma); |
| 807 | goto out_pin_section; |
| 808 | } |
Chris Wilson | 9b3b784 | 2016-08-15 10:49:01 +0100 | [diff] [blame] | 809 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 810 | ret = i915_vma_put_fence(vma); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 811 | if (ret) |
| 812 | goto out_unpin; |
| 813 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 814 | if (!overlay->active) { |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 815 | u32 oconfig; |
Chris Wilson | 8d74f65 | 2010-08-12 10:35:26 +0100 | [diff] [blame] | 816 | regs = intel_overlay_map_regs(overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 817 | if (!regs) { |
| 818 | ret = -ENOMEM; |
| 819 | goto out_unpin; |
| 820 | } |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 821 | oconfig = OCONF_CC_OUT_8BIT; |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 822 | if (IS_GEN4(dev_priv)) |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 823 | oconfig |= OCONF_CSC_MODE_BT709; |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 824 | oconfig |= pipe == 0 ? |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 825 | OCONF_PIPE_A : OCONF_PIPE_B; |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 826 | iowrite32(oconfig, ®s->OCONFIG); |
Chris Wilson | 9bb2ff7 | 2010-08-12 12:02:11 +0100 | [diff] [blame] | 827 | intel_overlay_unmap_regs(overlay, regs); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 828 | |
| 829 | ret = intel_overlay_on(overlay); |
| 830 | if (ret != 0) |
| 831 | goto out_unpin; |
| 832 | } |
| 833 | |
Chris Wilson | 8d74f65 | 2010-08-12 10:35:26 +0100 | [diff] [blame] | 834 | regs = intel_overlay_map_regs(overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 835 | if (!regs) { |
| 836 | ret = -ENOMEM; |
| 837 | goto out_unpin; |
| 838 | } |
| 839 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 840 | iowrite32((params->dst_y << 16) | params->dst_x, ®s->DWINPOS); |
| 841 | iowrite32((params->dst_h << 16) | params->dst_w, ®s->DWINSZ); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 842 | |
| 843 | if (params->format & I915_OVERLAY_YUV_PACKED) |
| 844 | tmp_width = packed_width_bytes(params->format, params->src_w); |
| 845 | else |
| 846 | tmp_width = params->src_w; |
| 847 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 848 | swidth = params->src_w; |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 849 | swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width); |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 850 | sheight = params->src_h; |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 851 | iowrite32(i915_ggtt_offset(vma) + params->offset_Y, ®s->OBUF_0Y); |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 852 | ostride = params->stride_Y; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 853 | |
| 854 | if (params->format & I915_OVERLAY_YUV_PLANAR) { |
| 855 | int uv_hscale = uv_hsubsampling(params->format); |
| 856 | int uv_vscale = uv_vsubsampling(params->format); |
| 857 | u32 tmp_U, tmp_V; |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 858 | swidth |= (params->src_w/uv_hscale) << 16; |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 859 | tmp_U = calc_swidthsw(dev_priv, params->offset_U, |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 860 | params->src_w/uv_hscale); |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 861 | tmp_V = calc_swidthsw(dev_priv, params->offset_V, |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 862 | params->src_w/uv_hscale); |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 863 | swidthsw |= max_t(u32, tmp_U, tmp_V) << 16; |
| 864 | sheight |= (params->src_h/uv_vscale) << 16; |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 865 | iowrite32(i915_ggtt_offset(vma) + params->offset_U, |
| 866 | ®s->OBUF_0U); |
| 867 | iowrite32(i915_ggtt_offset(vma) + params->offset_V, |
| 868 | ®s->OBUF_0V); |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 869 | ostride |= params->stride_UV << 16; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 870 | } |
| 871 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 872 | iowrite32(swidth, ®s->SWIDTH); |
| 873 | iowrite32(swidthsw, ®s->SWIDTHSW); |
| 874 | iowrite32(sheight, ®s->SHEIGHT); |
| 875 | iowrite32(ostride, ®s->OSTRIDE); |
| 876 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 877 | scale_changed = update_scaling_factors(overlay, regs, params); |
| 878 | |
| 879 | update_colorkey(overlay, regs); |
| 880 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 881 | iowrite32(overlay_cmd_reg(params), ®s->OCMD); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 882 | |
Chris Wilson | 9bb2ff7 | 2010-08-12 12:02:11 +0100 | [diff] [blame] | 883 | intel_overlay_unmap_regs(overlay, regs); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 884 | |
Ville Syrjälä | 58d09eb | 2016-12-07 19:28:06 +0200 | [diff] [blame] | 885 | ret = intel_overlay_continue(overlay, vma, scale_changed); |
Chris Wilson | 8dc5d14 | 2010-08-12 12:36:12 +0100 | [diff] [blame] | 886 | if (ret) |
| 887 | goto out_unpin; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 888 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 889 | return 0; |
| 890 | |
| 891 | out_unpin: |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 892 | i915_gem_object_unpin_from_display_plane(vma); |
Daniel Vetter | 9db529a | 2017-08-08 10:08:28 +0200 | [diff] [blame] | 893 | out_pin_section: |
| 894 | atomic_dec(&dev_priv->gpu_error.pending_fb_pin); |
| 895 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 896 | return ret; |
| 897 | } |
| 898 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 899 | int intel_overlay_switch_off(struct intel_overlay *overlay) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 900 | { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 901 | struct drm_i915_private *dev_priv = overlay->i915; |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 902 | struct overlay_registers __iomem *regs; |
Chris Wilson | 5dcdbcb | 2010-08-12 13:50:28 +0100 | [diff] [blame] | 903 | int ret; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 904 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 905 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
| 906 | WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex)); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 907 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 908 | ret = intel_overlay_recover_from_interrupt(overlay); |
Chris Wilson | b303cf9 | 2010-08-12 14:03:48 +0100 | [diff] [blame] | 909 | if (ret != 0) |
| 910 | return ret; |
Daniel Vetter | 9bedb97 | 2009-11-30 15:55:49 +0100 | [diff] [blame] | 911 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 912 | if (!overlay->active) |
| 913 | return 0; |
| 914 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 915 | ret = intel_overlay_release_old_vid(overlay); |
| 916 | if (ret != 0) |
| 917 | return ret; |
| 918 | |
Chris Wilson | 8d74f65 | 2010-08-12 10:35:26 +0100 | [diff] [blame] | 919 | regs = intel_overlay_map_regs(overlay); |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 920 | iowrite32(0, ®s->OCMD); |
Chris Wilson | 9bb2ff7 | 2010-08-12 12:02:11 +0100 | [diff] [blame] | 921 | intel_overlay_unmap_regs(overlay, regs); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 922 | |
Chris Wilson | 0d9bdd8 | 2016-08-04 07:52:37 +0100 | [diff] [blame] | 923 | return intel_overlay_off(overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 924 | } |
| 925 | |
| 926 | static int check_overlay_possible_on_crtc(struct intel_overlay *overlay, |
| 927 | struct intel_crtc *crtc) |
| 928 | { |
Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 929 | if (!crtc->active) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 930 | return -EINVAL; |
| 931 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 932 | /* can't use the overlay with double wide pipe */ |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 933 | if (crtc->config->double_wide) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 934 | return -EINVAL; |
| 935 | |
| 936 | return 0; |
| 937 | } |
| 938 | |
| 939 | static void update_pfit_vscale_ratio(struct intel_overlay *overlay) |
| 940 | { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 941 | struct drm_i915_private *dev_priv = overlay->i915; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 942 | u32 pfit_control = I915_READ(PFIT_CONTROL); |
Chris Wilson | 446d218 | 2010-08-12 11:15:58 +0100 | [diff] [blame] | 943 | u32 ratio; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 944 | |
| 945 | /* XXX: This is not the same logic as in the xorg driver, but more in |
Chris Wilson | 446d218 | 2010-08-12 11:15:58 +0100 | [diff] [blame] | 946 | * line with the intel documentation for the i965 |
| 947 | */ |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 948 | if (INTEL_GEN(dev_priv) >= 4) { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 949 | /* on i965 use the PGM reg to read out the autoscaler values */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 950 | ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965; |
| 951 | } else { |
Chris Wilson | 446d218 | 2010-08-12 11:15:58 +0100 | [diff] [blame] | 952 | if (pfit_control & VERT_AUTO_SCALE) |
| 953 | ratio = I915_READ(PFIT_AUTO_RATIOS); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 954 | else |
Chris Wilson | 446d218 | 2010-08-12 11:15:58 +0100 | [diff] [blame] | 955 | ratio = I915_READ(PFIT_PGM_RATIOS); |
| 956 | ratio >>= PFIT_VERT_SCALE_SHIFT; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 957 | } |
| 958 | |
| 959 | overlay->pfit_vscale_ratio = ratio; |
| 960 | } |
| 961 | |
| 962 | static int check_overlay_dst(struct intel_overlay *overlay, |
| 963 | struct drm_intel_overlay_put_image *rec) |
| 964 | { |
Ville Syrjälä | 7369914 | 2016-12-07 19:28:07 +0200 | [diff] [blame] | 965 | const struct intel_crtc_state *pipe_config = |
| 966 | overlay->crtc->config; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 967 | |
Ville Syrjälä | 7369914 | 2016-12-07 19:28:07 +0200 | [diff] [blame] | 968 | if (rec->dst_x < pipe_config->pipe_src_w && |
| 969 | rec->dst_x + rec->dst_width <= pipe_config->pipe_src_w && |
| 970 | rec->dst_y < pipe_config->pipe_src_h && |
| 971 | rec->dst_y + rec->dst_height <= pipe_config->pipe_src_h) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 972 | return 0; |
| 973 | else |
| 974 | return -EINVAL; |
| 975 | } |
| 976 | |
| 977 | static int check_overlay_scaling(struct put_image_params *rec) |
| 978 | { |
| 979 | u32 tmp; |
| 980 | |
| 981 | /* downscaling limit is 8.0 */ |
| 982 | tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16; |
| 983 | if (tmp > 7) |
| 984 | return -EINVAL; |
| 985 | tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16; |
| 986 | if (tmp > 7) |
| 987 | return -EINVAL; |
| 988 | |
| 989 | return 0; |
| 990 | } |
| 991 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 992 | static int check_overlay_src(struct drm_i915_private *dev_priv, |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 993 | struct drm_intel_overlay_put_image *rec, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 994 | struct drm_i915_gem_object *new_bo) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 995 | { |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 996 | int uv_hscale = uv_hsubsampling(rec->flags); |
| 997 | int uv_vscale = uv_vsubsampling(rec->flags); |
Dan Carpenter | 8f28f54 | 2010-10-27 23:17:25 +0200 | [diff] [blame] | 998 | u32 stride_mask; |
| 999 | int depth; |
| 1000 | u32 tmp; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1001 | |
| 1002 | /* check src dimensions */ |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 1003 | if (IS_I845G(dev_priv) || IS_I830(dev_priv)) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1004 | if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY || |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1005 | rec->src_width > IMAGE_MAX_WIDTH_LEGACY) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1006 | return -EINVAL; |
| 1007 | } else { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1008 | if (rec->src_height > IMAGE_MAX_HEIGHT || |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1009 | rec->src_width > IMAGE_MAX_WIDTH) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1010 | return -EINVAL; |
| 1011 | } |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1012 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1013 | /* better safe than sorry, use 4 as the maximal subsampling ratio */ |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1014 | if (rec->src_height < N_VERT_Y_TAPS*4 || |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1015 | rec->src_width < N_HORIZ_Y_TAPS*4) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1016 | return -EINVAL; |
| 1017 | |
Chris Wilson | a1efd14 | 2010-07-12 19:35:38 +0100 | [diff] [blame] | 1018 | /* check alignment constraints */ |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1019 | switch (rec->flags & I915_OVERLAY_TYPE_MASK) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1020 | case I915_OVERLAY_RGB: |
| 1021 | /* not implemented */ |
| 1022 | return -EINVAL; |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1023 | |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1024 | case I915_OVERLAY_YUV_PACKED: |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1025 | if (uv_vscale != 1) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1026 | return -EINVAL; |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1027 | |
| 1028 | depth = packed_depth_bytes(rec->flags); |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1029 | if (depth < 0) |
| 1030 | return depth; |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1031 | |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1032 | /* ignore UV planes */ |
| 1033 | rec->stride_UV = 0; |
| 1034 | rec->offset_U = 0; |
| 1035 | rec->offset_V = 0; |
| 1036 | /* check pixel alignment */ |
| 1037 | if (rec->offset_Y % depth) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1038 | return -EINVAL; |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1039 | break; |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1040 | |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1041 | case I915_OVERLAY_YUV_PLANAR: |
| 1042 | if (uv_vscale < 0 || uv_hscale < 0) |
| 1043 | return -EINVAL; |
| 1044 | /* no offset restrictions for planar formats */ |
| 1045 | break; |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1046 | |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1047 | default: |
| 1048 | return -EINVAL; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1049 | } |
| 1050 | |
| 1051 | if (rec->src_width % uv_hscale) |
| 1052 | return -EINVAL; |
| 1053 | |
| 1054 | /* stride checking */ |
Jani Nikula | 2a307c2 | 2016-11-30 17:43:04 +0200 | [diff] [blame] | 1055 | if (IS_I830(dev_priv) || IS_I845G(dev_priv)) |
Chris Wilson | a1efd14 | 2010-07-12 19:35:38 +0100 | [diff] [blame] | 1056 | stride_mask = 255; |
| 1057 | else |
| 1058 | stride_mask = 63; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1059 | |
| 1060 | if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask) |
| 1061 | return -EINVAL; |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1062 | if (IS_GEN4(dev_priv) && rec->stride_Y < 512) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1063 | return -EINVAL; |
| 1064 | |
| 1065 | tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ? |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1066 | 4096 : 8192; |
| 1067 | if (rec->stride_Y > tmp || rec->stride_UV > 2*1024) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1068 | return -EINVAL; |
| 1069 | |
| 1070 | /* check buffer dimensions */ |
| 1071 | switch (rec->flags & I915_OVERLAY_TYPE_MASK) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1072 | case I915_OVERLAY_RGB: |
| 1073 | case I915_OVERLAY_YUV_PACKED: |
| 1074 | /* always 4 Y values per depth pixels */ |
| 1075 | if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y) |
| 1076 | return -EINVAL; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1077 | |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1078 | tmp = rec->stride_Y*rec->src_height; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1079 | if (rec->offset_Y + tmp > new_bo->base.size) |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1080 | return -EINVAL; |
| 1081 | break; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1082 | |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1083 | case I915_OVERLAY_YUV_PLANAR: |
| 1084 | if (rec->src_width > rec->stride_Y) |
| 1085 | return -EINVAL; |
| 1086 | if (rec->src_width/uv_hscale > rec->stride_UV) |
| 1087 | return -EINVAL; |
| 1088 | |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1089 | tmp = rec->stride_Y * rec->src_height; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1090 | if (rec->offset_Y + tmp > new_bo->base.size) |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1091 | return -EINVAL; |
Chris Wilson | 9f7c3f4 | 2010-08-12 11:29:34 +0100 | [diff] [blame] | 1092 | |
| 1093 | tmp = rec->stride_UV * (rec->src_height / uv_vscale); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1094 | if (rec->offset_U + tmp > new_bo->base.size || |
| 1095 | rec->offset_V + tmp > new_bo->base.size) |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1096 | return -EINVAL; |
| 1097 | break; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1098 | } |
| 1099 | |
| 1100 | return 0; |
| 1101 | } |
| 1102 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1103 | int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data, |
| 1104 | struct drm_file *file_priv) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1105 | { |
| 1106 | struct drm_intel_overlay_put_image *put_image_rec = data; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1107 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1108 | struct intel_overlay *overlay; |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 1109 | struct drm_crtc *drmmode_crtc; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1110 | struct intel_crtc *crtc; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1111 | struct drm_i915_gem_object *new_bo; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1112 | struct put_image_params *params; |
| 1113 | int ret; |
| 1114 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1115 | overlay = dev_priv->overlay; |
| 1116 | if (!overlay) { |
| 1117 | DRM_DEBUG("userspace bug: no overlay\n"); |
| 1118 | return -ENODEV; |
| 1119 | } |
| 1120 | |
| 1121 | if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) { |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1122 | drm_modeset_lock_all(dev); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1123 | mutex_lock(&dev->struct_mutex); |
| 1124 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 1125 | ret = intel_overlay_switch_off(overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1126 | |
| 1127 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1128 | drm_modeset_unlock_all(dev); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1129 | |
| 1130 | return ret; |
| 1131 | } |
| 1132 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 1133 | params = kmalloc(sizeof(*params), GFP_KERNEL); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1134 | if (!params) |
| 1135 | return -ENOMEM; |
| 1136 | |
Keith Packard | 418da17 | 2017-03-14 23:25:07 -0700 | [diff] [blame] | 1137 | drmmode_crtc = drm_crtc_find(dev, file_priv, put_image_rec->crtc_id); |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 1138 | if (!drmmode_crtc) { |
Dan Carpenter | 915a428 | 2010-03-06 14:05:39 +0300 | [diff] [blame] | 1139 | ret = -ENOENT; |
| 1140 | goto out_free; |
| 1141 | } |
Rob Clark | 7707e65 | 2014-07-17 23:30:04 -0400 | [diff] [blame] | 1142 | crtc = to_intel_crtc(drmmode_crtc); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1143 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1144 | new_bo = i915_gem_object_lookup(file_priv, put_image_rec->bo_handle); |
| 1145 | if (!new_bo) { |
Dan Carpenter | 915a428 | 2010-03-06 14:05:39 +0300 | [diff] [blame] | 1146 | ret = -ENOENT; |
| 1147 | goto out_free; |
| 1148 | } |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1149 | |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1150 | drm_modeset_lock_all(dev); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1151 | mutex_lock(&dev->struct_mutex); |
| 1152 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 1153 | if (i915_gem_object_is_tiled(new_bo)) { |
Daniel Vetter | 3b25b31 | 2014-02-14 14:06:06 +0100 | [diff] [blame] | 1154 | DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n"); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 1155 | ret = -EINVAL; |
| 1156 | goto out_unlock; |
| 1157 | } |
| 1158 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 1159 | ret = intel_overlay_recover_from_interrupt(overlay); |
Chris Wilson | b303cf9 | 2010-08-12 14:03:48 +0100 | [diff] [blame] | 1160 | if (ret != 0) |
| 1161 | goto out_unlock; |
Daniel Vetter | 03f77ea | 2009-09-15 22:57:37 +0200 | [diff] [blame] | 1162 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1163 | if (overlay->crtc != crtc) { |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 1164 | ret = intel_overlay_switch_off(overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1165 | if (ret != 0) |
| 1166 | goto out_unlock; |
| 1167 | |
| 1168 | ret = check_overlay_possible_on_crtc(overlay, crtc); |
| 1169 | if (ret != 0) |
| 1170 | goto out_unlock; |
| 1171 | |
| 1172 | overlay->crtc = crtc; |
| 1173 | crtc->overlay = overlay; |
| 1174 | |
Chris Wilson | e9e331a | 2010-09-13 01:16:10 +0100 | [diff] [blame] | 1175 | /* line too wide, i.e. one-line-mode */ |
Ville Syrjälä | 7369914 | 2016-12-07 19:28:07 +0200 | [diff] [blame] | 1176 | if (crtc->config->pipe_src_w > 1024 && |
Ville Syrjälä | 949d8cf | 2016-12-07 19:28:08 +0200 | [diff] [blame] | 1177 | crtc->config->gmch_pfit.control & PFIT_ENABLE) { |
Ville Syrjälä | 209c2a5 | 2015-03-31 10:37:23 +0300 | [diff] [blame] | 1178 | overlay->pfit_active = true; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1179 | update_pfit_vscale_ratio(overlay); |
| 1180 | } else |
Ville Syrjälä | 209c2a5 | 2015-03-31 10:37:23 +0300 | [diff] [blame] | 1181 | overlay->pfit_active = false; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1182 | } |
| 1183 | |
| 1184 | ret = check_overlay_dst(overlay, put_image_rec); |
| 1185 | if (ret != 0) |
| 1186 | goto out_unlock; |
| 1187 | |
| 1188 | if (overlay->pfit_active) { |
| 1189 | params->dst_y = ((((u32)put_image_rec->dst_y) << 12) / |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1190 | overlay->pfit_vscale_ratio); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1191 | /* shifting right rounds downwards, so add 1 */ |
| 1192 | params->dst_h = ((((u32)put_image_rec->dst_height) << 12) / |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1193 | overlay->pfit_vscale_ratio) + 1; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1194 | } else { |
| 1195 | params->dst_y = put_image_rec->dst_y; |
| 1196 | params->dst_h = put_image_rec->dst_height; |
| 1197 | } |
| 1198 | params->dst_x = put_image_rec->dst_x; |
| 1199 | params->dst_w = put_image_rec->dst_width; |
| 1200 | |
| 1201 | params->src_w = put_image_rec->src_width; |
| 1202 | params->src_h = put_image_rec->src_height; |
| 1203 | params->src_scan_w = put_image_rec->src_scan_width; |
| 1204 | params->src_scan_h = put_image_rec->src_scan_height; |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1205 | if (params->src_scan_h > params->src_h || |
| 1206 | params->src_scan_w > params->src_w) { |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1207 | ret = -EINVAL; |
| 1208 | goto out_unlock; |
| 1209 | } |
| 1210 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1211 | ret = check_overlay_src(dev_priv, put_image_rec, new_bo); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1212 | if (ret != 0) |
| 1213 | goto out_unlock; |
| 1214 | params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK; |
| 1215 | params->stride_Y = put_image_rec->stride_Y; |
| 1216 | params->stride_UV = put_image_rec->stride_UV; |
| 1217 | params->offset_Y = put_image_rec->offset_Y; |
| 1218 | params->offset_U = put_image_rec->offset_U; |
| 1219 | params->offset_V = put_image_rec->offset_V; |
| 1220 | |
| 1221 | /* Check scaling after src size to prevent a divide-by-zero. */ |
| 1222 | ret = check_overlay_scaling(params); |
| 1223 | if (ret != 0) |
| 1224 | goto out_unlock; |
| 1225 | |
| 1226 | ret = intel_overlay_do_put_image(overlay, new_bo, params); |
| 1227 | if (ret != 0) |
| 1228 | goto out_unlock; |
| 1229 | |
| 1230 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1231 | drm_modeset_unlock_all(dev); |
Ville Syrjälä | 58d09eb | 2016-12-07 19:28:06 +0200 | [diff] [blame] | 1232 | i915_gem_object_put(new_bo); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1233 | |
| 1234 | kfree(params); |
| 1235 | |
| 1236 | return 0; |
| 1237 | |
| 1238 | out_unlock: |
| 1239 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1240 | drm_modeset_unlock_all(dev); |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1241 | i915_gem_object_put(new_bo); |
Dan Carpenter | 915a428 | 2010-03-06 14:05:39 +0300 | [diff] [blame] | 1242 | out_free: |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1243 | kfree(params); |
| 1244 | |
| 1245 | return ret; |
| 1246 | } |
| 1247 | |
| 1248 | static void update_reg_attrs(struct intel_overlay *overlay, |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 1249 | struct overlay_registers __iomem *regs) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1250 | { |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 1251 | iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff), |
| 1252 | ®s->OCLRC0); |
| 1253 | iowrite32(overlay->saturation, ®s->OCLRC1); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1254 | } |
| 1255 | |
| 1256 | static bool check_gamma_bounds(u32 gamma1, u32 gamma2) |
| 1257 | { |
| 1258 | int i; |
| 1259 | |
| 1260 | if (gamma1 & 0xff000000 || gamma2 & 0xff000000) |
| 1261 | return false; |
| 1262 | |
| 1263 | for (i = 0; i < 3; i++) { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1264 | if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff)) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1265 | return false; |
| 1266 | } |
| 1267 | |
| 1268 | return true; |
| 1269 | } |
| 1270 | |
| 1271 | static bool check_gamma5_errata(u32 gamma5) |
| 1272 | { |
| 1273 | int i; |
| 1274 | |
| 1275 | for (i = 0; i < 3; i++) { |
| 1276 | if (((gamma5 >> i*8) & 0xff) == 0x80) |
| 1277 | return false; |
| 1278 | } |
| 1279 | |
| 1280 | return true; |
| 1281 | } |
| 1282 | |
| 1283 | static int check_gamma(struct drm_intel_overlay_attrs *attrs) |
| 1284 | { |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1285 | if (!check_gamma_bounds(0, attrs->gamma0) || |
| 1286 | !check_gamma_bounds(attrs->gamma0, attrs->gamma1) || |
| 1287 | !check_gamma_bounds(attrs->gamma1, attrs->gamma2) || |
| 1288 | !check_gamma_bounds(attrs->gamma2, attrs->gamma3) || |
| 1289 | !check_gamma_bounds(attrs->gamma3, attrs->gamma4) || |
| 1290 | !check_gamma_bounds(attrs->gamma4, attrs->gamma5) || |
| 1291 | !check_gamma_bounds(attrs->gamma5, 0x00ffffff)) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1292 | return -EINVAL; |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1293 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1294 | if (!check_gamma5_errata(attrs->gamma5)) |
| 1295 | return -EINVAL; |
Chris Wilson | 722506f | 2010-08-12 09:28:50 +0100 | [diff] [blame] | 1296 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1297 | return 0; |
| 1298 | } |
| 1299 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1300 | int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data, |
| 1301 | struct drm_file *file_priv) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1302 | { |
| 1303 | struct drm_intel_overlay_attrs *attrs = data; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1304 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1305 | struct intel_overlay *overlay; |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 1306 | struct overlay_registers __iomem *regs; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1307 | int ret; |
| 1308 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1309 | overlay = dev_priv->overlay; |
| 1310 | if (!overlay) { |
| 1311 | DRM_DEBUG("userspace bug: no overlay\n"); |
| 1312 | return -ENODEV; |
| 1313 | } |
| 1314 | |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1315 | drm_modeset_lock_all(dev); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1316 | mutex_lock(&dev->struct_mutex); |
| 1317 | |
Chris Wilson | 60fc332 | 2010-08-12 10:44:45 +0100 | [diff] [blame] | 1318 | ret = -EINVAL; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1319 | if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) { |
Chris Wilson | 60fc332 | 2010-08-12 10:44:45 +0100 | [diff] [blame] | 1320 | attrs->color_key = overlay->color_key; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1321 | attrs->brightness = overlay->brightness; |
Chris Wilson | 60fc332 | 2010-08-12 10:44:45 +0100 | [diff] [blame] | 1322 | attrs->contrast = overlay->contrast; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1323 | attrs->saturation = overlay->saturation; |
| 1324 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1325 | if (!IS_GEN2(dev_priv)) { |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1326 | attrs->gamma0 = I915_READ(OGAMC0); |
| 1327 | attrs->gamma1 = I915_READ(OGAMC1); |
| 1328 | attrs->gamma2 = I915_READ(OGAMC2); |
| 1329 | attrs->gamma3 = I915_READ(OGAMC3); |
| 1330 | attrs->gamma4 = I915_READ(OGAMC4); |
| 1331 | attrs->gamma5 = I915_READ(OGAMC5); |
| 1332 | } |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1333 | } else { |
Chris Wilson | 60fc332 | 2010-08-12 10:44:45 +0100 | [diff] [blame] | 1334 | if (attrs->brightness < -128 || attrs->brightness > 127) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1335 | goto out_unlock; |
Chris Wilson | 60fc332 | 2010-08-12 10:44:45 +0100 | [diff] [blame] | 1336 | if (attrs->contrast > 255) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1337 | goto out_unlock; |
Chris Wilson | 60fc332 | 2010-08-12 10:44:45 +0100 | [diff] [blame] | 1338 | if (attrs->saturation > 1023) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1339 | goto out_unlock; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1340 | |
Chris Wilson | 60fc332 | 2010-08-12 10:44:45 +0100 | [diff] [blame] | 1341 | overlay->color_key = attrs->color_key; |
| 1342 | overlay->brightness = attrs->brightness; |
| 1343 | overlay->contrast = attrs->contrast; |
| 1344 | overlay->saturation = attrs->saturation; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1345 | |
Chris Wilson | 8d74f65 | 2010-08-12 10:35:26 +0100 | [diff] [blame] | 1346 | regs = intel_overlay_map_regs(overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1347 | if (!regs) { |
| 1348 | ret = -ENOMEM; |
| 1349 | goto out_unlock; |
| 1350 | } |
| 1351 | |
| 1352 | update_reg_attrs(overlay, regs); |
| 1353 | |
Chris Wilson | 9bb2ff7 | 2010-08-12 12:02:11 +0100 | [diff] [blame] | 1354 | intel_overlay_unmap_regs(overlay, regs); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1355 | |
| 1356 | if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1357 | if (IS_GEN2(dev_priv)) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1358 | goto out_unlock; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1359 | |
| 1360 | if (overlay->active) { |
| 1361 | ret = -EBUSY; |
| 1362 | goto out_unlock; |
| 1363 | } |
| 1364 | |
| 1365 | ret = check_gamma(attrs); |
Chris Wilson | 60fc332 | 2010-08-12 10:44:45 +0100 | [diff] [blame] | 1366 | if (ret) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1367 | goto out_unlock; |
| 1368 | |
| 1369 | I915_WRITE(OGAMC0, attrs->gamma0); |
| 1370 | I915_WRITE(OGAMC1, attrs->gamma1); |
| 1371 | I915_WRITE(OGAMC2, attrs->gamma2); |
| 1372 | I915_WRITE(OGAMC3, attrs->gamma3); |
| 1373 | I915_WRITE(OGAMC4, attrs->gamma4); |
| 1374 | I915_WRITE(OGAMC5, attrs->gamma5); |
| 1375 | } |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1376 | } |
Chris Wilson | ea9da4e | 2015-04-02 10:35:08 +0100 | [diff] [blame] | 1377 | overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1378 | |
Chris Wilson | 60fc332 | 2010-08-12 10:44:45 +0100 | [diff] [blame] | 1379 | ret = 0; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1380 | out_unlock: |
| 1381 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1382 | drm_modeset_unlock_all(dev); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1383 | |
| 1384 | return ret; |
| 1385 | } |
| 1386 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1387 | void intel_setup_overlay(struct drm_i915_private *dev_priv) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1388 | { |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1389 | struct intel_overlay *overlay; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1390 | struct drm_i915_gem_object *reg_bo; |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 1391 | struct overlay_registers __iomem *regs; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1392 | struct i915_vma *vma = NULL; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1393 | int ret; |
| 1394 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1395 | if (!HAS_OVERLAY(dev_priv)) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1396 | return; |
| 1397 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 1398 | overlay = kzalloc(sizeof(*overlay), GFP_KERNEL); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1399 | if (!overlay) |
| 1400 | return; |
Chris Wilson | 79d2427 | 2011-06-28 11:27:47 +0100 | [diff] [blame] | 1401 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1402 | mutex_lock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 79d2427 | 2011-06-28 11:27:47 +0100 | [diff] [blame] | 1403 | if (WARN_ON(dev_priv->overlay)) |
| 1404 | goto out_free; |
| 1405 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1406 | overlay->i915 = dev_priv; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1407 | |
Daniel Vetter | f63a484 | 2013-07-23 19:24:38 +0200 | [diff] [blame] | 1408 | reg_bo = NULL; |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1409 | if (!OVERLAY_NEEDS_PHYSICAL(dev_priv)) |
Tvrtko Ursulin | 187685c | 2016-12-01 14:16:36 +0000 | [diff] [blame] | 1410 | reg_bo = i915_gem_object_create_stolen(dev_priv, PAGE_SIZE); |
Chris Wilson | 8040513 | 2012-11-15 11:32:29 +0000 | [diff] [blame] | 1411 | if (reg_bo == NULL) |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 1412 | reg_bo = i915_gem_object_create(dev_priv, PAGE_SIZE); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 1413 | if (IS_ERR(reg_bo)) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1414 | goto out_free; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1415 | overlay->reg_bo = reg_bo; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1416 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1417 | if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) { |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 1418 | ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1419 | if (ret) { |
| 1420 | DRM_ERROR("failed to attach phys overlay regs\n"); |
| 1421 | goto out_free_bo; |
| 1422 | } |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 1423 | overlay->flip_addr = reg_bo->phys_handle->busaddr; |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 1424 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1425 | vma = i915_gem_object_ggtt_pin(reg_bo, NULL, |
Chris Wilson | de89508 | 2016-08-04 16:32:34 +0100 | [diff] [blame] | 1426 | 0, PAGE_SIZE, PIN_MAPPABLE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1427 | if (IS_ERR(vma)) { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1428 | DRM_ERROR("failed to pin overlay register bo\n"); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1429 | ret = PTR_ERR(vma); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1430 | goto out_free_bo; |
| 1431 | } |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 1432 | overlay->flip_addr = i915_ggtt_offset(vma); |
Chris Wilson | 0ddc128 | 2010-08-12 09:35:00 +0100 | [diff] [blame] | 1433 | |
| 1434 | ret = i915_gem_object_set_to_gtt_domain(reg_bo, true); |
| 1435 | if (ret) { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1436 | DRM_ERROR("failed to move overlay register bo into the GTT\n"); |
| 1437 | goto out_unpin_bo; |
| 1438 | } |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1439 | } |
| 1440 | |
| 1441 | /* init all values */ |
| 1442 | overlay->color_key = 0x0101fe; |
Chris Wilson | ea9da4e | 2015-04-02 10:35:08 +0100 | [diff] [blame] | 1443 | overlay->color_key_enabled = true; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1444 | overlay->brightness = -19; |
| 1445 | overlay->contrast = 75; |
| 1446 | overlay->saturation = 146; |
| 1447 | |
Ville Syrjälä | 330afdb | 2016-12-21 16:45:47 +0200 | [diff] [blame] | 1448 | init_request_active(&overlay->last_flip, NULL); |
| 1449 | |
Chris Wilson | 8d74f65 | 2010-08-12 10:35:26 +0100 | [diff] [blame] | 1450 | regs = intel_overlay_map_regs(overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1451 | if (!regs) |
Chris Wilson | 79d2427 | 2011-06-28 11:27:47 +0100 | [diff] [blame] | 1452 | goto out_unpin_bo; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1453 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 1454 | memset_io(regs, 0, sizeof(struct overlay_registers)); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1455 | update_polyphase_filter(regs); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1456 | update_reg_attrs(overlay, regs); |
| 1457 | |
Chris Wilson | 9bb2ff7 | 2010-08-12 12:02:11 +0100 | [diff] [blame] | 1458 | intel_overlay_unmap_regs(overlay, regs); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1459 | |
| 1460 | dev_priv->overlay = overlay; |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1461 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1462 | DRM_INFO("initialized overlay support\n"); |
| 1463 | return; |
| 1464 | |
Chris Wilson | 0ddc128 | 2010-08-12 09:35:00 +0100 | [diff] [blame] | 1465 | out_unpin_bo: |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1466 | if (vma) |
| 1467 | i915_vma_unpin(vma); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1468 | out_free_bo: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1469 | i915_gem_object_put(reg_bo); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1470 | out_free: |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1471 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1472 | kfree(overlay); |
| 1473 | return; |
| 1474 | } |
| 1475 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1476 | void intel_cleanup_overlay(struct drm_i915_private *dev_priv) |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1477 | { |
Chris Wilson | 62cf4e6 | 2010-08-12 10:50:36 +0100 | [diff] [blame] | 1478 | if (!dev_priv->overlay) |
| 1479 | return; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1480 | |
Chris Wilson | 62cf4e6 | 2010-08-12 10:50:36 +0100 | [diff] [blame] | 1481 | /* The bo's should be free'd by the generic code already. |
| 1482 | * Furthermore modesetting teardown happens beforehand so the |
| 1483 | * hardware should be off already */ |
Ville Syrjälä | 77589f5 | 2015-03-31 10:37:22 +0300 | [diff] [blame] | 1484 | WARN_ON(dev_priv->overlay->active); |
Chris Wilson | 62cf4e6 | 2010-08-12 10:50:36 +0100 | [diff] [blame] | 1485 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1486 | i915_gem_object_put(dev_priv->overlay->reg_bo); |
Chris Wilson | 62cf4e6 | 2010-08-12 10:50:36 +0100 | [diff] [blame] | 1487 | kfree(dev_priv->overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 1488 | } |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1489 | |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 1490 | #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR) |
| 1491 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1492 | struct intel_overlay_error_state { |
| 1493 | struct overlay_registers regs; |
| 1494 | unsigned long base; |
| 1495 | u32 dovsta; |
| 1496 | u32 isr; |
| 1497 | }; |
| 1498 | |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 1499 | static struct overlay_registers __iomem * |
Linus Torvalds | c48c43e | 2010-10-26 18:57:59 -0700 | [diff] [blame] | 1500 | intel_overlay_map_regs_atomic(struct intel_overlay *overlay) |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1501 | { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1502 | struct drm_i915_private *dev_priv = overlay->i915; |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 1503 | struct overlay_registers __iomem *regs; |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1504 | |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1505 | if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 1506 | /* Cast to make sparse happy, but it's wc memory anyway, so |
| 1507 | * equivalent to the wc io mapping on X86. */ |
| 1508 | regs = (struct overlay_registers __iomem *) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 1509 | overlay->reg_bo->phys_handle->vaddr; |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1510 | else |
Chris Wilson | f7bbe78 | 2016-08-19 16:54:27 +0100 | [diff] [blame] | 1511 | regs = io_mapping_map_atomic_wc(&dev_priv->ggtt.mappable, |
Chris Wilson | da6ca03 | 2016-04-28 09:56:36 +0100 | [diff] [blame] | 1512 | overlay->flip_addr); |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1513 | |
| 1514 | return regs; |
| 1515 | } |
| 1516 | |
| 1517 | static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay, |
Ben Widawsky | 75020bc | 2012-04-16 14:07:43 -0700 | [diff] [blame] | 1518 | struct overlay_registers __iomem *regs) |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1519 | { |
Chris Wilson | 1ee8da6 | 2016-05-12 12:43:23 +0100 | [diff] [blame] | 1520 | if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915)) |
Linus Torvalds | c48c43e | 2010-10-26 18:57:59 -0700 | [diff] [blame] | 1521 | io_mapping_unmap_atomic(regs); |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1522 | } |
| 1523 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1524 | struct intel_overlay_error_state * |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1525 | intel_overlay_capture_error_state(struct drm_i915_private *dev_priv) |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1526 | { |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1527 | struct intel_overlay *overlay = dev_priv->overlay; |
| 1528 | struct intel_overlay_error_state *error; |
| 1529 | struct overlay_registers __iomem *regs; |
| 1530 | |
| 1531 | if (!overlay || !overlay->active) |
| 1532 | return NULL; |
| 1533 | |
| 1534 | error = kmalloc(sizeof(*error), GFP_ATOMIC); |
| 1535 | if (error == NULL) |
| 1536 | return NULL; |
| 1537 | |
| 1538 | error->dovsta = I915_READ(DOVSTA); |
| 1539 | error->isr = I915_READ(ISR); |
Chris Wilson | da6ca03 | 2016-04-28 09:56:36 +0100 | [diff] [blame] | 1540 | error->base = overlay->flip_addr; |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1541 | |
| 1542 | regs = intel_overlay_map_regs_atomic(overlay); |
| 1543 | if (!regs) |
| 1544 | goto err; |
| 1545 | |
| 1546 | memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers)); |
Linus Torvalds | c48c43e | 2010-10-26 18:57:59 -0700 | [diff] [blame] | 1547 | intel_overlay_unmap_regs_atomic(overlay, regs); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1548 | |
| 1549 | return error; |
| 1550 | |
| 1551 | err: |
| 1552 | kfree(error); |
| 1553 | return NULL; |
| 1554 | } |
| 1555 | |
| 1556 | void |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1557 | intel_overlay_print_error_state(struct drm_i915_error_state_buf *m, |
| 1558 | struct intel_overlay_error_state *error) |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1559 | { |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1560 | i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n", |
| 1561 | error->dovsta, error->isr); |
| 1562 | i915_error_printf(m, " Register file at 0x%08lx:\n", |
| 1563 | error->base); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1564 | |
Mika Kuoppala | edc3d88 | 2013-05-23 13:55:35 +0300 | [diff] [blame] | 1565 | #define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x) |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1566 | P(OBUF_0Y); |
| 1567 | P(OBUF_1Y); |
| 1568 | P(OBUF_0U); |
| 1569 | P(OBUF_0V); |
| 1570 | P(OBUF_1U); |
| 1571 | P(OBUF_1V); |
| 1572 | P(OSTRIDE); |
| 1573 | P(YRGB_VPH); |
| 1574 | P(UV_VPH); |
| 1575 | P(HORZ_PH); |
| 1576 | P(INIT_PHS); |
| 1577 | P(DWINPOS); |
| 1578 | P(DWINSZ); |
| 1579 | P(SWIDTH); |
| 1580 | P(SWIDTHSW); |
| 1581 | P(SHEIGHT); |
| 1582 | P(YRGBSCALE); |
| 1583 | P(UVSCALE); |
| 1584 | P(OCLRC0); |
| 1585 | P(OCLRC1); |
| 1586 | P(DCLRKV); |
| 1587 | P(DCLRKM); |
| 1588 | P(SCLRKVH); |
| 1589 | P(SCLRKVL); |
| 1590 | P(SCLRKEN); |
| 1591 | P(OCONFIG); |
| 1592 | P(OCMD); |
| 1593 | P(OSTART_0Y); |
| 1594 | P(OSTART_1Y); |
| 1595 | P(OSTART_0U); |
| 1596 | P(OSTART_0V); |
| 1597 | P(OSTART_1U); |
| 1598 | P(OSTART_1V); |
| 1599 | P(OTILEOFF_0Y); |
| 1600 | P(OTILEOFF_1Y); |
| 1601 | P(OTILEOFF_0U); |
| 1602 | P(OTILEOFF_0V); |
| 1603 | P(OTILEOFF_1U); |
| 1604 | P(OTILEOFF_1V); |
| 1605 | P(FASTHSCALE); |
| 1606 | P(UVSCALEV); |
| 1607 | #undef P |
| 1608 | } |
Chris Wilson | 98a2f41 | 2016-10-12 10:05:18 +0100 | [diff] [blame] | 1609 | |
| 1610 | #endif |