blob: 1b397b41cb4fc17efad5aeeafab1d9e8c9cd05e9 [file] [log] [blame]
Daniel Vetter02e792f2009-09-15 22:57:34 +02001/*
2 * Copyright © 2009
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Daniel Vetter <daniel@ffwll.ch>
25 *
26 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter02e792f2009-09-15 22:57:34 +020030#include "i915_drv.h"
31#include "i915_reg.h"
32#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010033#include "intel_frontbuffer.h"
Daniel Vetter02e792f2009-09-15 22:57:34 +020034
35/* Limits for overlay size. According to intel doc, the real limits are:
36 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
37 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
38 * the mininum of both. */
39#define IMAGE_MAX_WIDTH 2048
40#define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
41/* on 830 and 845 these large limits result in the card hanging */
42#define IMAGE_MAX_WIDTH_LEGACY 1024
43#define IMAGE_MAX_HEIGHT_LEGACY 1088
44
45/* overlay register definitions */
46/* OCMD register */
47#define OCMD_TILED_SURFACE (0x1<<19)
48#define OCMD_MIRROR_MASK (0x3<<17)
49#define OCMD_MIRROR_MODE (0x3<<17)
50#define OCMD_MIRROR_HORIZONTAL (0x1<<17)
51#define OCMD_MIRROR_VERTICAL (0x2<<17)
52#define OCMD_MIRROR_BOTH (0x3<<17)
53#define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
54#define OCMD_UV_SWAP (0x1<<14) /* YVYU */
55#define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
56#define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
57#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
58#define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
59#define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
60#define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
61#define OCMD_YUV_422_PACKED (0x8<<10)
62#define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
63#define OCMD_YUV_420_PLANAR (0xc<<10)
64#define OCMD_YUV_422_PLANAR (0xd<<10)
65#define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
66#define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
67#define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
Chris Wilsond7961362010-07-13 13:52:17 +010068#define OCMD_BUF_TYPE_MASK (0x1<<5)
Daniel Vetter02e792f2009-09-15 22:57:34 +020069#define OCMD_BUF_TYPE_FRAME (0x0<<5)
70#define OCMD_BUF_TYPE_FIELD (0x1<<5)
71#define OCMD_TEST_MODE (0x1<<4)
72#define OCMD_BUFFER_SELECT (0x3<<2)
73#define OCMD_BUFFER0 (0x0<<2)
74#define OCMD_BUFFER1 (0x1<<2)
75#define OCMD_FIELD_SELECT (0x1<<2)
76#define OCMD_FIELD0 (0x0<<1)
77#define OCMD_FIELD1 (0x1<<1)
78#define OCMD_ENABLE (0x1<<0)
79
80/* OCONFIG register */
81#define OCONF_PIPE_MASK (0x1<<18)
82#define OCONF_PIPE_A (0x0<<18)
83#define OCONF_PIPE_B (0x1<<18)
84#define OCONF_GAMMA2_ENABLE (0x1<<16)
85#define OCONF_CSC_MODE_BT601 (0x0<<5)
86#define OCONF_CSC_MODE_BT709 (0x1<<5)
87#define OCONF_CSC_BYPASS (0x1<<4)
88#define OCONF_CC_OUT_8BIT (0x1<<3)
89#define OCONF_TEST_MODE (0x1<<2)
90#define OCONF_THREE_LINE_BUFFER (0x1<<0)
91#define OCONF_TWO_LINE_BUFFER (0x0<<0)
92
93/* DCLRKM (dst-key) register */
94#define DST_KEY_ENABLE (0x1<<31)
95#define CLK_RGB24_MASK 0x0
96#define CLK_RGB16_MASK 0x070307
97#define CLK_RGB15_MASK 0x070707
98#define CLK_RGB8I_MASK 0xffffff
99
100#define RGB16_TO_COLORKEY(c) \
101 (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
102#define RGB15_TO_COLORKEY(c) \
103 (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
104
105/* overlay flip addr flag */
106#define OFC_UPDATE 0x1
107
108/* polyphase filter coefficients */
109#define N_HORIZ_Y_TAPS 5
110#define N_VERT_Y_TAPS 3
111#define N_HORIZ_UV_TAPS 3
112#define N_VERT_UV_TAPS 3
113#define N_PHASES 17
114#define MAX_TAPS 5
115
116/* memory bufferd overlay registers */
117struct overlay_registers {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 u32 OBUF_0Y;
119 u32 OBUF_1Y;
120 u32 OBUF_0U;
121 u32 OBUF_0V;
122 u32 OBUF_1U;
123 u32 OBUF_1V;
124 u32 OSTRIDE;
125 u32 YRGB_VPH;
126 u32 UV_VPH;
127 u32 HORZ_PH;
128 u32 INIT_PHS;
129 u32 DWINPOS;
130 u32 DWINSZ;
131 u32 SWIDTH;
132 u32 SWIDTHSW;
133 u32 SHEIGHT;
134 u32 YRGBSCALE;
135 u32 UVSCALE;
136 u32 OCLRC0;
137 u32 OCLRC1;
138 u32 DCLRKV;
139 u32 DCLRKM;
140 u32 SCLRKVH;
141 u32 SCLRKVL;
142 u32 SCLRKEN;
143 u32 OCONFIG;
144 u32 OCMD;
145 u32 RESERVED1; /* 0x6C */
146 u32 OSTART_0Y;
147 u32 OSTART_1Y;
148 u32 OSTART_0U;
149 u32 OSTART_0V;
150 u32 OSTART_1U;
151 u32 OSTART_1V;
152 u32 OTILEOFF_0Y;
153 u32 OTILEOFF_1Y;
154 u32 OTILEOFF_0U;
155 u32 OTILEOFF_0V;
156 u32 OTILEOFF_1U;
157 u32 OTILEOFF_1V;
158 u32 FASTHSCALE; /* 0xA0 */
159 u32 UVSCALEV; /* 0xA4 */
160 u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
161 u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
162 u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
163 u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
164 u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
165 u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
166 u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
167 u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
168 u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200169};
170
Chris Wilson23f09ce2010-08-12 13:53:37 +0100171struct intel_overlay {
Chris Wilson1ee8da62016-05-12 12:43:23 +0100172 struct drm_i915_private *i915;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100173 struct intel_crtc *crtc;
Chris Wilson9b3b7842016-08-15 10:49:01 +0100174 struct i915_vma *vma;
175 struct i915_vma *old_vma;
Ville Syrjälä209c2a52015-03-31 10:37:23 +0300176 bool active;
177 bool pfit_active;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100178 u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100179 u32 color_key:24;
180 u32 color_key_enabled:1;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100181 u32 brightness, contrast, saturation;
182 u32 old_xscale, old_yscale;
183 /* register access */
184 u32 flip_addr;
185 struct drm_i915_gem_object *reg_bo;
186 /* flip handling */
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100187 struct i915_gem_active last_flip;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100188};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200189
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200190static void i830_overlay_clock_gating(struct drm_i915_private *dev_priv,
191 bool enable)
192{
193 struct pci_dev *pdev = dev_priv->drm.pdev;
194 u8 val;
195
196 /* WA_OVERLAY_CLKGATE:alm */
197 if (enable)
198 I915_WRITE(DSPCLK_GATE_D, 0);
199 else
200 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
201
202 /* WA_DISABLE_L2CACHE_CLOCK_GATING:alm */
203 pci_bus_read_config_byte(pdev->bus,
204 PCI_DEVFN(0, 0), I830_CLOCK_GATE, &val);
205 if (enable)
206 val &= ~I830_L2_CACHE_CLOCK_GATE_DISABLE;
207 else
208 val |= I830_L2_CACHE_CLOCK_GATE_DISABLE;
209 pci_bus_write_config_byte(pdev->bus,
210 PCI_DEVFN(0, 0), I830_CLOCK_GATE, val);
211}
212
Ben Widawsky75020bc2012-04-16 14:07:43 -0700213static struct overlay_registers __iomem *
Chris Wilson8d74f652010-08-12 10:35:26 +0100214intel_overlay_map_regs(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200215{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100216 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700217 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200218
Chris Wilson1ee8da62016-05-12 12:43:23 +0100219 if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
Chris Wilson00731152014-05-21 12:42:56 +0100220 regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100221 else
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100222 regs = io_mapping_map_wc(&dev_priv->ggtt.mappable,
Chris Wilsond8dab002016-04-28 09:56:37 +0100223 overlay->flip_addr,
224 PAGE_SIZE);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200225
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100226 return regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200227}
228
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100229static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700230 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200231{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100232 if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100233 io_mapping_unmap(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200234}
Daniel Vetter02e792f2009-09-15 22:57:34 +0200235
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100236static void intel_overlay_submit_request(struct intel_overlay *overlay,
237 struct drm_i915_gem_request *req,
238 i915_gem_retire_fn retire)
239{
240 GEM_BUG_ON(i915_gem_active_peek(&overlay->last_flip,
241 &overlay->i915->drm.struct_mutex));
Ville Syrjäläecd9caa02016-12-07 17:56:47 +0000242 i915_gem_active_set_retire_fn(&overlay->last_flip, retire,
243 &overlay->i915->drm.struct_mutex);
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100244 i915_gem_active_set(&overlay->last_flip, req);
245 i915_add_request(req);
246}
247
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100248static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
John Harrisondad540c2015-05-29 17:43:47 +0100249 struct drm_i915_gem_request *req,
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100250 i915_gem_retire_fn retire)
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100251{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100252 intel_overlay_submit_request(overlay, req, retire);
253 return i915_gem_active_retire(&overlay->last_flip,
254 &overlay->i915->drm.struct_mutex);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100255}
256
Chris Wilson8e637172016-08-02 22:50:26 +0100257static struct drm_i915_gem_request *alloc_request(struct intel_overlay *overlay)
258{
259 struct drm_i915_private *dev_priv = overlay->i915;
Akash Goel3b3f1652016-10-13 22:44:48 +0530260 struct intel_engine_cs *engine = dev_priv->engine[RCS];
Chris Wilson8e637172016-08-02 22:50:26 +0100261
262 return i915_gem_request_alloc(engine, dev_priv->kernel_context);
263}
264
Daniel Vetter02e792f2009-09-15 22:57:34 +0200265/* overlay needs to be disable in OCMD reg */
266static int intel_overlay_on(struct intel_overlay *overlay)
267{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100268 struct drm_i915_private *dev_priv = overlay->i915;
John Harrisondad540c2015-05-29 17:43:47 +0100269 struct drm_i915_gem_request *req;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000270 u32 *cs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200271
Ville Syrjälä77589f52015-03-31 10:37:22 +0300272 WARN_ON(overlay->active);
Chris Wilson106dada2010-07-16 17:13:01 +0100273
Chris Wilson8e637172016-08-02 22:50:26 +0100274 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000275 if (IS_ERR(req))
276 return PTR_ERR(req);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100277
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000278 cs = intel_ring_begin(req, 4);
279 if (IS_ERR(cs)) {
Chris Wilsone642c852017-03-17 11:47:09 +0000280 i915_add_request(req);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000281 return PTR_ERR(cs);
John Harrisondad540c2015-05-29 17:43:47 +0100282 }
283
Ville Syrjälä1c7c4302015-03-31 10:37:24 +0300284 overlay->active = true;
285
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200286 if (IS_I830(dev_priv))
287 i830_overlay_clock_gating(dev_priv, false);
288
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000289 *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_ON;
290 *cs++ = overlay->flip_addr | OFC_UPDATE;
291 *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
292 *cs++ = MI_NOOP;
293 intel_ring_advance(req, cs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200294
John Harrisondad540c2015-05-29 17:43:47 +0100295 return intel_overlay_do_wait_request(overlay, req, NULL);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200296}
297
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200298static void intel_overlay_flip_prepare(struct intel_overlay *overlay,
299 struct i915_vma *vma)
300{
301 enum pipe pipe = overlay->crtc->pipe;
302
303 WARN_ON(overlay->old_vma);
304
305 i915_gem_track_fb(overlay->vma ? overlay->vma->obj : NULL,
306 vma ? vma->obj : NULL,
307 INTEL_FRONTBUFFER_OVERLAY(pipe));
308
309 intel_frontbuffer_flip_prepare(overlay->i915,
310 INTEL_FRONTBUFFER_OVERLAY(pipe));
311
312 overlay->old_vma = overlay->vma;
313 if (vma)
314 overlay->vma = i915_vma_get(vma);
315 else
316 overlay->vma = NULL;
317}
318
Daniel Vetter02e792f2009-09-15 22:57:34 +0200319/* overlay needs to be enabled in OCMD reg */
Chris Wilson8dc5d142010-08-12 12:36:12 +0100320static int intel_overlay_continue(struct intel_overlay *overlay,
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200321 struct i915_vma *vma,
Chris Wilson8dc5d142010-08-12 12:36:12 +0100322 bool load_polyphase_filter)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200323{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100324 struct drm_i915_private *dev_priv = overlay->i915;
John Harrisondad540c2015-05-29 17:43:47 +0100325 struct drm_i915_gem_request *req;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200326 u32 flip_addr = overlay->flip_addr;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000327 u32 tmp, *cs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200328
Ville Syrjälä77589f52015-03-31 10:37:22 +0300329 WARN_ON(!overlay->active);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200330
331 if (load_polyphase_filter)
332 flip_addr |= OFC_UPDATE;
333
334 /* check for underruns */
335 tmp = I915_READ(DOVSTA);
336 if (tmp & (1 << 17))
337 DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
338
Chris Wilson8e637172016-08-02 22:50:26 +0100339 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000340 if (IS_ERR(req))
341 return PTR_ERR(req);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100342
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000343 cs = intel_ring_begin(req, 2);
344 if (IS_ERR(cs)) {
Chris Wilsone642c852017-03-17 11:47:09 +0000345 i915_add_request(req);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000346 return PTR_ERR(cs);
John Harrisondad540c2015-05-29 17:43:47 +0100347 }
348
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000349 *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
350 *cs++ = flip_addr;
351 intel_ring_advance(req, cs);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200352
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200353 intel_overlay_flip_prepare(overlay, vma);
354
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100355 intel_overlay_submit_request(overlay, req, NULL);
John Harrisonbf7dc5b2015-05-29 17:43:24 +0100356
357 return 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200358}
359
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200360static void intel_overlay_release_old_vma(struct intel_overlay *overlay)
361{
362 struct i915_vma *vma;
363
364 vma = fetch_and_zero(&overlay->old_vma);
365 if (WARN_ON(!vma))
366 return;
367
368 intel_frontbuffer_flip_complete(overlay->i915,
369 INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
370
371 i915_gem_object_unpin_from_display_plane(vma);
372 i915_vma_put(vma);
373}
374
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100375static void intel_overlay_release_old_vid_tail(struct i915_gem_active *active,
376 struct drm_i915_gem_request *req)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200377{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100378 struct intel_overlay *overlay =
379 container_of(active, typeof(*overlay), last_flip);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200380
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200381 intel_overlay_release_old_vma(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200382}
383
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100384static void intel_overlay_off_tail(struct i915_gem_active *active,
385 struct drm_i915_gem_request *req)
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200386{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100387 struct intel_overlay *overlay =
388 container_of(active, typeof(*overlay), last_flip);
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200389 struct drm_i915_private *dev_priv = overlay->i915;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200390
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200391 intel_overlay_release_old_vma(overlay);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200392
393 overlay->crtc->overlay = NULL;
394 overlay->crtc = NULL;
Ville Syrjälä209c2a52015-03-31 10:37:23 +0300395 overlay->active = false;
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200396
397 if (IS_I830(dev_priv))
398 i830_overlay_clock_gating(dev_priv, true);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200399}
400
Daniel Vetter02e792f2009-09-15 22:57:34 +0200401/* overlay needs to be disabled in OCMD reg */
Chris Wilsonce453d82011-02-21 14:43:56 +0000402static int intel_overlay_off(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200403{
John Harrisondad540c2015-05-29 17:43:47 +0100404 struct drm_i915_gem_request *req;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000405 u32 *cs, flip_addr = overlay->flip_addr;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200406
Ville Syrjälä77589f52015-03-31 10:37:22 +0300407 WARN_ON(!overlay->active);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200408
409 /* According to intel docs the overlay hw may hang (when switching
410 * off) without loading the filter coeffs. It is however unclear whether
411 * this applies to the disabling of the overlay or to the switching off
412 * of the hw. Do it in both cases */
413 flip_addr |= OFC_UPDATE;
414
Chris Wilson8e637172016-08-02 22:50:26 +0100415 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000416 if (IS_ERR(req))
417 return PTR_ERR(req);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100418
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000419 cs = intel_ring_begin(req, 6);
420 if (IS_ERR(cs)) {
Chris Wilsone642c852017-03-17 11:47:09 +0000421 i915_add_request(req);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000422 return PTR_ERR(cs);
John Harrisondad540c2015-05-29 17:43:47 +0100423 }
424
Daniel Vetter02e792f2009-09-15 22:57:34 +0200425 /* wait for overlay to go idle */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000426 *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE;
427 *cs++ = flip_addr;
428 *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
Ville Syrjälä4c5cfcc2016-12-22 21:52:22 +0200429
Chris Wilson722506f2010-08-12 09:28:50 +0100430 /* turn overlay off */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000431 *cs++ = MI_OVERLAY_FLIP | MI_OVERLAY_OFF;
432 *cs++ = flip_addr;
433 *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
Ville Syrjälä4c5cfcc2016-12-22 21:52:22 +0200434
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000435 intel_ring_advance(req, cs);
Chris Wilson722506f2010-08-12 09:28:50 +0100436
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200437 intel_overlay_flip_prepare(overlay, NULL);
438
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100439 return intel_overlay_do_wait_request(overlay, req,
440 intel_overlay_off_tail);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200441}
442
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200443/* recover from an interruption due to a signal
444 * We have to be careful not to repeat work forever an make forward progess. */
Chris Wilsonce453d82011-02-21 14:43:56 +0000445static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200446{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100447 return i915_gem_active_retire(&overlay->last_flip,
448 &overlay->i915->drm.struct_mutex);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200449}
450
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200451/* Wait for pending overlay flip and release old frame.
452 * Needs to be called before the overlay register are changed
Chris Wilson8d74f652010-08-12 10:35:26 +0100453 * via intel_overlay_(un)map_regs
454 */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200455static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
456{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100457 struct drm_i915_private *dev_priv = overlay->i915;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000458 u32 *cs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200459 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200460
Chris Wilson91c8a322016-07-05 10:40:23 +0100461 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ville Syrjälä1362b772014-11-26 17:07:29 +0200462
Chris Wilson5cd68c92010-08-12 12:21:54 +0100463 /* Only wait if there is actually an old frame to release to
464 * guarantee forward progress.
465 */
Chris Wilson9b3b7842016-08-15 10:49:01 +0100466 if (!overlay->old_vma)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200467 return 0;
468
Chris Wilson5cd68c92010-08-12 12:21:54 +0100469 if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
470 /* synchronous slowpath */
John Harrisondad540c2015-05-29 17:43:47 +0100471 struct drm_i915_gem_request *req;
472
Chris Wilson8e637172016-08-02 22:50:26 +0100473 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000474 if (IS_ERR(req))
475 return PTR_ERR(req);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100476
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000477 cs = intel_ring_begin(req, 2);
478 if (IS_ERR(cs)) {
Chris Wilsone642c852017-03-17 11:47:09 +0000479 i915_add_request(req);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000480 return PTR_ERR(cs);
John Harrisondad540c2015-05-29 17:43:47 +0100481 }
482
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000483 *cs++ = MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP;
484 *cs++ = MI_NOOP;
485 intel_ring_advance(req, cs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200486
John Harrisondad540c2015-05-29 17:43:47 +0100487 ret = intel_overlay_do_wait_request(overlay, req,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100488 intel_overlay_release_old_vid_tail);
Chris Wilson5cd68c92010-08-12 12:21:54 +0100489 if (ret)
490 return ret;
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100491 } else
492 intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200493
494 return 0;
495}
496
Ville Syrjälä1362b772014-11-26 17:07:29 +0200497void intel_overlay_reset(struct drm_i915_private *dev_priv)
498{
499 struct intel_overlay *overlay = dev_priv->overlay;
500
501 if (!overlay)
502 return;
503
504 intel_overlay_release_old_vid(overlay);
505
Ville Syrjälä1362b772014-11-26 17:07:29 +0200506 overlay->old_xscale = 0;
507 overlay->old_yscale = 0;
508 overlay->crtc = NULL;
509 overlay->active = false;
510}
511
Daniel Vetter02e792f2009-09-15 22:57:34 +0200512struct put_image_params {
513 int format;
514 short dst_x;
515 short dst_y;
516 short dst_w;
517 short dst_h;
518 short src_w;
519 short src_scan_h;
520 short src_scan_w;
521 short src_h;
522 short stride_Y;
523 short stride_UV;
524 int offset_Y;
525 int offset_U;
526 int offset_V;
527};
528
529static int packed_depth_bytes(u32 format)
530{
531 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100532 case I915_OVERLAY_YUV422:
533 return 4;
534 case I915_OVERLAY_YUV411:
535 /* return 6; not implemented */
536 default:
537 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200538 }
539}
540
541static int packed_width_bytes(u32 format, short width)
542{
543 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100544 case I915_OVERLAY_YUV422:
545 return width << 1;
546 default:
547 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200548 }
549}
550
551static int uv_hsubsampling(u32 format)
552{
553 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100554 case I915_OVERLAY_YUV422:
555 case I915_OVERLAY_YUV420:
556 return 2;
557 case I915_OVERLAY_YUV411:
558 case I915_OVERLAY_YUV410:
559 return 4;
560 default:
561 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200562 }
563}
564
565static int uv_vsubsampling(u32 format)
566{
567 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100568 case I915_OVERLAY_YUV420:
569 case I915_OVERLAY_YUV410:
570 return 2;
571 case I915_OVERLAY_YUV422:
572 case I915_OVERLAY_YUV411:
573 return 1;
574 default:
575 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200576 }
577}
578
Chris Wilson1ee8da62016-05-12 12:43:23 +0100579static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200580{
Ville Syrjälä7039a6dc2016-12-07 19:28:09 +0200581 u32 sw;
582
583 if (IS_GEN2(dev_priv))
584 sw = ALIGN((offset & 31) + width, 32);
585 else
586 sw = ALIGN((offset & 63) + width, 64);
587
588 if (sw == 0)
589 return 0;
590
591 return (sw - 32) >> 3;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200592}
593
Ville Syrjälä2daac462016-12-07 19:28:10 +0200594static const u16 y_static_hcoeffs[N_PHASES][N_HORIZ_Y_TAPS] = {
595 [ 0] = { 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0, },
596 [ 1] = { 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440, },
597 [ 2] = { 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0, },
598 [ 3] = { 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380, },
599 [ 4] = { 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320, },
600 [ 5] = { 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0, },
601 [ 6] = { 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260, },
602 [ 7] = { 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200, },
603 [ 8] = { 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0, },
604 [ 9] = { 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160, },
605 [10] = { 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120, },
606 [11] = { 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0, },
607 [12] = { 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0, },
608 [13] = { 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060, },
609 [14] = { 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040, },
610 [15] = { 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020, },
611 [16] = { 0xb000, 0x3000, 0x0800, 0x3000, 0xb000, },
Chris Wilson722506f2010-08-12 09:28:50 +0100612};
613
Ville Syrjälä2daac462016-12-07 19:28:10 +0200614static const u16 uv_static_hcoeffs[N_PHASES][N_HORIZ_UV_TAPS] = {
615 [ 0] = { 0x3000, 0x1800, 0x1800, },
616 [ 1] = { 0xb000, 0x18d0, 0x2e60, },
617 [ 2] = { 0xb000, 0x1990, 0x2ce0, },
618 [ 3] = { 0xb020, 0x1a68, 0x2b40, },
619 [ 4] = { 0xb040, 0x1b20, 0x29e0, },
620 [ 5] = { 0xb060, 0x1bd8, 0x2880, },
621 [ 6] = { 0xb080, 0x1c88, 0x3e60, },
622 [ 7] = { 0xb0a0, 0x1d28, 0x3c00, },
623 [ 8] = { 0xb0c0, 0x1db8, 0x39e0, },
624 [ 9] = { 0xb0e0, 0x1e40, 0x37e0, },
625 [10] = { 0xb100, 0x1eb8, 0x3620, },
626 [11] = { 0xb100, 0x1f18, 0x34a0, },
627 [12] = { 0xb100, 0x1f68, 0x3360, },
628 [13] = { 0xb0e0, 0x1fa8, 0x3240, },
629 [14] = { 0xb0c0, 0x1fe0, 0x3140, },
630 [15] = { 0xb060, 0x1ff0, 0x30a0, },
631 [16] = { 0x3000, 0x0800, 0x3000, },
Chris Wilson722506f2010-08-12 09:28:50 +0100632};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200633
Ben Widawsky75020bc2012-04-16 14:07:43 -0700634static void update_polyphase_filter(struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200635{
Ben Widawsky75020bc2012-04-16 14:07:43 -0700636 memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
637 memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
638 sizeof(uv_static_hcoeffs));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200639}
640
641static bool update_scaling_factors(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700642 struct overlay_registers __iomem *regs,
Daniel Vetter02e792f2009-09-15 22:57:34 +0200643 struct put_image_params *params)
644{
645 /* fixed point with a 12 bit shift */
646 u32 xscale, yscale, xscale_UV, yscale_UV;
647#define FP_SHIFT 12
648#define FRACT_MASK 0xfff
649 bool scale_changed = false;
650 int uv_hscale = uv_hsubsampling(params->format);
651 int uv_vscale = uv_vsubsampling(params->format);
652
653 if (params->dst_w > 1)
654 xscale = ((params->src_scan_w - 1) << FP_SHIFT)
655 /(params->dst_w);
656 else
657 xscale = 1 << FP_SHIFT;
658
659 if (params->dst_h > 1)
660 yscale = ((params->src_scan_h - 1) << FP_SHIFT)
661 /(params->dst_h);
662 else
663 yscale = 1 << FP_SHIFT;
664
665 /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
Chris Wilson722506f2010-08-12 09:28:50 +0100666 xscale_UV = xscale/uv_hscale;
667 yscale_UV = yscale/uv_vscale;
668 /* make the Y scale to UV scale ratio an exact multiply */
669 xscale = xscale_UV * uv_hscale;
670 yscale = yscale_UV * uv_vscale;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200671 /*} else {
Chris Wilson722506f2010-08-12 09:28:50 +0100672 xscale_UV = 0;
673 yscale_UV = 0;
674 }*/
Daniel Vetter02e792f2009-09-15 22:57:34 +0200675
676 if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
677 scale_changed = true;
678 overlay->old_xscale = xscale;
679 overlay->old_yscale = yscale;
680
Ben Widawsky75020bc2012-04-16 14:07:43 -0700681 iowrite32(((yscale & FRACT_MASK) << 20) |
682 ((xscale >> FP_SHIFT) << 16) |
683 ((xscale & FRACT_MASK) << 3),
684 &regs->YRGBSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100685
Ben Widawsky75020bc2012-04-16 14:07:43 -0700686 iowrite32(((yscale_UV & FRACT_MASK) << 20) |
687 ((xscale_UV >> FP_SHIFT) << 16) |
688 ((xscale_UV & FRACT_MASK) << 3),
689 &regs->UVSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100690
Ben Widawsky75020bc2012-04-16 14:07:43 -0700691 iowrite32((((yscale >> FP_SHIFT) << 16) |
692 ((yscale_UV >> FP_SHIFT) << 0)),
693 &regs->UVSCALEV);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200694
695 if (scale_changed)
696 update_polyphase_filter(regs);
697
698 return scale_changed;
699}
700
701static void update_colorkey(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700702 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200703{
Ville Syrjälä39ccc042016-12-07 19:28:11 +0200704 const struct intel_plane_state *state =
705 to_intel_plane_state(overlay->crtc->base.primary->state);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200706 u32 key = overlay->color_key;
Ville Syrjälä39ccc042016-12-07 19:28:11 +0200707 u32 format = 0;
708 u32 flags = 0;
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100709
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100710 if (overlay->color_key_enabled)
711 flags |= DST_KEY_ENABLE;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100712
Ville Syrjälä39ccc042016-12-07 19:28:11 +0200713 if (state->base.visible)
Daniel Vetteref426c12017-01-04 11:41:10 +0100714 format = state->base.fb->format->format;
Ville Syrjälä39ccc042016-12-07 19:28:11 +0200715
716 switch (format) {
717 case DRM_FORMAT_C8:
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100718 key = 0;
719 flags |= CLK_RGB8I_MASK;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100720 break;
Ville Syrjälä39ccc042016-12-07 19:28:11 +0200721 case DRM_FORMAT_XRGB1555:
722 key = RGB15_TO_COLORKEY(key);
723 flags |= CLK_RGB15_MASK;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100724 break;
Ville Syrjälä39ccc042016-12-07 19:28:11 +0200725 case DRM_FORMAT_RGB565:
726 key = RGB16_TO_COLORKEY(key);
727 flags |= CLK_RGB16_MASK;
728 break;
729 default:
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100730 flags |= CLK_RGB24_MASK;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100731 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200732 }
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100733
734 iowrite32(key, &regs->DCLRKV);
735 iowrite32(flags, &regs->DCLRKM);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200736}
737
738static u32 overlay_cmd_reg(struct put_image_params *params)
739{
740 u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
741
742 if (params->format & I915_OVERLAY_YUV_PLANAR) {
743 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100744 case I915_OVERLAY_YUV422:
745 cmd |= OCMD_YUV_422_PLANAR;
746 break;
747 case I915_OVERLAY_YUV420:
748 cmd |= OCMD_YUV_420_PLANAR;
749 break;
750 case I915_OVERLAY_YUV411:
751 case I915_OVERLAY_YUV410:
752 cmd |= OCMD_YUV_410_PLANAR;
753 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200754 }
755 } else { /* YUV packed */
756 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100757 case I915_OVERLAY_YUV422:
758 cmd |= OCMD_YUV_422_PACKED;
759 break;
760 case I915_OVERLAY_YUV411:
761 cmd |= OCMD_YUV_411_PACKED;
762 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200763 }
764
765 switch (params->format & I915_OVERLAY_SWAP_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100766 case I915_OVERLAY_NO_SWAP:
767 break;
768 case I915_OVERLAY_UV_SWAP:
769 cmd |= OCMD_UV_SWAP;
770 break;
771 case I915_OVERLAY_Y_SWAP:
772 cmd |= OCMD_Y_SWAP;
773 break;
774 case I915_OVERLAY_Y_AND_UV_SWAP:
775 cmd |= OCMD_Y_AND_UV_SWAP;
776 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200777 }
778 }
779
780 return cmd;
781}
782
Chris Wilson5fe82c52010-08-12 12:38:21 +0100783static int intel_overlay_do_put_image(struct intel_overlay *overlay,
Chris Wilson05394f32010-11-08 19:18:58 +0000784 struct drm_i915_gem_object *new_bo,
Chris Wilson5fe82c52010-08-12 12:38:21 +0100785 struct put_image_params *params)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200786{
787 int ret, tmp_width;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700788 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200789 bool scale_changed = false;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100790 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700791 u32 swidth, swidthsw, sheight, ostride;
Daniel Vettera071fa02014-06-18 23:28:09 +0200792 enum pipe pipe = overlay->crtc->pipe;
Chris Wilson9b3b7842016-08-15 10:49:01 +0100793 struct i915_vma *vma;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200794
Chris Wilson91c8a322016-07-05 10:40:23 +0100795 lockdep_assert_held(&dev_priv->drm.struct_mutex);
796 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200797
Daniel Vetter02e792f2009-09-15 22:57:34 +0200798 ret = intel_overlay_release_old_vid(overlay);
799 if (ret != 0)
800 return ret;
801
Daniel Vetter9db529a2017-08-08 10:08:28 +0200802 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
803
Chris Wilson47a8e3f2017-01-14 00:28:27 +0000804 vma = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
Daniel Vetter9db529a2017-08-08 10:08:28 +0200805 if (IS_ERR(vma)) {
806 ret = PTR_ERR(vma);
807 goto out_pin_section;
808 }
Chris Wilson9b3b7842016-08-15 10:49:01 +0100809
Chris Wilson49ef5292016-08-18 17:17:00 +0100810 ret = i915_vma_put_fence(vma);
Chris Wilsond9e86c02010-11-10 16:40:20 +0000811 if (ret)
812 goto out_unpin;
813
Daniel Vetter02e792f2009-09-15 22:57:34 +0200814 if (!overlay->active) {
Ben Widawsky75020bc2012-04-16 14:07:43 -0700815 u32 oconfig;
Chris Wilson8d74f652010-08-12 10:35:26 +0100816 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200817 if (!regs) {
818 ret = -ENOMEM;
819 goto out_unpin;
820 }
Ben Widawsky75020bc2012-04-16 14:07:43 -0700821 oconfig = OCONF_CC_OUT_8BIT;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100822 if (IS_GEN4(dev_priv))
Ben Widawsky75020bc2012-04-16 14:07:43 -0700823 oconfig |= OCONF_CSC_MODE_BT709;
Daniel Vettera071fa02014-06-18 23:28:09 +0200824 oconfig |= pipe == 0 ?
Daniel Vetter02e792f2009-09-15 22:57:34 +0200825 OCONF_PIPE_A : OCONF_PIPE_B;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700826 iowrite32(oconfig, &regs->OCONFIG);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100827 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200828
829 ret = intel_overlay_on(overlay);
830 if (ret != 0)
831 goto out_unpin;
832 }
833
Chris Wilson8d74f652010-08-12 10:35:26 +0100834 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200835 if (!regs) {
836 ret = -ENOMEM;
837 goto out_unpin;
838 }
839
Ben Widawsky75020bc2012-04-16 14:07:43 -0700840 iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
841 iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200842
843 if (params->format & I915_OVERLAY_YUV_PACKED)
844 tmp_width = packed_width_bytes(params->format, params->src_w);
845 else
846 tmp_width = params->src_w;
847
Ben Widawsky75020bc2012-04-16 14:07:43 -0700848 swidth = params->src_w;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100849 swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700850 sheight = params->src_h;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100851 iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700852 ostride = params->stride_Y;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200853
854 if (params->format & I915_OVERLAY_YUV_PLANAR) {
855 int uv_hscale = uv_hsubsampling(params->format);
856 int uv_vscale = uv_vsubsampling(params->format);
857 u32 tmp_U, tmp_V;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700858 swidth |= (params->src_w/uv_hscale) << 16;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100859 tmp_U = calc_swidthsw(dev_priv, params->offset_U,
Chris Wilson722506f2010-08-12 09:28:50 +0100860 params->src_w/uv_hscale);
Chris Wilson1ee8da62016-05-12 12:43:23 +0100861 tmp_V = calc_swidthsw(dev_priv, params->offset_V,
Chris Wilson722506f2010-08-12 09:28:50 +0100862 params->src_w/uv_hscale);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700863 swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
864 sheight |= (params->src_h/uv_vscale) << 16;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100865 iowrite32(i915_ggtt_offset(vma) + params->offset_U,
866 &regs->OBUF_0U);
867 iowrite32(i915_ggtt_offset(vma) + params->offset_V,
868 &regs->OBUF_0V);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700869 ostride |= params->stride_UV << 16;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200870 }
871
Ben Widawsky75020bc2012-04-16 14:07:43 -0700872 iowrite32(swidth, &regs->SWIDTH);
873 iowrite32(swidthsw, &regs->SWIDTHSW);
874 iowrite32(sheight, &regs->SHEIGHT);
875 iowrite32(ostride, &regs->OSTRIDE);
876
Daniel Vetter02e792f2009-09-15 22:57:34 +0200877 scale_changed = update_scaling_factors(overlay, regs, params);
878
879 update_colorkey(overlay, regs);
880
Ben Widawsky75020bc2012-04-16 14:07:43 -0700881 iowrite32(overlay_cmd_reg(params), &regs->OCMD);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200882
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100883 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200884
Ville Syrjälä58d09eb2016-12-07 19:28:06 +0200885 ret = intel_overlay_continue(overlay, vma, scale_changed);
Chris Wilson8dc5d142010-08-12 12:36:12 +0100886 if (ret)
887 goto out_unpin;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200888
Daniel Vetter02e792f2009-09-15 22:57:34 +0200889 return 0;
890
891out_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +0100892 i915_gem_object_unpin_from_display_plane(vma);
Daniel Vetter9db529a2017-08-08 10:08:28 +0200893out_pin_section:
894 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
895
Daniel Vetter02e792f2009-09-15 22:57:34 +0200896 return ret;
897}
898
Chris Wilsonce453d82011-02-21 14:43:56 +0000899int intel_overlay_switch_off(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200900{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100901 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700902 struct overlay_registers __iomem *regs;
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100903 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200904
Chris Wilson91c8a322016-07-05 10:40:23 +0100905 lockdep_assert_held(&dev_priv->drm.struct_mutex);
906 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200907
Chris Wilsonce453d82011-02-21 14:43:56 +0000908 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +0100909 if (ret != 0)
910 return ret;
Daniel Vetter9bedb972009-11-30 15:55:49 +0100911
Daniel Vetter02e792f2009-09-15 22:57:34 +0200912 if (!overlay->active)
913 return 0;
914
Daniel Vetter02e792f2009-09-15 22:57:34 +0200915 ret = intel_overlay_release_old_vid(overlay);
916 if (ret != 0)
917 return ret;
918
Chris Wilson8d74f652010-08-12 10:35:26 +0100919 regs = intel_overlay_map_regs(overlay);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700920 iowrite32(0, &regs->OCMD);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100921 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200922
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100923 return intel_overlay_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200924}
925
926static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
927 struct intel_crtc *crtc)
928{
Chris Wilsonf7abfe82010-09-13 14:19:16 +0100929 if (!crtc->active)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200930 return -EINVAL;
931
Daniel Vetter02e792f2009-09-15 22:57:34 +0200932 /* can't use the overlay with double wide pipe */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200933 if (crtc->config->double_wide)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200934 return -EINVAL;
935
936 return 0;
937}
938
939static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
940{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100941 struct drm_i915_private *dev_priv = overlay->i915;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200942 u32 pfit_control = I915_READ(PFIT_CONTROL);
Chris Wilson446d2182010-08-12 11:15:58 +0100943 u32 ratio;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200944
945 /* XXX: This is not the same logic as in the xorg driver, but more in
Chris Wilson446d2182010-08-12 11:15:58 +0100946 * line with the intel documentation for the i965
947 */
Chris Wilson1ee8da62016-05-12 12:43:23 +0100948 if (INTEL_GEN(dev_priv) >= 4) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400949 /* on i965 use the PGM reg to read out the autoscaler values */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100950 ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
951 } else {
Chris Wilson446d2182010-08-12 11:15:58 +0100952 if (pfit_control & VERT_AUTO_SCALE)
953 ratio = I915_READ(PFIT_AUTO_RATIOS);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200954 else
Chris Wilson446d2182010-08-12 11:15:58 +0100955 ratio = I915_READ(PFIT_PGM_RATIOS);
956 ratio >>= PFIT_VERT_SCALE_SHIFT;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200957 }
958
959 overlay->pfit_vscale_ratio = ratio;
960}
961
962static int check_overlay_dst(struct intel_overlay *overlay,
963 struct drm_intel_overlay_put_image *rec)
964{
Ville Syrjälä73699142016-12-07 19:28:07 +0200965 const struct intel_crtc_state *pipe_config =
966 overlay->crtc->config;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200967
Ville Syrjälä73699142016-12-07 19:28:07 +0200968 if (rec->dst_x < pipe_config->pipe_src_w &&
969 rec->dst_x + rec->dst_width <= pipe_config->pipe_src_w &&
970 rec->dst_y < pipe_config->pipe_src_h &&
971 rec->dst_y + rec->dst_height <= pipe_config->pipe_src_h)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200972 return 0;
973 else
974 return -EINVAL;
975}
976
977static int check_overlay_scaling(struct put_image_params *rec)
978{
979 u32 tmp;
980
981 /* downscaling limit is 8.0 */
982 tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
983 if (tmp > 7)
984 return -EINVAL;
985 tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
986 if (tmp > 7)
987 return -EINVAL;
988
989 return 0;
990}
991
Chris Wilson1ee8da62016-05-12 12:43:23 +0100992static int check_overlay_src(struct drm_i915_private *dev_priv,
Daniel Vetter02e792f2009-09-15 22:57:34 +0200993 struct drm_intel_overlay_put_image *rec,
Chris Wilson05394f32010-11-08 19:18:58 +0000994 struct drm_i915_gem_object *new_bo)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200995{
Daniel Vetter02e792f2009-09-15 22:57:34 +0200996 int uv_hscale = uv_hsubsampling(rec->flags);
997 int uv_vscale = uv_vsubsampling(rec->flags);
Dan Carpenter8f28f542010-10-27 23:17:25 +0200998 u32 stride_mask;
999 int depth;
1000 u32 tmp;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001001
1002 /* check src dimensions */
Jani Nikula2a307c22016-11-30 17:43:04 +02001003 if (IS_I845G(dev_priv) || IS_I830(dev_priv)) {
Chris Wilson722506f2010-08-12 09:28:50 +01001004 if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001005 rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001006 return -EINVAL;
1007 } else {
Chris Wilson722506f2010-08-12 09:28:50 +01001008 if (rec->src_height > IMAGE_MAX_HEIGHT ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001009 rec->src_width > IMAGE_MAX_WIDTH)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001010 return -EINVAL;
1011 }
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001012
Daniel Vetter02e792f2009-09-15 22:57:34 +02001013 /* better safe than sorry, use 4 as the maximal subsampling ratio */
Chris Wilson722506f2010-08-12 09:28:50 +01001014 if (rec->src_height < N_VERT_Y_TAPS*4 ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001015 rec->src_width < N_HORIZ_Y_TAPS*4)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001016 return -EINVAL;
1017
Chris Wilsona1efd142010-07-12 19:35:38 +01001018 /* check alignment constraints */
Daniel Vetter02e792f2009-09-15 22:57:34 +02001019 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +01001020 case I915_OVERLAY_RGB:
1021 /* not implemented */
1022 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001023
Chris Wilson722506f2010-08-12 09:28:50 +01001024 case I915_OVERLAY_YUV_PACKED:
Chris Wilson722506f2010-08-12 09:28:50 +01001025 if (uv_vscale != 1)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001026 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001027
1028 depth = packed_depth_bytes(rec->flags);
Chris Wilson722506f2010-08-12 09:28:50 +01001029 if (depth < 0)
1030 return depth;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001031
Chris Wilson722506f2010-08-12 09:28:50 +01001032 /* ignore UV planes */
1033 rec->stride_UV = 0;
1034 rec->offset_U = 0;
1035 rec->offset_V = 0;
1036 /* check pixel alignment */
1037 if (rec->offset_Y % depth)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001038 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001039 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001040
Chris Wilson722506f2010-08-12 09:28:50 +01001041 case I915_OVERLAY_YUV_PLANAR:
1042 if (uv_vscale < 0 || uv_hscale < 0)
1043 return -EINVAL;
1044 /* no offset restrictions for planar formats */
1045 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001046
Chris Wilson722506f2010-08-12 09:28:50 +01001047 default:
1048 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001049 }
1050
1051 if (rec->src_width % uv_hscale)
1052 return -EINVAL;
1053
1054 /* stride checking */
Jani Nikula2a307c22016-11-30 17:43:04 +02001055 if (IS_I830(dev_priv) || IS_I845G(dev_priv))
Chris Wilsona1efd142010-07-12 19:35:38 +01001056 stride_mask = 255;
1057 else
1058 stride_mask = 63;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001059
1060 if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
1061 return -EINVAL;
Chris Wilson1ee8da62016-05-12 12:43:23 +01001062 if (IS_GEN4(dev_priv) && rec->stride_Y < 512)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001063 return -EINVAL;
1064
1065 tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001066 4096 : 8192;
1067 if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001068 return -EINVAL;
1069
1070 /* check buffer dimensions */
1071 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +01001072 case I915_OVERLAY_RGB:
1073 case I915_OVERLAY_YUV_PACKED:
1074 /* always 4 Y values per depth pixels */
1075 if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1076 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001077
Chris Wilson722506f2010-08-12 09:28:50 +01001078 tmp = rec->stride_Y*rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001079 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001080 return -EINVAL;
1081 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001082
Chris Wilson722506f2010-08-12 09:28:50 +01001083 case I915_OVERLAY_YUV_PLANAR:
1084 if (rec->src_width > rec->stride_Y)
1085 return -EINVAL;
1086 if (rec->src_width/uv_hscale > rec->stride_UV)
1087 return -EINVAL;
1088
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001089 tmp = rec->stride_Y * rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001090 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001091 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001092
1093 tmp = rec->stride_UV * (rec->src_height / uv_vscale);
Chris Wilson05394f32010-11-08 19:18:58 +00001094 if (rec->offset_U + tmp > new_bo->base.size ||
1095 rec->offset_V + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001096 return -EINVAL;
1097 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001098 }
1099
1100 return 0;
1101}
1102
Chris Wilson1ee8da62016-05-12 12:43:23 +01001103int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001105{
1106 struct drm_intel_overlay_put_image *put_image_rec = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001107 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001108 struct intel_overlay *overlay;
Rob Clark7707e652014-07-17 23:30:04 -04001109 struct drm_crtc *drmmode_crtc;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001110 struct intel_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +00001111 struct drm_i915_gem_object *new_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001112 struct put_image_params *params;
1113 int ret;
1114
Daniel Vetter02e792f2009-09-15 22:57:34 +02001115 overlay = dev_priv->overlay;
1116 if (!overlay) {
1117 DRM_DEBUG("userspace bug: no overlay\n");
1118 return -ENODEV;
1119 }
1120
1121 if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
Daniel Vettera0e99e62012-12-02 01:05:46 +01001122 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001123 mutex_lock(&dev->struct_mutex);
1124
Chris Wilsonce453d82011-02-21 14:43:56 +00001125 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001126
1127 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001128 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001129
1130 return ret;
1131 }
1132
Daniel Vetterb14c5672013-09-19 12:18:32 +02001133 params = kmalloc(sizeof(*params), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001134 if (!params)
1135 return -ENOMEM;
1136
Keith Packard418da172017-03-14 23:25:07 -07001137 drmmode_crtc = drm_crtc_find(dev, file_priv, put_image_rec->crtc_id);
Rob Clark7707e652014-07-17 23:30:04 -04001138 if (!drmmode_crtc) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001139 ret = -ENOENT;
1140 goto out_free;
1141 }
Rob Clark7707e652014-07-17 23:30:04 -04001142 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001143
Chris Wilson03ac0642016-07-20 13:31:51 +01001144 new_bo = i915_gem_object_lookup(file_priv, put_image_rec->bo_handle);
1145 if (!new_bo) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001146 ret = -ENOENT;
1147 goto out_free;
1148 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001149
Daniel Vettera0e99e62012-12-02 01:05:46 +01001150 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001151 mutex_lock(&dev->struct_mutex);
1152
Chris Wilson3e510a82016-08-05 10:14:23 +01001153 if (i915_gem_object_is_tiled(new_bo)) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01001154 DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00001155 ret = -EINVAL;
1156 goto out_unlock;
1157 }
1158
Chris Wilsonce453d82011-02-21 14:43:56 +00001159 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +01001160 if (ret != 0)
1161 goto out_unlock;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02001162
Daniel Vetter02e792f2009-09-15 22:57:34 +02001163 if (overlay->crtc != crtc) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001164 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001165 if (ret != 0)
1166 goto out_unlock;
1167
1168 ret = check_overlay_possible_on_crtc(overlay, crtc);
1169 if (ret != 0)
1170 goto out_unlock;
1171
1172 overlay->crtc = crtc;
1173 crtc->overlay = overlay;
1174
Chris Wilsone9e331a2010-09-13 01:16:10 +01001175 /* line too wide, i.e. one-line-mode */
Ville Syrjälä73699142016-12-07 19:28:07 +02001176 if (crtc->config->pipe_src_w > 1024 &&
Ville Syrjälä949d8cf2016-12-07 19:28:08 +02001177 crtc->config->gmch_pfit.control & PFIT_ENABLE) {
Ville Syrjälä209c2a52015-03-31 10:37:23 +03001178 overlay->pfit_active = true;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001179 update_pfit_vscale_ratio(overlay);
1180 } else
Ville Syrjälä209c2a52015-03-31 10:37:23 +03001181 overlay->pfit_active = false;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001182 }
1183
1184 ret = check_overlay_dst(overlay, put_image_rec);
1185 if (ret != 0)
1186 goto out_unlock;
1187
1188 if (overlay->pfit_active) {
1189 params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001190 overlay->pfit_vscale_ratio);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001191 /* shifting right rounds downwards, so add 1 */
1192 params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001193 overlay->pfit_vscale_ratio) + 1;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001194 } else {
1195 params->dst_y = put_image_rec->dst_y;
1196 params->dst_h = put_image_rec->dst_height;
1197 }
1198 params->dst_x = put_image_rec->dst_x;
1199 params->dst_w = put_image_rec->dst_width;
1200
1201 params->src_w = put_image_rec->src_width;
1202 params->src_h = put_image_rec->src_height;
1203 params->src_scan_w = put_image_rec->src_scan_width;
1204 params->src_scan_h = put_image_rec->src_scan_height;
Chris Wilson722506f2010-08-12 09:28:50 +01001205 if (params->src_scan_h > params->src_h ||
1206 params->src_scan_w > params->src_w) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001207 ret = -EINVAL;
1208 goto out_unlock;
1209 }
1210
Chris Wilson1ee8da62016-05-12 12:43:23 +01001211 ret = check_overlay_src(dev_priv, put_image_rec, new_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001212 if (ret != 0)
1213 goto out_unlock;
1214 params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
1215 params->stride_Y = put_image_rec->stride_Y;
1216 params->stride_UV = put_image_rec->stride_UV;
1217 params->offset_Y = put_image_rec->offset_Y;
1218 params->offset_U = put_image_rec->offset_U;
1219 params->offset_V = put_image_rec->offset_V;
1220
1221 /* Check scaling after src size to prevent a divide-by-zero. */
1222 ret = check_overlay_scaling(params);
1223 if (ret != 0)
1224 goto out_unlock;
1225
1226 ret = intel_overlay_do_put_image(overlay, new_bo, params);
1227 if (ret != 0)
1228 goto out_unlock;
1229
1230 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001231 drm_modeset_unlock_all(dev);
Ville Syrjälä58d09eb2016-12-07 19:28:06 +02001232 i915_gem_object_put(new_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001233
1234 kfree(params);
1235
1236 return 0;
1237
1238out_unlock:
1239 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001240 drm_modeset_unlock_all(dev);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001241 i915_gem_object_put(new_bo);
Dan Carpenter915a4282010-03-06 14:05:39 +03001242out_free:
Daniel Vetter02e792f2009-09-15 22:57:34 +02001243 kfree(params);
1244
1245 return ret;
1246}
1247
1248static void update_reg_attrs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001249 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001250{
Ben Widawsky75020bc2012-04-16 14:07:43 -07001251 iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
1252 &regs->OCLRC0);
1253 iowrite32(overlay->saturation, &regs->OCLRC1);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001254}
1255
1256static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1257{
1258 int i;
1259
1260 if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1261 return false;
1262
1263 for (i = 0; i < 3; i++) {
Chris Wilson722506f2010-08-12 09:28:50 +01001264 if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001265 return false;
1266 }
1267
1268 return true;
1269}
1270
1271static bool check_gamma5_errata(u32 gamma5)
1272{
1273 int i;
1274
1275 for (i = 0; i < 3; i++) {
1276 if (((gamma5 >> i*8) & 0xff) == 0x80)
1277 return false;
1278 }
1279
1280 return true;
1281}
1282
1283static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1284{
Chris Wilson722506f2010-08-12 09:28:50 +01001285 if (!check_gamma_bounds(0, attrs->gamma0) ||
1286 !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1287 !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1288 !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1289 !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1290 !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1291 !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001292 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001293
Daniel Vetter02e792f2009-09-15 22:57:34 +02001294 if (!check_gamma5_errata(attrs->gamma5))
1295 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001296
Daniel Vetter02e792f2009-09-15 22:57:34 +02001297 return 0;
1298}
1299
Chris Wilson1ee8da62016-05-12 12:43:23 +01001300int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1301 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001302{
1303 struct drm_intel_overlay_attrs *attrs = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001304 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001305 struct intel_overlay *overlay;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001306 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001307 int ret;
1308
Daniel Vetter02e792f2009-09-15 22:57:34 +02001309 overlay = dev_priv->overlay;
1310 if (!overlay) {
1311 DRM_DEBUG("userspace bug: no overlay\n");
1312 return -ENODEV;
1313 }
1314
Daniel Vettera0e99e62012-12-02 01:05:46 +01001315 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001316 mutex_lock(&dev->struct_mutex);
1317
Chris Wilson60fc3322010-08-12 10:44:45 +01001318 ret = -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001319 if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
Chris Wilson60fc3322010-08-12 10:44:45 +01001320 attrs->color_key = overlay->color_key;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001321 attrs->brightness = overlay->brightness;
Chris Wilson60fc3322010-08-12 10:44:45 +01001322 attrs->contrast = overlay->contrast;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001323 attrs->saturation = overlay->saturation;
1324
Chris Wilson1ee8da62016-05-12 12:43:23 +01001325 if (!IS_GEN2(dev_priv)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001326 attrs->gamma0 = I915_READ(OGAMC0);
1327 attrs->gamma1 = I915_READ(OGAMC1);
1328 attrs->gamma2 = I915_READ(OGAMC2);
1329 attrs->gamma3 = I915_READ(OGAMC3);
1330 attrs->gamma4 = I915_READ(OGAMC4);
1331 attrs->gamma5 = I915_READ(OGAMC5);
1332 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001333 } else {
Chris Wilson60fc3322010-08-12 10:44:45 +01001334 if (attrs->brightness < -128 || attrs->brightness > 127)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001335 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001336 if (attrs->contrast > 255)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001337 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001338 if (attrs->saturation > 1023)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001339 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001340
Chris Wilson60fc3322010-08-12 10:44:45 +01001341 overlay->color_key = attrs->color_key;
1342 overlay->brightness = attrs->brightness;
1343 overlay->contrast = attrs->contrast;
1344 overlay->saturation = attrs->saturation;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001345
Chris Wilson8d74f652010-08-12 10:35:26 +01001346 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001347 if (!regs) {
1348 ret = -ENOMEM;
1349 goto out_unlock;
1350 }
1351
1352 update_reg_attrs(overlay, regs);
1353
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001354 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001355
1356 if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
Chris Wilson1ee8da62016-05-12 12:43:23 +01001357 if (IS_GEN2(dev_priv))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001358 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001359
1360 if (overlay->active) {
1361 ret = -EBUSY;
1362 goto out_unlock;
1363 }
1364
1365 ret = check_gamma(attrs);
Chris Wilson60fc3322010-08-12 10:44:45 +01001366 if (ret)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001367 goto out_unlock;
1368
1369 I915_WRITE(OGAMC0, attrs->gamma0);
1370 I915_WRITE(OGAMC1, attrs->gamma1);
1371 I915_WRITE(OGAMC2, attrs->gamma2);
1372 I915_WRITE(OGAMC3, attrs->gamma3);
1373 I915_WRITE(OGAMC4, attrs->gamma4);
1374 I915_WRITE(OGAMC5, attrs->gamma5);
1375 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001376 }
Chris Wilsonea9da4e2015-04-02 10:35:08 +01001377 overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001378
Chris Wilson60fc3322010-08-12 10:44:45 +01001379 ret = 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001380out_unlock:
1381 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001382 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001383
1384 return ret;
1385}
1386
Chris Wilson1ee8da62016-05-12 12:43:23 +01001387void intel_setup_overlay(struct drm_i915_private *dev_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001388{
Daniel Vetter02e792f2009-09-15 22:57:34 +02001389 struct intel_overlay *overlay;
Chris Wilson05394f32010-11-08 19:18:58 +00001390 struct drm_i915_gem_object *reg_bo;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001391 struct overlay_registers __iomem *regs;
Chris Wilson058d88c2016-08-15 10:49:06 +01001392 struct i915_vma *vma = NULL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001393 int ret;
1394
Chris Wilson1ee8da62016-05-12 12:43:23 +01001395 if (!HAS_OVERLAY(dev_priv))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001396 return;
1397
Daniel Vetterb14c5672013-09-19 12:18:32 +02001398 overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001399 if (!overlay)
1400 return;
Chris Wilson79d24272011-06-28 11:27:47 +01001401
Chris Wilson91c8a322016-07-05 10:40:23 +01001402 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson79d24272011-06-28 11:27:47 +01001403 if (WARN_ON(dev_priv->overlay))
1404 goto out_free;
1405
Chris Wilson1ee8da62016-05-12 12:43:23 +01001406 overlay->i915 = dev_priv;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001407
Daniel Vetterf63a4842013-07-23 19:24:38 +02001408 reg_bo = NULL;
Chris Wilson1ee8da62016-05-12 12:43:23 +01001409 if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00001410 reg_bo = i915_gem_object_create_stolen(dev_priv, PAGE_SIZE);
Chris Wilson80405132012-11-15 11:32:29 +00001411 if (reg_bo == NULL)
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001412 reg_bo = i915_gem_object_create(dev_priv, PAGE_SIZE);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001413 if (IS_ERR(reg_bo))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001414 goto out_free;
Chris Wilson05394f32010-11-08 19:18:58 +00001415 overlay->reg_bo = reg_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001416
Chris Wilson1ee8da62016-05-12 12:43:23 +01001417 if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) {
Chris Wilson00731152014-05-21 12:42:56 +01001418 ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
Akshay Joshi0206e352011-08-16 15:34:10 -04001419 if (ret) {
1420 DRM_ERROR("failed to attach phys overlay regs\n");
1421 goto out_free_bo;
1422 }
Chris Wilson00731152014-05-21 12:42:56 +01001423 overlay->flip_addr = reg_bo->phys_handle->busaddr;
Chris Wilson315781482010-08-12 09:42:51 +01001424 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001425 vma = i915_gem_object_ggtt_pin(reg_bo, NULL,
Chris Wilsonde895082016-08-04 16:32:34 +01001426 0, PAGE_SIZE, PIN_MAPPABLE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001427 if (IS_ERR(vma)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001428 DRM_ERROR("failed to pin overlay register bo\n");
Chris Wilson058d88c2016-08-15 10:49:06 +01001429 ret = PTR_ERR(vma);
Akshay Joshi0206e352011-08-16 15:34:10 -04001430 goto out_free_bo;
1431 }
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001432 overlay->flip_addr = i915_ggtt_offset(vma);
Chris Wilson0ddc1282010-08-12 09:35:00 +01001433
1434 ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
1435 if (ret) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001436 DRM_ERROR("failed to move overlay register bo into the GTT\n");
1437 goto out_unpin_bo;
1438 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001439 }
1440
1441 /* init all values */
1442 overlay->color_key = 0x0101fe;
Chris Wilsonea9da4e2015-04-02 10:35:08 +01001443 overlay->color_key_enabled = true;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001444 overlay->brightness = -19;
1445 overlay->contrast = 75;
1446 overlay->saturation = 146;
1447
Ville Syrjälä330afdb2016-12-21 16:45:47 +02001448 init_request_active(&overlay->last_flip, NULL);
1449
Chris Wilson8d74f652010-08-12 10:35:26 +01001450 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001451 if (!regs)
Chris Wilson79d24272011-06-28 11:27:47 +01001452 goto out_unpin_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001453
Ben Widawsky75020bc2012-04-16 14:07:43 -07001454 memset_io(regs, 0, sizeof(struct overlay_registers));
Daniel Vetter02e792f2009-09-15 22:57:34 +02001455 update_polyphase_filter(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001456 update_reg_attrs(overlay, regs);
1457
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001458 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001459
1460 dev_priv->overlay = overlay;
Chris Wilson91c8a322016-07-05 10:40:23 +01001461 mutex_unlock(&dev_priv->drm.struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001462 DRM_INFO("initialized overlay support\n");
1463 return;
1464
Chris Wilson0ddc1282010-08-12 09:35:00 +01001465out_unpin_bo:
Chris Wilson058d88c2016-08-15 10:49:06 +01001466 if (vma)
1467 i915_vma_unpin(vma);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001468out_free_bo:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001469 i915_gem_object_put(reg_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001470out_free:
Chris Wilson91c8a322016-07-05 10:40:23 +01001471 mutex_unlock(&dev_priv->drm.struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001472 kfree(overlay);
1473 return;
1474}
1475
Chris Wilson1ee8da62016-05-12 12:43:23 +01001476void intel_cleanup_overlay(struct drm_i915_private *dev_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001477{
Chris Wilson62cf4e62010-08-12 10:50:36 +01001478 if (!dev_priv->overlay)
1479 return;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001480
Chris Wilson62cf4e62010-08-12 10:50:36 +01001481 /* The bo's should be free'd by the generic code already.
1482 * Furthermore modesetting teardown happens beforehand so the
1483 * hardware should be off already */
Ville Syrjälä77589f52015-03-31 10:37:22 +03001484 WARN_ON(dev_priv->overlay->active);
Chris Wilson62cf4e62010-08-12 10:50:36 +01001485
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001486 i915_gem_object_put(dev_priv->overlay->reg_bo);
Chris Wilson62cf4e62010-08-12 10:50:36 +01001487 kfree(dev_priv->overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001488}
Chris Wilson6ef3d422010-08-04 20:26:07 +01001489
Chris Wilson98a2f412016-10-12 10:05:18 +01001490#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
1491
Chris Wilson6ef3d422010-08-04 20:26:07 +01001492struct intel_overlay_error_state {
1493 struct overlay_registers regs;
1494 unsigned long base;
1495 u32 dovsta;
1496 u32 isr;
1497};
1498
Ben Widawsky75020bc2012-04-16 14:07:43 -07001499static struct overlay_registers __iomem *
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001500intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001501{
Chris Wilson1ee8da62016-05-12 12:43:23 +01001502 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001503 struct overlay_registers __iomem *regs;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001504
Chris Wilson1ee8da62016-05-12 12:43:23 +01001505 if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
Ben Widawsky75020bc2012-04-16 14:07:43 -07001506 /* Cast to make sparse happy, but it's wc memory anyway, so
1507 * equivalent to the wc io mapping on X86. */
1508 regs = (struct overlay_registers __iomem *)
Chris Wilson00731152014-05-21 12:42:56 +01001509 overlay->reg_bo->phys_handle->vaddr;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001510 else
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001511 regs = io_mapping_map_atomic_wc(&dev_priv->ggtt.mappable,
Chris Wilsonda6ca032016-04-28 09:56:36 +01001512 overlay->flip_addr);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001513
1514 return regs;
1515}
1516
1517static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001518 struct overlay_registers __iomem *regs)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001519{
Chris Wilson1ee8da62016-05-12 12:43:23 +01001520 if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001521 io_mapping_unmap_atomic(regs);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001522}
1523
Chris Wilson6ef3d422010-08-04 20:26:07 +01001524struct intel_overlay_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +01001525intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001526{
Chris Wilson6ef3d422010-08-04 20:26:07 +01001527 struct intel_overlay *overlay = dev_priv->overlay;
1528 struct intel_overlay_error_state *error;
1529 struct overlay_registers __iomem *regs;
1530
1531 if (!overlay || !overlay->active)
1532 return NULL;
1533
1534 error = kmalloc(sizeof(*error), GFP_ATOMIC);
1535 if (error == NULL)
1536 return NULL;
1537
1538 error->dovsta = I915_READ(DOVSTA);
1539 error->isr = I915_READ(ISR);
Chris Wilsonda6ca032016-04-28 09:56:36 +01001540 error->base = overlay->flip_addr;
Chris Wilson6ef3d422010-08-04 20:26:07 +01001541
1542 regs = intel_overlay_map_regs_atomic(overlay);
1543 if (!regs)
1544 goto err;
1545
1546 memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001547 intel_overlay_unmap_regs_atomic(overlay, regs);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001548
1549 return error;
1550
1551err:
1552 kfree(error);
1553 return NULL;
1554}
1555
1556void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001557intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
1558 struct intel_overlay_error_state *error)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001559{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001560 i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1561 error->dovsta, error->isr);
1562 i915_error_printf(m, " Register file at 0x%08lx:\n",
1563 error->base);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001564
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001565#define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001566 P(OBUF_0Y);
1567 P(OBUF_1Y);
1568 P(OBUF_0U);
1569 P(OBUF_0V);
1570 P(OBUF_1U);
1571 P(OBUF_1V);
1572 P(OSTRIDE);
1573 P(YRGB_VPH);
1574 P(UV_VPH);
1575 P(HORZ_PH);
1576 P(INIT_PHS);
1577 P(DWINPOS);
1578 P(DWINSZ);
1579 P(SWIDTH);
1580 P(SWIDTHSW);
1581 P(SHEIGHT);
1582 P(YRGBSCALE);
1583 P(UVSCALE);
1584 P(OCLRC0);
1585 P(OCLRC1);
1586 P(DCLRKV);
1587 P(DCLRKM);
1588 P(SCLRKVH);
1589 P(SCLRKVL);
1590 P(SCLRKEN);
1591 P(OCONFIG);
1592 P(OCMD);
1593 P(OSTART_0Y);
1594 P(OSTART_1Y);
1595 P(OSTART_0U);
1596 P(OSTART_0V);
1597 P(OSTART_1U);
1598 P(OSTART_1V);
1599 P(OTILEOFF_0Y);
1600 P(OTILEOFF_1Y);
1601 P(OTILEOFF_0U);
1602 P(OTILEOFF_0V);
1603 P(OTILEOFF_1U);
1604 P(OTILEOFF_1V);
1605 P(FASTHSCALE);
1606 P(UVSCALEV);
1607#undef P
1608}
Chris Wilson98a2f412016-10-12 10:05:18 +01001609
1610#endif