blob: 1a98ee2e01c4b991b10b3c83f8395cf79de94524 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
Leon Romanovsky8b4d5bc2019-01-08 16:07:25 +020039#include <rdma/ib_umem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030040#include <rdma/ib_smi.h>
41#include <linux/mlx5/driver.h>
42#include <linux/mlx5/cq.h>
Mark Blochb823dd62018-09-06 17:27:05 +030043#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/mlx5/qp.h>
Eli Cohene126ba92013-07-07 17:25:49 +030045#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020046#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020047#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030048#include <rdma/mlx5-abi.h>
Ariel Levkovich24da0012018-04-05 18:53:27 +030049#include <rdma/uverbs_ioctl.h>
Yishai Hadasfd44e382018-07-23 15:25:07 +030050#include <rdma/mlx5_user_ioctl_cmds.h>
Ariel Levkovich3b113a12019-05-05 17:07:11 +030051#include <rdma/mlx5_user_ioctl_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030052
Leon Romanovskyf3da6572018-11-28 20:53:41 +020053#include "srq.h"
54
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060055#define mlx5_ib_dbg(_dev, format, arg...) \
56 dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
57 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030058
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060059#define mlx5_ib_err(_dev, format, arg...) \
60 dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
61 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030062
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060063#define mlx5_ib_warn(_dev, format, arg...) \
64 dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
65 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030066
Matan Barakb368d7c2015-12-15 20:30:12 +020067#define field_avail(type, fld, sz) (offsetof(type, fld) + \
68 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020069#define MLX5_IB_DEFAULT_UIDX 0xffffff
70#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020071
Majd Dibbiny762f8992016-10-27 16:36:47 +030072#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
73
Eli Cohene126ba92013-07-07 17:25:49 +030074enum {
75 MLX5_IB_MMAP_CMD_SHIFT = 8,
76 MLX5_IB_MMAP_CMD_MASK = 0xff,
77};
78
Eli Cohene126ba92013-07-07 17:25:49 +030079enum {
80 MLX5_RES_SCAT_DATA32_CQE = 0x1,
81 MLX5_RES_SCAT_DATA64_CQE = 0x2,
82 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
83 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
84};
85
Eli Cohene126ba92013-07-07 17:25:49 +030086enum mlx5_ib_mad_ifc_flags {
87 MLX5_MAD_IFC_IGNORE_MKEY = 1,
88 MLX5_MAD_IFC_IGNORE_BKEY = 2,
89 MLX5_MAD_IFC_NET_VIEW = 4,
90};
91
Leon Romanovsky051f2632015-12-20 12:16:11 +020092enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +020093 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +020094};
95
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020096enum {
97 MLX5_CQE_VERSION_V0,
98 MLX5_CQE_VERSION_V1,
99};
100
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300101enum {
102 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
103 MLX5_TM_MAX_SGE = 1,
104};
105
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200106enum {
107 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200108 MLX5_IB_INVALID_BFREG = BIT(31),
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200109};
110
Ariel Levkovich24da0012018-04-05 18:53:27 +0300111enum {
112 MLX5_MAX_MEMIC_PAGES = 0x100,
113 MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
114};
115
116enum {
117 MLX5_MEMIC_BASE_ALIGN = 6,
118 MLX5_MEMIC_BASE_SIZE = 1 << MLX5_MEMIC_BASE_ALIGN,
119};
120
Ariel Levkovich25c13322019-05-05 17:07:13 +0300121#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) \
122 (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
123#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
124
Eli Cohene126ba92013-07-07 17:25:49 +0300125struct mlx5_ib_ucontext {
126 struct ib_ucontext ibucontext;
127 struct list_head db_page_list;
128
129 /* protect doorbell record alloc/free
130 */
131 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200132 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200133 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200134 /* Transport Domain number */
135 u32 tdn;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200136
Eli Cohenb037c292017-01-03 23:55:26 +0200137 u64 lib_caps;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300138 DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +0300139 u16 devx_uid;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300140 /* For RoCE LAG TX affinity */
141 atomic_t tx_port_affinity;
Eli Cohene126ba92013-07-07 17:25:49 +0300142};
143
144static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
145{
146 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
147}
148
149struct mlx5_ib_pd {
150 struct ib_pd ibpd;
151 u32 pdn;
Yishai Hadasa1069c12018-09-20 21:39:19 +0300152 u16 uid;
Eli Cohene126ba92013-07-07 17:25:49 +0300153};
154
Mark Blochb4749bf2018-08-28 14:18:51 +0300155enum {
156 MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
Mark Blocha090d0d2018-08-28 14:18:54 +0300157 MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
Mark Bloch08aeb972018-08-28 14:18:53 +0300158 MLX5_IB_FLOW_ACTION_DECAP,
Eli Cohene126ba92013-07-07 17:25:49 +0300159};
160
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200161#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200162#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200163#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
164#error "Invalid number of bypass priorities"
165#endif
166#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
167
168#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300169#define MLX5_IB_NUM_SNIFFER_FTS 2
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300170#define MLX5_IB_NUM_EGRESS_FTS 1
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200171struct mlx5_ib_flow_prio {
172 struct mlx5_flow_table *flow_table;
173 unsigned int refcount;
174};
175
176struct mlx5_ib_flow_handler {
177 struct list_head list;
178 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300179 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000180 struct mlx5_flow_handle *rule;
Raed Salem3b3233f2018-05-31 16:43:39 +0300181 struct ib_counters *ibcounters;
Yishai Hadasd4be3f42018-07-23 15:25:10 +0300182 struct mlx5_ib_dev *dev;
183 struct mlx5_ib_flow_matcher *flow_matcher;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200184};
185
Yishai Hadasfd44e382018-07-23 15:25:07 +0300186struct mlx5_ib_flow_matcher {
187 struct mlx5_ib_match_params matcher_mask;
188 int mask_len;
189 enum mlx5_ib_flow_type flow_type;
Mark Blochb47fd4f2018-09-06 17:27:07 +0300190 enum mlx5_flow_namespace_type ns_type;
Yishai Hadasfd44e382018-07-23 15:25:07 +0300191 u16 priority;
192 struct mlx5_core_dev *mdev;
193 atomic_t usecnt;
194 u8 match_criteria_enable;
195};
196
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200197struct mlx5_ib_flow_db {
198 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Mark Bloch78dd0c42018-09-02 12:51:31 +0300199 struct mlx5_ib_flow_prio egress_prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300200 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300201 struct mlx5_ib_flow_prio egress[MLX5_IB_NUM_EGRESS_FTS];
Mark Bloch13a43762019-03-28 15:46:21 +0200202 struct mlx5_ib_flow_prio fdb;
Mark Zhangd8abe882019-08-19 14:36:26 +0300203 struct mlx5_ib_flow_prio rdma_rx[MLX5_IB_NUM_FLOW_FT];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300204 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200205 /* Protect flow steering bypass flow tables
206 * when add/del flow rules.
207 * only single add/removal of flow steering rule could be done
208 * simultaneously.
209 */
210 struct mutex lock;
211};
212
Eli Cohene126ba92013-07-07 17:25:49 +0300213/* Use macros here so that don't have to duplicate
214 * enum ib_send_flags and enum ib_qp_type for low-level driver
215 */
216
Artemy Kovalyov31616252017-01-02 11:37:42 +0200217#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
218#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
219#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
220#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
221#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
222#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200223
Eli Cohene126ba92013-07-07 17:25:49 +0300224#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200225/*
226 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
227 * creates the actual hardware QP.
228 */
229#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200230#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
231#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
Eli Cohene126ba92013-07-07 17:25:49 +0300232#define MLX5_IB_WR_UMR IB_WR_RESERVED1
233
Artemy Kovalyov31616252017-01-02 11:37:42 +0200234#define MLX5_IB_UMR_OCTOWORD 16
235#define MLX5_IB_UMR_XLT_ALIGNMENT 64
236
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200237#define MLX5_IB_UPD_XLT_ZAP BIT(0)
238#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
239#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
240#define MLX5_IB_UPD_XLT_ADDR BIT(3)
241#define MLX5_IB_UPD_XLT_PD BIT(4)
242#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200243#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200244
Haggai Eranb11a4f92016-02-29 15:45:03 +0200245/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
246 *
247 * These flags are intended for internal use by the mlx5_ib driver, and they
248 * rely on the range reserved for that use in the ib_qp_create_flags enum.
249 */
250
251/* Create a UD QP whose source QP number is 1 */
252static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
253{
254 return IB_QP_CREATE_RESERVED_START;
255}
256
Eli Cohene126ba92013-07-07 17:25:49 +0300257struct wr_list {
258 u16 opcode;
259 u16 next;
260};
261
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200262enum mlx5_ib_rq_flags {
263 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200264 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200265};
266
Eli Cohene126ba92013-07-07 17:25:49 +0300267struct mlx5_ib_wq {
Guy Levi34f4c952018-11-26 08:15:50 +0200268 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300269 u64 *wrid;
270 u32 *wr_data;
271 struct wr_list *w_list;
272 unsigned *wqe_head;
273 u16 unsig_count;
274
275 /* serialize post to the work queue
276 */
277 spinlock_t lock;
278 int wqe_cnt;
279 int max_post;
280 int max_gs;
281 int offset;
282 int wqe_shift;
283 unsigned head;
284 unsigned tail;
285 u16 cur_post;
Guy Levi34f4c952018-11-26 08:15:50 +0200286 void *cur_edge;
Eli Cohene126ba92013-07-07 17:25:49 +0300287};
288
Maor Gottlieb03404e82017-05-30 10:29:13 +0300289enum mlx5_ib_wq_flags {
290 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc870872017-10-17 18:01:13 +0300291 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300292};
293
Noa Osherovichb4f34592017-10-17 18:01:12 +0300294#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
295#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
296#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
297#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
298
Yishai Hadas79b20a62016-05-23 15:20:50 +0300299struct mlx5_ib_rwq {
300 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300301 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300302 u32 rq_num_pas;
303 u32 log_rq_stride;
304 u32 log_rq_size;
305 u32 rq_page_offset;
306 u32 log_page_size;
Noa Osherovichccc870872017-10-17 18:01:13 +0300307 u32 log_num_strides;
308 u32 two_byte_shift_en;
309 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300310 struct ib_umem *umem;
311 size_t buf_size;
312 unsigned int page_shift;
313 int create_type;
314 struct mlx5_db db;
315 u32 user_index;
316 u32 wqe_count;
317 u32 wqe_shift;
318 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300319 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300320};
321
Eli Cohene126ba92013-07-07 17:25:49 +0300322enum {
323 MLX5_QP_USER,
324 MLX5_QP_KERNEL,
325 MLX5_QP_EMPTY
326};
327
Yishai Hadas79b20a62016-05-23 15:20:50 +0300328enum {
329 MLX5_WQ_USER,
330 MLX5_WQ_KERNEL
331};
332
Yishai Hadasc5f90922016-05-23 15:20:53 +0300333struct mlx5_ib_rwq_ind_table {
334 struct ib_rwq_ind_table ib_rwq_ind_tbl;
335 u32 rqtn;
Yishai Hadas5deba862018-09-20 21:39:28 +0300336 u16 uid;
Yishai Hadasc5f90922016-05-23 15:20:53 +0300337};
338
majd@mellanox.com19098df2016-01-14 19:13:03 +0200339struct mlx5_ib_ubuffer {
340 struct ib_umem *umem;
341 int buf_size;
342 u64 buf_addr;
343};
344
345struct mlx5_ib_qp_base {
346 struct mlx5_ib_qp *container_mibqp;
347 struct mlx5_core_qp mqp;
348 struct mlx5_ib_ubuffer ubuffer;
349};
350
351struct mlx5_ib_qp_trans {
352 struct mlx5_ib_qp_base base;
353 u16 xrcdn;
354 u8 alt_port;
355 u8 atomic_rd_en;
356 u8 resp_depth;
357};
358
Yishai Hadas28d61372016-05-23 15:20:56 +0300359struct mlx5_ib_rss_qp {
360 u32 tirn;
361};
362
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200363struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200364 struct mlx5_ib_qp_base base;
365 struct mlx5_ib_wq *rq;
366 struct mlx5_ib_ubuffer ubuffer;
367 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200368 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200369 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200370 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200371};
372
373struct mlx5_ib_sq {
374 struct mlx5_ib_qp_base base;
375 struct mlx5_ib_wq *sq;
376 struct mlx5_ib_ubuffer ubuffer;
377 struct mlx5_db *doorbell;
Mark Blochb96c9dd2018-01-29 10:40:37 +0000378 struct mlx5_flow_handle *flow_rule;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200379 u32 tisn;
380 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200381};
382
383struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200384 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200385 struct mlx5_ib_rq rq;
386};
387
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200388struct mlx5_bf {
389 int buf_size;
390 unsigned long offset;
391 struct mlx5_sq_bfreg *bfreg;
392};
393
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200394struct mlx5_ib_dct {
395 struct mlx5_core_dct mdct;
396 u32 *in;
397};
398
Eli Cohene126ba92013-07-07 17:25:49 +0300399struct mlx5_ib_qp {
400 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200401 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200402 struct mlx5_ib_qp_trans trans_qp;
403 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300404 struct mlx5_ib_rss_qp rss_qp;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200405 struct mlx5_ib_dct dct;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200406 };
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200407 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300408
409 struct mlx5_db db;
410 struct mlx5_ib_wq rq;
411
Eli Cohene126ba92013-07-07 17:25:49 +0300412 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300413 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300414 struct mlx5_ib_wq sq;
415
Eli Cohene126ba92013-07-07 17:25:49 +0300416 /* serialize qp state modifications
417 */
418 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300419 u32 flags;
420 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300421 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300422 int wq_sig;
423 int scat_cqe;
424 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200425 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300426 int has_rq;
427
428 /* only for user space QPs. For kernel
429 * we have it from the bf object
430 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200431 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300432
433 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200434
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300435 struct list_head qps_list;
436 struct list_head cq_recv_list;
437 struct list_head cq_send_list;
Bodong Wang61147f32018-03-19 15:10:30 +0200438 struct mlx5_rate_limit rl;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300439 u32 underlay_qpn;
Mark Bloch175edba2018-09-17 13:30:48 +0300440 u32 flags_en;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200441 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
442 enum ib_qp_type qp_sub_type;
Mark Zhangd14133d2019-07-02 13:02:36 +0300443 /* A flag to indicate if there's a new counter is configured
444 * but not take effective
445 */
446 u32 counter_pending;
Eli Cohene126ba92013-07-07 17:25:49 +0300447};
448
449struct mlx5_ib_cq_buf {
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200450 struct mlx5_frag_buf_ctrl fbc;
Tariq Toukan4972e6f2018-09-12 15:36:41 +0300451 struct mlx5_frag_buf frag_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300452 struct ib_umem *umem;
453 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200454 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300455};
456
457enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200458 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
459 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
460 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
461 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
462 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
463 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200464 /* QP uses 1 as its source QP number */
465 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300466 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300467 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200468 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300469 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200470 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300471 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Danit Goldberg569c6652018-11-30 13:22:05 +0200472 MLX5_IB_QP_PACKET_BASED_CREDIT = 1 << 13,
Eli Cohene126ba92013-07-07 17:25:49 +0300473};
474
Haggai Eran968e78d2014-12-11 17:04:11 +0200475struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100476 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200477 u64 virt_addr;
478 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200479 struct ib_pd *pd;
480 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200481 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200482 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200483 int access_flags;
484 u32 mkey;
Yishai Hadas6a053952019-07-23 09:57:25 +0300485 u8 ignore_free_state:1;
Haggai Eran968e78d2014-12-11 17:04:11 +0200486};
487
Bart Van Asschef696bf62018-07-18 09:25:14 -0700488static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100489{
490 return container_of(wr, struct mlx5_umr_wr, wr);
491}
492
Eli Cohene126ba92013-07-07 17:25:49 +0300493struct mlx5_shared_mr_info {
494 int mr_id;
495 struct ib_umem *umem;
496};
497
Guy Levi7a0c8f42017-10-19 08:25:53 +0300498enum mlx5_ib_cq_pr_flags {
499 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
500};
501
Eli Cohene126ba92013-07-07 17:25:49 +0300502struct mlx5_ib_cq {
503 struct ib_cq ibcq;
504 struct mlx5_core_cq mcq;
505 struct mlx5_ib_cq_buf buf;
506 struct mlx5_db db;
507
508 /* serialize access to the CQ
509 */
510 spinlock_t lock;
511
512 /* protect resize cq
513 */
514 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200515 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300516 struct ib_umem *resize_umem;
517 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300518 struct list_head list_send_qp;
519 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200520 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200521 struct list_head wc_list;
522 enum ib_cq_notify_flags notify_flags;
523 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300524 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200525};
526
527struct mlx5_ib_wc {
528 struct ib_wc wc;
529 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300530};
531
532struct mlx5_ib_srq {
533 struct ib_srq ibsrq;
534 struct mlx5_core_srq msrq;
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200535 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300536 struct mlx5_db db;
Guy Levi20e5a592018-11-26 08:15:39 +0200537 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300538 u64 *wrid;
539 /* protect SRQ hanlding
540 */
541 spinlock_t lock;
542 int head;
543 int tail;
544 u16 wqe_ctr;
545 struct ib_umem *umem;
546 /* serialize arming a SRQ
547 */
548 struct mutex mutex;
549 int wq_sig;
550};
551
552struct mlx5_ib_xrcd {
553 struct ib_xrcd ibxrcd;
554 u32 xrcdn;
555};
556
Haggai Erancc149f752014-12-11 17:04:21 +0200557enum mlx5_ib_mtt_access_flags {
558 MLX5_IB_MTT_READ = (1 << 0),
559 MLX5_IB_MTT_WRITE = (1 << 1),
560};
561
Ariel Levkovich24da0012018-04-05 18:53:27 +0300562struct mlx5_ib_dm {
563 struct ib_dm ibdm;
564 phys_addr_t dev_addr;
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300565 u32 type;
566 size_t size;
Ariel Levkovich25c13322019-05-05 17:07:13 +0300567 union {
568 struct {
569 u32 obj_id;
570 } icm_dm;
571 /* other dm types specific params should be added here */
572 };
Ariel Levkovich24da0012018-04-05 18:53:27 +0300573};
574
Haggai Erancc149f752014-12-11 17:04:21 +0200575#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
576
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300577#define MLX5_IB_DM_MEMIC_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
578 IB_ACCESS_REMOTE_WRITE |\
579 IB_ACCESS_REMOTE_READ |\
580 IB_ACCESS_REMOTE_ATOMIC |\
581 IB_ZERO_BASED)
Ariel Levkovich6c29f572018-04-05 18:53:29 +0300582
Ariel Levkovich25c13322019-05-05 17:07:13 +0300583#define MLX5_IB_DM_SW_ICM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
584 IB_ACCESS_REMOTE_WRITE |\
585 IB_ACCESS_REMOTE_READ |\
586 IB_ZERO_BASED)
587
Eli Cohene126ba92013-07-07 17:25:49 +0300588struct mlx5_ib_mr {
589 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300590 void *descs;
591 dma_addr_t desc_map;
592 int ndescs;
Max Gurtovoy6c984472019-06-11 18:52:42 +0300593 int data_length;
594 int meta_ndescs;
595 int meta_length;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300596 int max_descs;
597 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200598 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200599 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300600 struct ib_umem *umem;
601 struct mlx5_shared_mr_info *smr_info;
602 struct list_head list;
603 int order;
Ilya Lesokhin8b7ff7f2017-08-17 15:52:29 +0300604 bool allocated_from_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300605 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300606 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300607 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200608 struct mlx5_core_sig_ctx *sig;
Jason Gunthorpeaa603812019-10-01 12:38:20 -0300609 unsigned int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300610 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200611 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200612
613 struct mlx5_ib_mr *parent;
Israel Rukshinde0ae952019-06-11 18:52:55 +0300614 /* Needed for IB_MR_TYPE_INTEGRITY */
615 struct mlx5_ib_mr *pi_mr;
616 struct mlx5_ib_mr *klm_mr;
617 struct mlx5_ib_mr *mtt_mr;
Max Gurtovoy2563e2f2019-06-11 18:52:56 +0300618 u64 data_iova;
Israel Rukshinde0ae952019-06-11 18:52:55 +0300619 u64 pi_iova;
620
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200621 atomic_t num_leaf_free;
622 wait_queue_head_t q_leaf_free;
Jason Gunthorpee3554772019-01-18 16:33:10 -0800623 struct mlx5_async_work cb_work;
Moni Shouaa6bc3872019-02-17 16:08:22 +0200624 atomic_t num_pending_prefetch;
Eli Cohene126ba92013-07-07 17:25:49 +0300625};
626
Leon Romanovsky8b4d5bc2019-01-08 16:07:25 +0200627static inline bool is_odp_mr(struct mlx5_ib_mr *mr)
628{
629 return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem &&
630 mr->umem->is_odp;
631}
632
Matan Barakd2370e02016-02-29 18:05:30 +0200633struct mlx5_ib_mw {
634 struct ib_mw ibmw;
635 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300636 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300637};
638
Yishai Hadas534fd7a2019-01-13 16:01:17 +0200639struct mlx5_ib_devx_mr {
640 struct mlx5_core_mkey mmkey;
641 int ndescs;
Yishai Hadas534fd7a2019-01-13 16:01:17 +0200642};
643
Shachar Raindela74d2412014-05-22 14:50:12 +0300644struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100645 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300646 enum ib_wc_status status;
647 struct completion done;
648};
649
Eli Cohene126ba92013-07-07 17:25:49 +0300650struct umr_common {
651 struct ib_pd *pd;
652 struct ib_cq *cq;
653 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300654 /* control access to UMR QP
655 */
656 struct semaphore sem;
657};
658
659enum {
660 MLX5_FMR_INVALID,
661 MLX5_FMR_VALID,
662 MLX5_FMR_BUSY,
663};
664
Eli Cohene126ba92013-07-07 17:25:49 +0300665struct mlx5_cache_ent {
666 struct list_head head;
667 /* sync access to the cahce entry
668 */
669 spinlock_t lock;
670
671
Eli Cohene126ba92013-07-07 17:25:49 +0300672 char name[4];
673 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200674 u32 xlt;
675 u32 access_mode;
676 u32 page;
677
Eli Cohene126ba92013-07-07 17:25:49 +0300678 u32 size;
679 u32 cur;
680 u32 miss;
681 u32 limit;
682
Eli Cohene126ba92013-07-07 17:25:49 +0300683 struct mlx5_ib_dev *dev;
684 struct work_struct work;
685 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300686 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200687 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300688};
689
690struct mlx5_mr_cache {
691 struct workqueue_struct *wq;
692 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
693 int stopped;
694 struct dentry *root;
695 unsigned long last_add;
696};
697
Haggai Erand16e91d2016-02-29 15:45:05 +0200698struct mlx5_ib_gsi_qp;
699
700struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200701 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200702 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200703 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200704};
705
Eli Cohene126ba92013-07-07 17:25:49 +0300706struct mlx5_ib_resources {
707 struct ib_cq *c0;
708 struct ib_xrcd *x0;
709 struct ib_xrcd *x1;
710 struct ib_pd *p0;
711 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300712 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200713 struct mlx5_ib_port_resources ports[2];
714 /* Protects changes to the port resources */
715 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300716};
717
Parav Pandite1f24a72017-04-16 07:29:29 +0300718struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200719 const char **names;
720 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300721 u32 num_q_counters;
722 u32 num_cong_counters;
Talat Batheesh9f876f32018-06-21 15:37:56 +0300723 u32 num_ext_ppcnt_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200724 u16 set_id;
Daniel Jurgensaac44922018-01-04 17:25:40 +0200725 bool set_id_valid;
Kamal Heib7c16f472017-01-18 15:25:09 +0200726};
727
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200728struct mlx5_ib_multiport_info;
729
730struct mlx5_ib_multiport {
731 struct mlx5_ib_multiport_info *mpi;
732 /* To be held when accessing the multiport info */
733 spinlock_t mpi_lock;
734};
735
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200736struct mlx5_roce {
737 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
738 * netdev pointer
739 */
740 rwlock_t netdev_lock;
741 struct net_device *netdev;
742 struct notifier_block nb;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300743 atomic_t tx_port_affinity;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300744 enum ib_port_state last_port_state;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200745 struct mlx5_ib_dev *dev;
746 u8 native_port_num;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200747};
748
Mark Bloch95579e72019-03-28 15:27:33 +0200749struct mlx5_ib_port {
750 struct mlx5_ib_counters cnts;
751 struct mlx5_ib_multiport mp;
752 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
753 struct mlx5_roce roce;
Mark Bloch6a4d00b2019-03-28 15:27:37 +0200754 struct mlx5_eswitch_rep *rep;
Mark Bloch95579e72019-03-28 15:27:33 +0200755};
756
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300757struct mlx5_ib_dbg_param {
758 int offset;
759 struct mlx5_ib_dev *dev;
760 struct dentry *dentry;
Parav Pandita9e546e2018-01-04 17:25:39 +0200761 u8 port_num;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300762};
763
764enum mlx5_ib_dbg_cc_types {
765 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
766 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
767 MLX5_IB_DBG_CC_RP_TIME_RESET,
768 MLX5_IB_DBG_CC_RP_BYTE_RESET,
769 MLX5_IB_DBG_CC_RP_THRESHOLD,
770 MLX5_IB_DBG_CC_RP_AI_RATE,
771 MLX5_IB_DBG_CC_RP_HAI_RATE,
772 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
773 MLX5_IB_DBG_CC_RP_MIN_RATE,
774 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
775 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
776 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
777 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
778 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
779 MLX5_IB_DBG_CC_RP_GD,
780 MLX5_IB_DBG_CC_NP_CNP_DSCP,
781 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
782 MLX5_IB_DBG_CC_NP_CNP_PRIO,
783 MLX5_IB_DBG_CC_MAX,
784};
785
786struct mlx5_ib_dbg_cc_params {
787 struct dentry *root;
788 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
789};
790
Maor Gottlieb03404e82017-05-30 10:29:13 +0300791enum {
792 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
793};
794
Maor Gottliebfe248c32017-05-30 10:29:14 +0300795struct mlx5_ib_dbg_delay_drop {
796 struct dentry *dir_debugfs;
797 struct dentry *rqs_cnt_debugfs;
798 struct dentry *events_cnt_debugfs;
799 struct dentry *timeout_debugfs;
800};
801
Maor Gottlieb03404e82017-05-30 10:29:13 +0300802struct mlx5_ib_delay_drop {
803 struct mlx5_ib_dev *dev;
804 struct work_struct delay_drop_work;
805 /* serialize setting of delay drop */
806 struct mutex lock;
807 u32 timeout;
808 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300809 atomic_t events_cnt;
810 atomic_t rqs_cnt;
811 struct mlx5_ib_dbg_delay_drop *dbg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300812};
813
Mark Bloch16c19752018-01-01 13:06:58 +0200814enum mlx5_ib_stages {
815 MLX5_IB_STAGE_INIT,
Mark Bloch9a4ca382018-01-16 14:42:35 +0000816 MLX5_IB_STAGE_FLOW_DB,
Mark Bloch16c19752018-01-01 13:06:58 +0200817 MLX5_IB_STAGE_CAPS,
Mark Bloch8e6efa32017-11-06 12:22:13 +0000818 MLX5_IB_STAGE_NON_DEFAULT_CB,
Mark Bloch16c19752018-01-01 13:06:58 +0200819 MLX5_IB_STAGE_ROCE,
Leon Romanovskyf3da6572018-11-28 20:53:41 +0200820 MLX5_IB_STAGE_SRQ,
Mark Bloch16c19752018-01-01 13:06:58 +0200821 MLX5_IB_STAGE_DEVICE_RESOURCES,
Saeed Mahameeddf097a22018-11-26 14:39:00 -0800822 MLX5_IB_STAGE_DEVICE_NOTIFIER,
Mark Bloch16c19752018-01-01 13:06:58 +0200823 MLX5_IB_STAGE_ODP,
824 MLX5_IB_STAGE_COUNTERS,
825 MLX5_IB_STAGE_CONG_DEBUGFS,
826 MLX5_IB_STAGE_UAR,
827 MLX5_IB_STAGE_BFREG,
Mark Bloch42cea832018-03-14 09:14:15 +0200828 MLX5_IB_STAGE_PRE_IB_REG_UMR,
Leon Romanovsky81773ce2018-11-28 20:53:39 +0200829 MLX5_IB_STAGE_WHITELIST_UID,
Mark Bloch16c19752018-01-01 13:06:58 +0200830 MLX5_IB_STAGE_IB_REG,
Mark Bloch42cea832018-03-14 09:14:15 +0200831 MLX5_IB_STAGE_POST_IB_REG_UMR,
Mark Bloch16c19752018-01-01 13:06:58 +0200832 MLX5_IB_STAGE_DELAY_DROP,
833 MLX5_IB_STAGE_CLASS_ATTR,
Mark Bloch16c19752018-01-01 13:06:58 +0200834 MLX5_IB_STAGE_MAX,
835};
836
837struct mlx5_ib_stage {
838 int (*init)(struct mlx5_ib_dev *dev);
839 void (*cleanup)(struct mlx5_ib_dev *dev);
840};
841
842#define STAGE_CREATE(_stage, _init, _cleanup) \
843 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
844
845struct mlx5_ib_profile {
846 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
847};
848
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200849struct mlx5_ib_multiport_info {
850 struct list_head list;
851 struct mlx5_ib_dev *ibdev;
852 struct mlx5_core_dev *mdev;
Saeed Mahameeddf097a22018-11-26 14:39:00 -0800853 struct notifier_block mdev_events;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200854 struct completion unref_comp;
855 u64 sys_image_guid;
856 u32 mdev_refcnt;
857 bool is_master;
858 bool unaffiliate;
859};
860
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300861struct mlx5_ib_flow_action {
862 struct ib_flow_action ib_action;
863 union {
864 struct {
865 u64 ib_flags;
866 struct mlx5_accel_esp_xfrm *ctx;
867 } esp_aes_gcm;
Mark Blochb4749bf2018-08-28 14:18:51 +0300868 struct {
869 struct mlx5_ib_dev *dev;
870 u32 sub_type;
Maor Gottlieb2b688ea2019-08-15 13:54:17 +0300871 union {
872 struct mlx5_modify_hdr *modify_hdr;
873 struct mlx5_pkt_reformat *pkt_reformat;
874 };
Mark Blochb4749bf2018-08-28 14:18:51 +0300875 } flow_action_raw;
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300876 };
877};
878
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300879struct mlx5_dm {
Ariel Levkovich24da0012018-04-05 18:53:27 +0300880 struct mlx5_core_dev *dev;
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300881 /* This lock is used to protect the access to the shared
882 * allocation map when concurrent requests by different
883 * processes are handled.
884 */
885 spinlock_t lock;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300886 DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
887};
888
Raed Salem5e95af52018-05-31 16:43:40 +0300889struct mlx5_read_counters_attr {
890 struct mlx5_fc *hw_cntrs_hndl;
891 u64 *out;
892 u32 flags;
893};
894
Raed Salem3b3233f2018-05-31 16:43:39 +0300895enum mlx5_ib_counters_type {
896 MLX5_IB_COUNTERS_FLOW,
897};
898
Raed Salemb29e2a12018-05-31 16:43:38 +0300899struct mlx5_ib_mcounters {
900 struct ib_counters ibcntrs;
Raed Salem3b3233f2018-05-31 16:43:39 +0300901 enum mlx5_ib_counters_type type;
Raed Salem5e95af52018-05-31 16:43:40 +0300902 /* number of counters supported for this counters type */
903 u32 counters_num;
904 struct mlx5_fc *hw_cntrs_hndl;
905 /* read function for this counters type */
906 int (*read_counters)(struct ib_device *ibdev,
907 struct mlx5_read_counters_attr *read_attr);
Raed Salem3b3233f2018-05-31 16:43:39 +0300908 /* max index set as part of create_flow */
909 u32 cntrs_max_index;
910 /* number of counters data entries (<description,index> pair) */
911 u32 ncounters;
912 /* counters data array for descriptions and indexes */
913 struct mlx5_ib_flow_counters_desc *counters_data;
914 /* protects access to mcounters internal data */
915 struct mutex mcntrs_mutex;
Raed Salemb29e2a12018-05-31 16:43:38 +0300916};
917
918static inline struct mlx5_ib_mcounters *
919to_mcounters(struct ib_counters *ibcntrs)
920{
921 return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
922}
923
Mark Bloch2ea26202018-09-06 17:27:03 +0300924int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
925 bool is_egress,
926 struct mlx5_flow_act *action);
Mark Blocha560f1d2018-09-17 13:30:47 +0300927struct mlx5_ib_lb_state {
928 /* protect the user_td */
929 struct mutex mutex;
930 u32 user_td;
Mark Bloch0042f9e2018-09-17 13:30:49 +0300931 int qps;
932 bool enabled;
Mark Blocha560f1d2018-09-17 13:30:47 +0300933};
934
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800935struct mlx5_ib_pf_eq {
Yuval Avneryca390792019-06-10 23:38:23 +0000936 struct notifier_block irq_nb;
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800937 struct mlx5_ib_dev *dev;
938 struct mlx5_eq *core;
939 struct work_struct work;
940 spinlock_t lock; /* Pagefaults spinlock */
941 struct workqueue_struct *wq;
942 mempool_t *pool;
943};
944
Yishai Hadase337dd52019-06-30 19:23:30 +0300945struct mlx5_devx_event_table {
946 struct mlx5_nb devx_nb;
947 /* serialize updating the event_xa */
948 struct mutex event_xa_lock;
949 struct xarray event_xa;
950};
951
Eli Cohene126ba92013-07-07 17:25:49 +0300952struct mlx5_ib_dev {
953 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300954 struct mlx5_core_dev *mdev;
Saeed Mahameeddf097a22018-11-26 14:39:00 -0800955 struct notifier_block mdev_events;
Eli Cohene126ba92013-07-07 17:25:49 +0300956 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300957 /* serialize update of capability mask
958 */
959 struct mutex cap_mask_mutex;
960 bool ib_active;
961 struct umr_common umrc;
962 /* sync used page count stats
963 */
Eli Cohene126ba92013-07-07 17:25:49 +0300964 struct mlx5_ib_resources devr;
965 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300966 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300967 /* Prevents soft lock on massive reg MRs */
968 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300969 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200970 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200971 u64 odp_max_size;
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800972 struct mlx5_ib_pf_eq odp_pf_eq;
973
Haggai Eran6aec21f2014-12-11 17:04:23 +0200974 /*
975 * Sleepable RCU that prevents destruction of MRs while they are still
976 * being used by a page fault handler.
977 */
978 struct srcu_struct mr_srcu;
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200979 u32 null_mkey;
Mark Bloch9a4ca382018-01-16 14:42:35 +0000980 struct mlx5_ib_flow_db *flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300981 /* protect resources needed as part of reset flow */
982 spinlock_t reset_flow_resource_lock;
983 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300984 /* Array with num_ports elements */
985 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300986 struct mlx5_sq_bfreg bfreg;
987 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300988 struct mlx5_ib_delay_drop delay_drop;
Mark Bloch16c19752018-01-01 13:06:58 +0200989 const struct mlx5_ib_profile *profile;
Mark Bloch6a4d00b2019-03-28 15:27:37 +0200990 bool is_rep;
Aviv Heller7c34ec12018-08-23 13:47:53 +0300991 int lag_active;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300992
Mark Blocha560f1d2018-09-17 13:30:47 +0300993 struct mlx5_ib_lb_state lb;
Huy Nguyenc85023e2017-05-30 09:42:54 +0300994 u8 umr_fence;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200995 struct list_head ib_dev_list;
996 u64 sys_image_guid;
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300997 struct mlx5_dm dm;
Yishai Hadas76dc5a82018-09-20 21:45:19 +0300998 u16 devx_whitelist_uid;
Leon Romanovskyf3da6572018-11-28 20:53:41 +0200999 struct mlx5_srq_table srq_table;
Jason Gunthorpee3554772019-01-18 16:33:10 -08001000 struct mlx5_async_ctx async_ctx;
Yishai Hadase337dd52019-06-30 19:23:30 +03001001 struct mlx5_devx_event_table devx_event_table;
Eli Cohene126ba92013-07-07 17:25:49 +03001002};
1003
1004static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
1005{
1006 return container_of(mcq, struct mlx5_ib_cq, mcq);
1007}
1008
1009static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
1010{
1011 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
1012}
1013
1014static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
1015{
1016 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
1017}
1018
Jason Gunthorpee79c9c62019-04-01 17:08:23 -03001019static inline struct mlx5_ib_dev *mlx5_udata_to_mdev(struct ib_udata *udata)
1020{
1021 struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
1022 udata, struct mlx5_ib_ucontext, ibucontext);
1023
1024 return to_mdev(context->ibucontext.device);
1025}
1026
Eli Cohene126ba92013-07-07 17:25:49 +03001027static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
1028{
1029 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
1030}
1031
1032static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
1033{
majd@mellanox.com19098df2016-01-14 19:13:03 +02001034 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +03001035}
1036
Yishai Hadas350d0e42016-08-28 14:58:18 +03001037static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
1038{
1039 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
1040}
1041
Matan Baraka606b0f2016-02-29 18:05:28 +02001042static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001043{
Matan Baraka606b0f2016-02-29 18:05:28 +02001044 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001045}
1046
Eli Cohene126ba92013-07-07 17:25:49 +03001047static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
1048{
1049 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
1050}
1051
1052static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
1053{
1054 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
1055}
1056
1057static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
1058{
1059 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
1060}
1061
Yishai Hadas79b20a62016-05-23 15:20:50 +03001062static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
1063{
1064 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
1065}
1066
Yishai Hadasc5f90922016-05-23 15:20:53 +03001067static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
1068{
1069 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
1070}
1071
Eli Cohene126ba92013-07-07 17:25:49 +03001072static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
1073{
1074 return container_of(msrq, struct mlx5_ib_srq, msrq);
1075}
1076
Ariel Levkovich24da0012018-04-05 18:53:27 +03001077static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
1078{
1079 return container_of(ibdm, struct mlx5_ib_dm, ibdm);
1080}
1081
Eli Cohene126ba92013-07-07 17:25:49 +03001082static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
1083{
1084 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
1085}
1086
Matan Barakd2370e02016-02-29 18:05:30 +02001087static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
1088{
1089 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
1090}
1091
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03001092static inline struct mlx5_ib_flow_action *
1093to_mflow_act(struct ib_flow_action *ibact)
1094{
1095 return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
1096}
1097
Jason Gunthorpeb0ea0fa2019-01-09 11:15:16 +02001098int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context,
1099 struct ib_udata *udata, unsigned long virt,
Eli Cohene126ba92013-07-07 17:25:49 +03001100 struct mlx5_db *db);
1101void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
1102void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1103void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1104void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
Leon Romanovskyd3456912019-04-03 16:42:42 +03001105int mlx5_ib_create_ah(struct ib_ah *ah, struct rdma_ah_attr *ah_attr, u32 flags,
1106 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001107int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Leon Romanovskyd3456912019-04-03 16:42:42 +03001108void mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags);
Leon Romanovsky68e326d2019-04-03 16:42:43 +03001109int mlx5_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
1110 struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001111int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1112 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
1113int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
Leon Romanovsky68e326d2019-04-03 16:42:43 +03001114void mlx5_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001115int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1116 const struct ib_recv_wr **bad_wr);
Mark Bloch0042f9e2018-09-17 13:30:49 +03001117int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1118void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
Eli Cohene126ba92013-07-07 17:25:49 +03001119struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1120 struct ib_qp_init_attr *init_attr,
1121 struct ib_udata *udata);
1122int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1123 int attr_mask, struct ib_udata *udata);
1124int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1125 struct ib_qp_init_attr *qp_init_attr);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001126int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
Yishai Hadasd0e84c02018-06-19 10:43:55 +03001127void mlx5_ib_drain_sq(struct ib_qp *qp);
1128void mlx5_ib_drain_rq(struct ib_qp *qp);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001129int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
1130 const struct ib_send_wr **bad_wr);
1131int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
1132 const struct ib_recv_wr **bad_wr);
Moni Shouafbeb4072019-01-22 08:48:46 +02001133int mlx5_ib_read_user_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
1134 int buflen, size_t *bc);
1135int mlx5_ib_read_user_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
1136 int buflen, size_t *bc);
1137int mlx5_ib_read_user_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index,
1138 void *buffer, int buflen, size_t *bc);
Leon Romanovskye39afe32019-05-28 14:37:29 +03001139int mlx5_ib_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
1140 struct ib_udata *udata);
Leon Romanovskya52c8e22019-05-28 14:37:28 +03001141void mlx5_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001142int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1143int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1144int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1145int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1146struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1147struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1148 u64 virt_addr, int access_flags,
1149 struct ib_udata *udata);
Moni Shoua813e90b2018-12-11 13:37:53 +02001150int mlx5_ib_advise_mr(struct ib_pd *pd,
1151 enum ib_uverbs_advise_mr_advice advice,
1152 u32 flags,
1153 struct ib_sge *sg_list,
1154 u32 num_sge,
1155 struct uverbs_attr_bundle *attrs);
Matan Barakd2370e02016-02-29 18:05:30 +02001156struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1157 struct ib_udata *udata);
1158int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001159int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1160 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001161struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
Jason Gunthorpeb0ea0fa2019-01-09 11:15:16 +02001162 struct ib_udata *udata,
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001163 int access_flags);
1164void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001165int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1166 u64 length, u64 virt_addr, int access_flags,
1167 struct ib_pd *pd, struct ib_udata *udata);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001168int mlx5_ib_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
1169struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1170 u32 max_num_sg, struct ib_udata *udata);
Max Gurtovoy6c984472019-06-11 18:52:42 +03001171struct ib_mr *mlx5_ib_alloc_mr_integrity(struct ib_pd *pd,
1172 u32 max_num_sg,
1173 u32 max_num_meta_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001174int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001175 unsigned int *sg_offset);
Max Gurtovoy6c984472019-06-11 18:52:42 +03001176int mlx5_ib_map_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
1177 int data_sg_nents, unsigned int *data_sg_offset,
1178 struct scatterlist *meta_sg, int meta_sg_nents,
1179 unsigned int *meta_sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +03001180int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -04001181 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -04001182 const struct ib_mad_hdr *in, size_t in_mad_size,
1183 struct ib_mad_hdr *out, size_t *out_mad_size,
1184 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03001185struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
Shamir Rabinovitchff23dfa2019-03-31 19:10:07 +03001186 struct ib_udata *udata);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001187int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001188int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1189int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001190int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1191 struct ib_smp *out_mad);
1192int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1193 __be64 *sys_image_guid);
1194int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1195 u16 *max_pkeys);
1196int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1197 u32 *vendor_id);
1198int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1199int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1200int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1201 u16 *pkey);
1202int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1203 union ib_gid *gid);
1204int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1205 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +03001206int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1207 struct ib_port_attr *props);
1208int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1209void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +03001210void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1211 unsigned long max_page_shift,
1212 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +03001213 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +02001214void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1215 int page_shift, size_t offset, size_t num_pages,
1216 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001217void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +02001218 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001219void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
Yonatan Cohen5d6ff1b2018-10-09 12:05:13 +03001220int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
Eli Cohene126ba92013-07-07 17:25:49 +03001221int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1222int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001223
1224struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1225void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001226int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1227 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001228struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1229 struct ib_wq_init_attr *init_attr,
1230 struct ib_udata *udata);
Leon Romanovskya49b1dc2019-06-12 15:27:41 +03001231void mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001232int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1233 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +03001234struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1235 struct ib_rwq_ind_table_init_attr *init_attr,
1236 struct ib_udata *udata);
1237int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Moni Shoua776a3902018-01-02 16:19:33 +02001238bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
Ariel Levkovich24da0012018-04-05 18:53:27 +03001239struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1240 struct ib_ucontext *context,
1241 struct ib_dm_alloc_attr *attr,
1242 struct uverbs_attr_bundle *attrs);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001243int mlx5_ib_dealloc_dm(struct ib_dm *ibdm, struct uverbs_attr_bundle *attrs);
Ariel Levkovich6c29f572018-04-05 18:53:29 +03001244struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1245 struct ib_dm_mr_attr *attr,
1246 struct uverbs_attr_bundle *attrs);
Eli Cohene126ba92013-07-07 17:25:49 +03001247
Haggai Eran8cdd3122014-12-11 17:04:20 +02001248#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +03001249void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001250int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
Saeed Mahameedd5d284b2018-11-19 10:52:41 -08001251void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001252int __init mlx5_ib_odp_init(void);
1253void mlx5_ib_odp_cleanup(void);
Jason Gunthorpeb5231b02018-09-16 20:48:04 +03001254void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp, unsigned long start,
Haggai Eranb4cfe442014-12-11 17:04:26 +02001255 unsigned long end);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001256void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1257void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1258 size_t nentries, struct mlx5_ib_mr *mr, int flags);
Moni Shoua813e90b2018-12-11 13:37:53 +02001259
1260int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1261 enum ib_uverbs_advise_mr_advice advice,
1262 u32 flags, struct ib_sge *sg_list, u32 num_sge);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001263#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +03001264static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +02001265{
Saeed Mahameed938fe832015-05-28 22:28:41 +03001266 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +02001267}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001268
Haggai Eran6aec21f2014-12-11 17:04:23 +02001269static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Saeed Mahameedd5d284b2018-11-19 10:52:41 -08001270static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001271static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001272static inline void mlx5_ib_odp_cleanup(void) {}
1273static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1274static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1275 size_t nentries, struct mlx5_ib_mr *mr,
1276 int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001277
Doug Ledfordc9e585e2018-12-19 13:43:17 -05001278static inline int
1279mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1280 enum ib_uverbs_advise_mr_advice advice, u32 flags,
1281 struct ib_sge *sg_list, u32 num_sge)
Moni Shoua813e90b2018-12-11 13:37:53 +02001282{
1283 return -EOPNOTSUPP;
1284}
Leon Romanovsky8b4d5bc2019-01-08 16:07:25 +02001285static inline void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp,
1286 unsigned long start,
1287 unsigned long end){};
Haggai Eran8cdd3122014-12-11 17:04:20 +02001288#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1289
Mark Blochb5ca15a2018-01-23 11:16:30 +00001290/* Needed for rep profile */
Mark Blochb5ca15a2018-01-23 11:16:30 +00001291void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1292 const struct mlx5_ib_profile *profile,
1293 int stage);
1294void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1295 const struct mlx5_ib_profile *profile);
1296
Arnd Bergmann9967c702016-03-23 11:37:45 +01001297int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1298 u8 port, struct ifla_vf_info *info);
1299int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1300 u8 port, int state);
1301int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1302 u8 port, struct ifla_vf_stats *stats);
1303int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1304 u64 guid, int type);
1305
Parav Pandit47ec3862018-06-13 10:22:06 +03001306__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
1307 const struct ib_gid_attr *attr);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001308
Parav Pandita9e546e2018-01-04 17:25:39 +02001309void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Greg Kroah-Hartman73eb8f02019-01-22 16:17:57 +01001310void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001311
Haggai Erand16e91d2016-02-29 15:45:05 +02001312/* GSI QP helper functions */
1313struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1314 struct ib_qp_init_attr *init_attr);
1315int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1316int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1317 int attr_mask);
1318int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1319 int qp_attr_mask,
1320 struct ib_qp_init_attr *qp_init_attr);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001321int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
1322 const struct ib_send_wr **bad_wr);
1323int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
1324 const struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001325void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001326
Haggai Eran25361e02016-02-29 15:45:08 +02001327int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1328
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001329void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1330 int bfregn);
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001331struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1332struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1333 u8 ib_port_num,
1334 u8 *native_port_num);
1335void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1336 u8 port_num);
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001337
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001338#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
Yishai Hadasfb981532018-11-26 08:28:36 +02001339int mlx5_ib_devx_create(struct mlx5_ib_dev *dev, bool is_user);
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001340void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid);
Yishai Hadase337dd52019-06-30 19:23:30 +03001341void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev);
1342void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev);
Yishai Hadasc59450c2018-06-17 13:00:06 +03001343const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void);
Jason Gunthorpe0cbf4322018-11-12 22:59:50 +02001344extern const struct uapi_definition mlx5_ib_devx_defs[];
1345extern const struct uapi_definition mlx5_ib_flow_defs[];
Yishai Hadas32269442018-07-23 15:25:09 +03001346struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
1347 struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
Jianbo Liubb0ee7d2019-06-25 17:47:58 +00001348 struct mlx5_flow_context *flow_context,
Mark Blochbfc5d832018-11-20 20:31:08 +02001349 struct mlx5_flow_act *flow_act, u32 counter_id,
1350 void *cmd_in, int inlen, int dest_id, int dest_type);
Yishai Hadas32269442018-07-23 15:25:09 +03001351bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
Mark Blochbfc5d832018-11-20 20:31:08 +02001352bool mlx5_ib_devx_is_flow_counter(void *obj, u32 *counter_id);
Yishai Hadascb80fb12018-07-23 15:25:12 +03001353int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root);
Mark Blochb4749bf2018-08-28 14:18:51 +03001354void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001355#else
1356static inline int
Yishai Hadasfb981532018-11-26 08:28:36 +02001357mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1358 bool is_user) { return -EOPNOTSUPP; }
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001359static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {}
Yishai Hadase337dd52019-06-30 19:23:30 +03001360static inline void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev) {}
1361static inline void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev) {}
Yishai Hadas32269442018-07-23 15:25:09 +03001362static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
1363 int *dest_type)
1364{
1365 return false;
1366}
Mark Blochb4749bf2018-08-28 14:18:51 +03001367static inline void
1368mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
1369{
1370 return;
1371};
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001372#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001373static inline void init_query_mad(struct ib_smp *mad)
1374{
1375 mad->base_version = 1;
1376 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1377 mad->class_version = 1;
1378 mad->method = IB_MGMT_METHOD_GET;
1379}
1380
1381static inline u8 convert_access(int acc)
1382{
1383 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1384 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1385 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1386 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1387 MLX5_PERM_LOCAL_READ;
1388}
1389
Sagi Grimbergb6364012015-09-02 22:23:04 +03001390static inline int is_qp1(enum ib_qp_type qp_type)
1391{
Haggai Erand16e91d2016-02-29 15:45:05 +02001392 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001393}
1394
Haggai Erancc149f752014-12-11 17:04:21 +02001395#define MLX5_MAX_UMR_SHIFT 16
1396#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1397
Leon Romanovsky051f2632015-12-20 12:16:11 +02001398static inline u32 check_cq_create_flags(u32 flags)
1399{
1400 /*
1401 * It returns non-zero value for unsupported CQ
1402 * create flags, otherwise it returns zero.
1403 */
Jason Gunthorpebeb801a2018-01-26 15:16:46 -07001404 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1405 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001406}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001407
1408static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1409 u32 *user_index)
1410{
1411 if (cqe_version) {
1412 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1413 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1414 return -EINVAL;
1415 *user_index = cmd_uidx;
1416 } else {
1417 *user_index = MLX5_IB_DEFAULT_UIDX;
1418 }
1419
1420 return 0;
1421}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001422
1423static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1424 struct mlx5_ib_create_qp *ucmd,
1425 int inlen,
1426 u32 *user_index)
1427{
1428 u8 cqe_version = ucontext->cqe_version;
1429
1430 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1431 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1432 return 0;
1433
1434 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1435 !!cqe_version))
1436 return -EINVAL;
1437
1438 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1439}
1440
1441static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1442 struct mlx5_ib_create_srq *ucmd,
1443 int inlen,
1444 u32 *user_index)
1445{
1446 u8 cqe_version = ucontext->cqe_version;
1447
1448 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1449 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1450 return 0;
1451
1452 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1453 !!cqe_version))
1454 return -EINVAL;
1455
1456 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1457}
Eli Cohenb037c292017-01-03 23:55:26 +02001458
1459static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1460{
1461 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1462 MLX5_UARS_IN_PAGE : 1;
1463}
1464
Yishai Hadas31a78a52017-12-24 16:31:34 +02001465static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1466 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001467{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001468 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001469}
1470
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02001471unsigned long mlx5_ib_get_xlt_emergency_page(void);
1472void mlx5_ib_put_xlt_emergency_page(void);
1473
Yishai Hadas7c043e92018-06-17 13:00:03 +03001474int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
Leon Romanovsky05f58ce2018-07-08 13:50:21 +03001475 struct mlx5_bfreg_info *bfregi, u32 bfregn,
Yishai Hadas7c043e92018-06-17 13:00:03 +03001476 bool dyn_bfreg);
Mark Zhangd14133d2019-07-02 13:02:36 +03001477
1478int mlx5_ib_qp_set_counter(struct ib_qp *qp, struct rdma_counter *counter);
Parav Pandit3e1f0002019-07-23 10:31:17 +03001479u16 mlx5_ib_get_counters_id(struct mlx5_ib_dev *dev, u8 port_num);
Moni Shoua0e6613b2019-08-15 11:38:31 +03001480
1481static inline bool mlx5_ib_can_use_umr(struct mlx5_ib_dev *dev,
1482 bool do_modify_atomic)
1483{
1484 if (MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled))
1485 return false;
1486
1487 if (do_modify_atomic &&
1488 MLX5_CAP_GEN(dev->mdev, atomic) &&
1489 MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled))
1490 return false;
1491
1492 return true;
1493}
Eli Cohene126ba92013-07-07 17:25:49 +03001494#endif /* MLX5_IB_H */