blob: caf4b9df16ebe09ee91eee9fac753422025241b2 [file] [log] [blame]
Stephen Boydebafb632018-12-11 09:43:03 -08001/* SPDX-License-Identifier: GPL-2.0 */
Mike Turquetteb24764902012-03-15 23:11:19 -07002/*
Mike Turquetteb24764902012-03-15 23:11:19 -07003 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
4 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
Mike Turquetteb24764902012-03-15 23:11:19 -07005 */
6#ifndef __LINUX_CLK_PROVIDER_H
7#define __LINUX_CLK_PROVIDER_H
8
Maxime Ripard355bb162014-08-30 21:18:00 +02009#include <linux/of.h>
Geert Uytterhoeveneb06d6b2018-04-18 16:50:01 +020010#include <linux/of_clk.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070011
Mike Turquetteb24764902012-03-15 23:11:19 -070012/*
13 * flags used across common struct clk. these flags should only affect the
14 * top-level framework. custom flags for dealing with hardware specifics
15 * belong in struct clk_foo
Geert Uytterhoevena6059ab2018-01-03 12:06:16 +010016 *
17 * Please update clk_flags[] in drivers/clk/clk.c when making changes here!
Mike Turquetteb24764902012-03-15 23:11:19 -070018 */
19#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
20#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
21#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
22#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
Stephen Boydb9610e72016-06-01 14:56:57 -070023 /* unused */
Stephen Boyd90b6c5c2019-04-25 10:57:37 -070024 /* unused */
Ulf Hanssona093bde2012-08-31 14:21:28 +020025#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010026#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010027#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020028#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Heiko Stuebner2eb8c712015-12-22 22:27:58 +010029#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
Lee Jones32b9b102016-02-11 13:19:09 -080030#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
Dong Aishenga4b35182016-06-30 17:31:13 +080031/* parents need enable during gate/ungate, set rate and re-parent */
32#define CLK_OPS_PARENT_ENABLE BIT(12)
Jerome Brunet9fba7382018-06-19 16:41:41 +020033/* duty cycle call may be forwarded to the parent clock */
34#define CLK_DUTY_CYCLE_PARENT BIT(13)
Mike Turquetteb24764902012-03-15 23:11:19 -070035
Stephen Boyd61ae7652015-06-22 17:13:49 -070036struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070037struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010038struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050039struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070040
Mike Turquetteb24764902012-03-15 23:11:19 -070041/**
Boris Brezillon0817b622015-07-07 20:48:08 +020042 * struct clk_rate_request - Structure encoding the clk constraints that
43 * a clock user might require.
44 *
45 * @rate: Requested clock rate. This field will be adjusted by
46 * clock drivers according to hardware capabilities.
47 * @min_rate: Minimum rate imposed by clk users.
Masahiro Yamada1971dfb2015-11-05 18:02:34 +090048 * @max_rate: Maximum rate imposed by clk users.
Boris Brezillon0817b622015-07-07 20:48:08 +020049 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
50 * requested constraints.
51 * @best_parent_hw: The most appropriate parent clock that fulfills the
52 * requested constraints.
53 *
54 */
55struct clk_rate_request {
56 unsigned long rate;
57 unsigned long min_rate;
58 unsigned long max_rate;
59 unsigned long best_parent_rate;
60 struct clk_hw *best_parent_hw;
61};
62
63/**
Jerome Brunet9fba7382018-06-19 16:41:41 +020064 * struct clk_duty - Struture encoding the duty cycle ratio of a clock
65 *
66 * @num: Numerator of the duty cycle ratio
67 * @den: Denominator of the duty cycle ratio
68 */
69struct clk_duty {
70 unsigned int num;
71 unsigned int den;
72};
73
74/**
Mike Turquetteb24764902012-03-15 23:11:19 -070075 * struct clk_ops - Callback operations for hardware clocks; these are to
76 * be provided by the clock implementation, and will be called by drivers
77 * through the clk_* api.
78 *
79 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020080 * the clock is fully prepared, and it's safe to call clk_enable.
81 * This callback is intended to allow clock implementations to
82 * do any initialisation that may sleep. Called with
83 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070084 *
85 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020086 * undo any work done in the @prepare callback. Called with
87 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070088 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010089 * @is_prepared: Queries the hardware to determine if the clock is prepared.
90 * This function is allowed to sleep. Optional, if this op is not
91 * set then the prepare count will be used.
92 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010093 * @unprepare_unused: Unprepare the clock atomically. Only called from
94 * clk_disable_unused for prepare clocks with special needs.
95 * Called with prepare mutex held. This function may sleep.
96 *
Mike Turquetteb24764902012-03-15 23:11:19 -070097 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020098 * clock is generating a valid clock signal, usable by consumer
99 * devices. Called with enable_lock held. This function must not
100 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -0700101 *
102 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200103 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -0700104 *
Stephen Boyd119c7122012-10-03 23:38:53 -0700105 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200106 * This function must not sleep. Optional, if this op is not
107 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -0700108 *
Mike Turquette7c045a52012-12-04 11:00:35 -0800109 * @disable_unused: Disable the clock atomically. Only called from
110 * clk_disable_unused for gate clocks with special needs.
111 * Called with enable_lock held. This function must not
112 * sleep.
113 *
Russ Dill8b95d1c2018-09-04 12:19:35 +0530114 * @save_context: Save the context of the clock in prepration for poweroff.
115 *
116 * @restore_context: Restore the context of the clock after a restoration
117 * of power.
118 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700119 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200120 * parent rate is an input parameter. It is up to the caller to
121 * ensure that the prepare_mutex is held across this call.
122 * Returns the calculated rate. Optional, but recommended - if
123 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700124 *
125 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200126 * supported by the clock. The parent rate is an input/output
127 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700128 *
James Hogan71472c02013-07-29 12:25:00 +0100129 * @determine_rate: Given a target rate as input, returns the closest rate
130 * actually supported by the clock, and optionally the parent clock
131 * that should be used to provide the clock rate.
132 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700133 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200134 * possible parents specify a new parent by passing in the index
135 * as a u8 corresponding to the parent in either the .parent_names
136 * or .parents arrays. This function in affect translates an
137 * array index into the value programmed into the hardware.
138 * Returns 0 on success, -EERROR otherwise.
139 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700140 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200141 * return value is a u8 which specifies the index corresponding to
142 * the parent clock. This index can be applied to either the
143 * .parent_names or .parents arrays. In short, this function
144 * translates the parent value read from hardware into an array
145 * index. Currently only called when the clock is initialized by
146 * __clk_init. This callback is mandatory for clocks with
147 * multiple parents. It is optional (and unnecessary) for clocks
148 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700149 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800150 * @set_rate: Change the rate of this clock. The requested rate is specified
151 * by the second argument, which should typically be the return
152 * of .round_rate call. The third argument gives the parent rate
153 * which is likely helpful for most .set_rate implementation.
154 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700155 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800156 * @set_rate_and_parent: Change the rate and the parent of this clock. The
157 * requested rate is specified by the second argument, which
158 * should typically be the return of .round_rate call. The
159 * third argument gives the parent rate which is likely helpful
160 * for most .set_rate_and_parent implementation. The fourth
161 * argument gives the parent index. This callback is optional (and
162 * unnecessary) for clocks with 0 or 1 parents as well as
163 * for clocks that can tolerate switching the rate and the parent
164 * separately via calls to .set_parent and .set_rate.
165 * Returns 0 on success, -EERROR otherwise.
166 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200167 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
168 * is expressed in ppb (parts per billion). The parent accuracy is
169 * an input parameter.
170 * Returns the calculated accuracy. Optional - if this op is not
171 * set then clock accuracy will be initialized to parent accuracy
172 * or 0 (perfect clock) if clock has no parent.
173 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200174 * @get_phase: Queries the hardware to get the current phase of a clock.
175 * Returned values are 0-359 degrees on success, negative
176 * error codes on failure.
177 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800178 * @set_phase: Shift the phase this clock signal in degrees specified
179 * by the second argument. Valid values for degrees are
180 * 0-359. Return 0 on success, otherwise -EERROR.
181 *
Jerome Brunet9fba7382018-06-19 16:41:41 +0200182 * @get_duty_cycle: Queries the hardware to get the current duty cycle ratio
183 * of a clock. Returned values denominator cannot be 0 and must be
184 * superior or equal to the numerator.
185 *
186 * @set_duty_cycle: Apply the duty cycle ratio to this clock signal specified by
187 * the numerator (2nd argurment) and denominator (3rd argument).
188 * Argument must be a valid ratio (denominator > 0
189 * and >= numerator) Return 0 on success, otherwise -EERROR.
190 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200191 * @init: Perform platform-specific initialization magic.
192 * This is not not used by any of the basic clock types.
193 * Please consider other ways of solving initialization problems
194 * before using this callback, as its use is discouraged.
195 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500196 * @debug_init: Set up type-specific debugfs entries for this clock. This
197 * is called once, after the debugfs directory entry for this
198 * clock has been created. The dentry pointer representing that
199 * directory is provided as an argument. Called with
200 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
201 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800202 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700203 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
204 * implementations to split any work between atomic (enable) and sleepable
205 * (prepare) contexts. If enabling a clock requires code that might sleep,
206 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700207 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700208 *
209 * Typically, drivers will call clk_prepare when a clock may be needed later
210 * (eg. when a device is opened), and clk_enable when the clock is actually
211 * required (eg. from an interrupt). Note that clk_prepare MUST have been
212 * called before clk_enable.
213 */
214struct clk_ops {
215 int (*prepare)(struct clk_hw *hw);
216 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100217 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100218 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700219 int (*enable)(struct clk_hw *hw);
220 void (*disable)(struct clk_hw *hw);
221 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800222 void (*disable_unused)(struct clk_hw *hw);
Russ Dill8b95d1c2018-09-04 12:19:35 +0530223 int (*save_context)(struct clk_hw *hw);
224 void (*restore_context)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700225 unsigned long (*recalc_rate)(struct clk_hw *hw,
226 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200227 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
228 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200229 int (*determine_rate)(struct clk_hw *hw,
230 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700231 int (*set_parent)(struct clk_hw *hw, u8 index);
232 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200233 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
234 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800235 int (*set_rate_and_parent)(struct clk_hw *hw,
236 unsigned long rate,
237 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100238 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
239 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200240 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800241 int (*set_phase)(struct clk_hw *hw, int degrees);
Jerome Brunet9fba7382018-06-19 16:41:41 +0200242 int (*get_duty_cycle)(struct clk_hw *hw,
243 struct clk_duty *duty);
244 int (*set_duty_cycle)(struct clk_hw *hw,
245 struct clk_duty *duty);
Mike Turquetteb24764902012-03-15 23:11:19 -0700246 void (*init)(struct clk_hw *hw);
Stephen Boydd75d50c2018-06-01 21:42:07 -0700247 void (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700248};
249
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700250/**
Stephen Boydfc0c2092019-04-12 11:31:47 -0700251 * struct clk_parent_data - clk parent information
252 * @hw: parent clk_hw pointer (used for clk providers with internal clks)
253 * @fw_name: parent name local to provider registering clk
254 * @name: globally unique parent name (used as a fallback)
Stephen Boyd601b6e92019-04-12 11:31:49 -0700255 * @index: parent index local to provider registering clk (if @fw_name absent)
Stephen Boydfc0c2092019-04-12 11:31:47 -0700256 */
257struct clk_parent_data {
258 const struct clk_hw *hw;
259 const char *fw_name;
260 const char *name;
Stephen Boyd601b6e92019-04-12 11:31:49 -0700261 int index;
Stephen Boydfc0c2092019-04-12 11:31:47 -0700262};
263
264/**
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700265 * struct clk_init_data - holds init data that's common to all clocks and is
266 * shared between the clock provider and the common clock framework.
267 *
268 * @name: clock name
269 * @ops: operations this clock supports
270 * @parent_names: array of string names for all possible parents
Stephen Boydfc0c2092019-04-12 11:31:47 -0700271 * @parent_data: array of parent data for all possible parents (when some
272 * parents are external to the clk controller)
273 * @parent_hws: array of pointers to all possible parents (when all parents
274 * are internal to the clk controller)
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700275 * @num_parents: number of possible parents
276 * @flags: framework-level hints and quirks
277 */
278struct clk_init_data {
279 const char *name;
280 const struct clk_ops *ops;
Stephen Boydfc0c2092019-04-12 11:31:47 -0700281 /* Only one of the following three should be assigned */
Sascha Hauer2893c372015-03-31 20:16:52 +0200282 const char * const *parent_names;
Stephen Boydfc0c2092019-04-12 11:31:47 -0700283 const struct clk_parent_data *parent_data;
284 const struct clk_hw **parent_hws;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700285 u8 num_parents;
286 unsigned long flags;
287};
288
289/**
290 * struct clk_hw - handle for traversing from a struct clk to its corresponding
291 * hardware-specific structure. struct clk_hw should be declared within struct
292 * clk_foo and then referenced by the struct clk instance that uses struct
293 * clk_foo's clk_ops
294 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100295 * @core: pointer to the struct clk_core instance that points back to this
296 * struct clk_hw instance
297 *
298 * @clk: pointer to the per-user struct clk instance that can be used to call
299 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700300 *
301 * @init: pointer to struct clk_init_data that contains the init data shared
Stephen Boyd0214f332019-07-31 12:35:17 -0700302 * with the common clock framework. This pointer will be set to NULL once
303 * a clk_register() variant is called on this clk_hw pointer.
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700304 */
305struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100306 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700307 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100308 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700309};
310
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700311/*
312 * DOC: Basic clock implementations common to many platforms
313 *
314 * Each basic clock hardware type is comprised of a structure describing the
315 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
316 * unique flags for that hardware type, a registration function and an
317 * alternative macro for static initialization
318 */
319
320/**
321 * struct clk_fixed_rate - fixed-rate clock
322 * @hw: handle between common and hardware-specific interfaces
323 * @fixed_rate: constant frequency of clock
324 */
325struct clk_fixed_rate {
326 struct clk_hw hw;
327 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100328 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700329};
330
Geliang Tang5fd9c052016-01-08 23:51:46 +0800331#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
332
Shawn Guobffad662012-03-27 15:23:23 +0800333extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700334struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
335 const char *parent_name, unsigned long flags,
336 unsigned long fixed_rate);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800337struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
338 const char *parent_name, unsigned long flags,
339 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100340struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
341 const char *name, const char *parent_name, unsigned long flags,
342 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada0b225e42016-01-06 13:25:10 +0900343void clk_unregister_fixed_rate(struct clk *clk);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800344struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
345 const char *name, const char *parent_name, unsigned long flags,
346 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada52445632016-05-22 14:33:35 +0900347void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800348
Grant Likely015ba402012-04-07 21:39:39 -0500349void of_fixed_clk_setup(struct device_node *np);
350
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700351/**
352 * struct clk_gate - gating clock
353 *
354 * @hw: handle between common and hardware-specific interfaces
355 * @reg: register controlling gate
356 * @bit_idx: single bit controlling gate
357 * @flags: hardware-specific flags
358 * @lock: register lock
359 *
360 * Clock which can gate its output. Implements .enable & .disable
361 *
362 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530363 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200364 * enable the clock. Setting this flag does the opposite: setting the bit
365 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800366 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200367 * of this register, and mask of gate bits are in higher 16-bit of this
368 * register. While setting the gate bits, higher 16-bit should also be
369 * updated to indicate changing gate bits.
Jonas Gorskid1c8a502019-04-18 13:12:06 +0200370 * CLK_GATE_BIG_ENDIAN - by default little endian register accesses are used for
371 * the gate register. Setting this flag makes the register accesses big
372 * endian.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700373 */
374struct clk_gate {
375 struct clk_hw hw;
376 void __iomem *reg;
377 u8 bit_idx;
378 u8 flags;
379 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700380};
381
Geliang Tang5fd9c052016-01-08 23:51:46 +0800382#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
383
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700384#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800385#define CLK_GATE_HIWORD_MASK BIT(1)
Jonas Gorskid1c8a502019-04-18 13:12:06 +0200386#define CLK_GATE_BIG_ENDIAN BIT(2)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700387
Shawn Guobffad662012-03-27 15:23:23 +0800388extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700389struct clk *clk_register_gate(struct device *dev, const char *name,
390 const char *parent_name, unsigned long flags,
391 void __iomem *reg, u8 bit_idx,
392 u8 clk_gate_flags, spinlock_t *lock);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800393struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
394 const char *parent_name, unsigned long flags,
395 void __iomem *reg, u8 bit_idx,
396 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100397void clk_unregister_gate(struct clk *clk);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800398void clk_hw_unregister_gate(struct clk_hw *hw);
Gabriel Fernandez0a9c8692017-08-21 13:59:01 +0200399int clk_gate_is_enabled(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700400
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530401struct clk_div_table {
402 unsigned int val;
403 unsigned int div;
404};
405
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700406/**
407 * struct clk_divider - adjustable divider clock
408 *
409 * @hw: handle between common and hardware-specific interfaces
410 * @reg: register containing the divider
411 * @shift: shift to the divider bit field
412 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530413 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700414 * @lock: register lock
415 *
416 * Clock with an adjustable divider affecting its output frequency. Implements
417 * .recalc_rate, .set_rate and .round_rate
418 *
419 * Flags:
420 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200421 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
422 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700423 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700424 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200425 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700426 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
427 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
428 * Some hardware implementations gracefully handle this case and allow a
429 * zero divisor by not modifying their input clock
430 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800431 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200432 * of this register, and mask of divider bits are in higher 16-bit of this
433 * register. While setting the divider bits, higher 16-bit should also be
434 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100435 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
436 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530437 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
438 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400439 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
440 * except when the value read from the register is zero, the divisor is
441 * 2^width of the field.
Jonas Gorski434d69f2019-04-18 13:12:04 +0200442 * CLK_DIVIDER_BIG_ENDIAN - By default little endian register accesses are used
443 * for the divider register. Setting this flag makes the register accesses
444 * big endian.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700445 */
446struct clk_divider {
447 struct clk_hw hw;
448 void __iomem *reg;
449 u8 shift;
450 u8 width;
451 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530452 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700453 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700454};
455
Jerome Brunete6d3cc72018-02-14 14:43:33 +0100456#define clk_div_mask(width) ((1 << (width)) - 1)
Geliang Tang5fd9c052016-01-08 23:51:46 +0800457#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
458
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700459#define CLK_DIVIDER_ONE_BASED BIT(0)
460#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700461#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800462#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100463#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530464#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400465#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Jonas Gorski434d69f2019-04-18 13:12:04 +0200466#define CLK_DIVIDER_BIG_ENDIAN BIT(7)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700467
Shawn Guobffad662012-03-27 15:23:23 +0800468extern const struct clk_ops clk_divider_ops;
Heiko Stuebner50359812016-01-21 21:53:09 +0100469extern const struct clk_ops clk_divider_ro_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800470
471unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
472 unsigned int val, const struct clk_div_table *table,
Jerome Brunet12a26c22017-12-21 17:30:54 +0100473 unsigned long flags, unsigned long width);
Maxime Ripard22833a92017-05-17 09:40:30 +0200474long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
475 unsigned long rate, unsigned long *prate,
476 const struct clk_div_table *table,
477 u8 width, unsigned long flags);
Jerome Brunetb15ee492018-02-14 14:43:39 +0100478long divider_ro_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
479 unsigned long rate, unsigned long *prate,
480 const struct clk_div_table *table, u8 width,
481 unsigned long flags, unsigned int val);
Stephen Boydbca96902015-01-19 18:05:29 -0800482int divider_get_val(unsigned long rate, unsigned long parent_rate,
483 const struct clk_div_table *table, u8 width,
484 unsigned long flags);
485
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700486struct clk *clk_register_divider(struct device *dev, const char *name,
487 const char *parent_name, unsigned long flags,
488 void __iomem *reg, u8 shift, u8 width,
489 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800490struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
491 const char *parent_name, unsigned long flags,
492 void __iomem *reg, u8 shift, u8 width,
493 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530494struct clk *clk_register_divider_table(struct device *dev, const char *name,
495 const char *parent_name, unsigned long flags,
496 void __iomem *reg, u8 shift, u8 width,
497 u8 clk_divider_flags, const struct clk_div_table *table,
498 spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800499struct clk_hw *clk_hw_register_divider_table(struct device *dev,
500 const char *name, const char *parent_name, unsigned long flags,
501 void __iomem *reg, u8 shift, u8 width,
502 u8 clk_divider_flags, const struct clk_div_table *table,
503 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100504void clk_unregister_divider(struct clk *clk);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800505void clk_hw_unregister_divider(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700506
507/**
508 * struct clk_mux - multiplexer clock
509 *
510 * @hw: handle between common and hardware-specific interfaces
511 * @reg: register controlling multiplexer
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100512 * @table: array of register values corresponding to the parent index
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700513 * @shift: shift to multiplexer bit field
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100514 * @mask: mask of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000515 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700516 * @lock: register lock
517 *
518 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
519 * and .recalc_rate
520 *
521 * Flags:
522 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530523 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800524 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200525 * register, and mask of mux bits are in higher 16-bit of this register.
526 * While setting the mux bits, higher 16-bit should also be updated to
527 * indicate changing mux bits.
Stephen Boyd31f6e872018-12-11 10:58:33 -0800528 * CLK_MUX_READ_ONLY - The mux registers can't be written, only read in the
529 * .get_parent clk_op.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800530 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
531 * frequency.
Jonas Gorski3a727512019-04-18 13:12:08 +0200532 * CLK_MUX_BIG_ENDIAN - By default little endian register accesses are used for
533 * the mux register. Setting this flag makes the register accesses big
534 * endian.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700535 */
536struct clk_mux {
537 struct clk_hw hw;
538 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200539 u32 *table;
540 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700541 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700542 u8 flags;
543 spinlock_t *lock;
544};
545
Geliang Tang5fd9c052016-01-08 23:51:46 +0800546#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
547
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700548#define CLK_MUX_INDEX_ONE BIT(0)
549#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800550#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800551#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
552#define CLK_MUX_ROUND_CLOSEST BIT(4)
Jonas Gorski3a727512019-04-18 13:12:08 +0200553#define CLK_MUX_BIG_ENDIAN BIT(5)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700554
Shawn Guobffad662012-03-27 15:23:23 +0800555extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200556extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200557
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700558struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200559 const char * const *parent_names, u8 num_parents,
560 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700561 void __iomem *reg, u8 shift, u8 width,
562 u8 clk_mux_flags, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800563struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
564 const char * const *parent_names, u8 num_parents,
565 unsigned long flags,
566 void __iomem *reg, u8 shift, u8 width,
567 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700568
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200569struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200570 const char * const *parent_names, u8 num_parents,
571 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200572 void __iomem *reg, u8 shift, u32 mask,
573 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800574struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
575 const char * const *parent_names, u8 num_parents,
576 unsigned long flags,
577 void __iomem *reg, u8 shift, u32 mask,
578 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200579
Jerome Brunet77deb662018-02-14 14:43:34 +0100580int clk_mux_val_to_index(struct clk_hw *hw, u32 *table, unsigned int flags,
581 unsigned int val);
582unsigned int clk_mux_index_to_val(u32 *table, unsigned int flags, u8 index);
583
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100584void clk_unregister_mux(struct clk *clk);
Stephen Boyd264b3172016-02-07 00:05:48 -0800585void clk_hw_unregister_mux(struct clk_hw *hw);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100586
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200587void of_fixed_factor_clk_setup(struct device_node *node);
588
Mike Turquetteb24764902012-03-15 23:11:19 -0700589/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530590 * struct clk_fixed_factor - fixed multiplier and divider clock
591 *
592 * @hw: handle between common and hardware-specific interfaces
593 * @mult: multiplier
594 * @div: divider
595 *
596 * Clock with a fixed multiplier and divider. The output frequency is the
597 * parent clock rate divided by div and multiplied by mult.
598 * Implements .recalc_rate, .set_rate and .round_rate
599 */
600
601struct clk_fixed_factor {
602 struct clk_hw hw;
603 unsigned int mult;
604 unsigned int div;
605};
606
Geliang Tang5fd9c052016-01-08 23:51:46 +0800607#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
608
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100609extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530610struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
611 const char *parent_name, unsigned long flags,
612 unsigned int mult, unsigned int div);
Masahiro Yamadacbf95912016-01-06 13:25:09 +0900613void clk_unregister_fixed_factor(struct clk *clk);
Stephen Boyd0759ac82016-02-07 00:11:06 -0800614struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
615 const char *name, const char *parent_name, unsigned long flags,
616 unsigned int mult, unsigned int div);
617void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
Sascha Hauerf0948f52012-05-03 15:36:14 +0530618
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300619/**
620 * struct clk_fractional_divider - adjustable fractional divider clock
621 *
622 * @hw: handle between common and hardware-specific interfaces
623 * @reg: register containing the divider
624 * @mshift: shift to the numerator bit field
625 * @mwidth: width of the numerator bit field
626 * @nshift: shift to the denominator bit field
627 * @nwidth: width of the denominator bit field
628 * @lock: register lock
629 *
630 * Clock with adjustable fractional divider affecting its output frequency.
A.s. Donge983da22018-11-14 13:01:39 +0000631 *
632 * Flags:
633 * CLK_FRAC_DIVIDER_ZERO_BASED - by default the numerator and denominator
634 * is the value read from the register. If CLK_FRAC_DIVIDER_ZERO_BASED
635 * is set then the numerator and denominator are both the value read
636 * plus one.
Jonas Gorski58a2b4c2019-04-18 13:12:05 +0200637 * CLK_FRAC_DIVIDER_BIG_ENDIAN - By default little endian register accesses are
638 * used for the divider register. Setting this flag makes the register
639 * accesses big endian.
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300640 */
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300641struct clk_fractional_divider {
642 struct clk_hw hw;
643 void __iomem *reg;
644 u8 mshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300645 u8 mwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300646 u32 mmask;
647 u8 nshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300648 u8 nwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300649 u32 nmask;
650 u8 flags;
Elaine Zhangec52e462017-08-01 18:21:22 +0200651 void (*approximation)(struct clk_hw *hw,
652 unsigned long rate, unsigned long *parent_rate,
653 unsigned long *m, unsigned long *n);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300654 spinlock_t *lock;
655};
656
Geliang Tang5fd9c052016-01-08 23:51:46 +0800657#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
658
A.s. Donge983da22018-11-14 13:01:39 +0000659#define CLK_FRAC_DIVIDER_ZERO_BASED BIT(0)
Jonas Gorski58a2b4c2019-04-18 13:12:05 +0200660#define CLK_FRAC_DIVIDER_BIG_ENDIAN BIT(1)
A.s. Donge983da22018-11-14 13:01:39 +0000661
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300662extern const struct clk_ops clk_fractional_divider_ops;
663struct clk *clk_register_fractional_divider(struct device *dev,
664 const char *name, const char *parent_name, unsigned long flags,
665 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
666 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boyd39b44cf2016-02-07 00:15:09 -0800667struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
668 const char *name, const char *parent_name, unsigned long flags,
669 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
670 u8 clk_divider_flags, spinlock_t *lock);
671void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300672
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200673/**
674 * struct clk_multiplier - adjustable multiplier clock
675 *
676 * @hw: handle between common and hardware-specific interfaces
677 * @reg: register containing the multiplier
678 * @shift: shift to the multiplier bit field
679 * @width: width of the multiplier bit field
680 * @lock: register lock
681 *
682 * Clock with an adjustable multiplier affecting its output frequency.
683 * Implements .recalc_rate, .set_rate and .round_rate
684 *
685 * Flags:
686 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
687 * from the register, with 0 being a valid value effectively
688 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
689 * set, then a null multiplier will be considered as a bypass,
690 * leaving the parent rate unmodified.
691 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
692 * rounded to the closest integer instead of the down one.
Jonas Gorski9427b712019-04-18 13:12:07 +0200693 * CLK_MULTIPLIER_BIG_ENDIAN - By default little endian register accesses are
694 * used for the multiplier register. Setting this flag makes the register
695 * accesses big endian.
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200696 */
697struct clk_multiplier {
698 struct clk_hw hw;
699 void __iomem *reg;
700 u8 shift;
701 u8 width;
702 u8 flags;
703 spinlock_t *lock;
704};
705
Geliang Tang5fd9c052016-01-08 23:51:46 +0800706#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
707
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200708#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
709#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
Jonas Gorski9427b712019-04-18 13:12:07 +0200710#define CLK_MULTIPLIER_BIG_ENDIAN BIT(2)
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200711
712extern const struct clk_ops clk_multiplier_ops;
713
Prashant Gaikwadece70092013-03-20 17:30:34 +0530714/***
715 * struct clk_composite - aggregate clock of mux, divider and gate clocks
716 *
717 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700718 * @mux_hw: handle between composite and hardware-specific mux clock
719 * @rate_hw: handle between composite and hardware-specific rate clock
720 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530721 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700722 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530723 * @gate_ops: clock ops for gate
724 */
725struct clk_composite {
726 struct clk_hw hw;
727 struct clk_ops ops;
728
729 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700730 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530731 struct clk_hw *gate_hw;
732
733 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700734 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530735 const struct clk_ops *gate_ops;
736};
737
Geliang Tang5fd9c052016-01-08 23:51:46 +0800738#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
739
Prashant Gaikwadece70092013-03-20 17:30:34 +0530740struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200741 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530742 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700743 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530744 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
745 unsigned long flags);
Maxime Ripard92a39d92016-03-23 17:38:24 +0100746void clk_unregister_composite(struct clk *clk);
Stephen Boyd49cb3922016-02-07 00:20:31 -0800747struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
748 const char * const *parent_names, int num_parents,
749 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
750 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
751 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
752 unsigned long flags);
753void clk_hw_unregister_composite(struct clk_hw *hw);
Prashant Gaikwadece70092013-03-20 17:30:34 +0530754
Stephen Boyd38581dd2018-12-11 10:07:06 -0800755/**
756 * struct clk_gpio - gpio gated clock
Jyri Sarhac873d142014-09-05 15:21:34 +0300757 *
758 * @hw: handle between common and hardware-specific interfaces
759 * @gpiod: gpio descriptor
760 *
Stephen Boyd38581dd2018-12-11 10:07:06 -0800761 * Clock with a gpio control for enabling and disabling the parent clock
762 * or switching between two parents by asserting or deasserting the gpio.
763 *
764 * Implements .enable, .disable and .is_enabled or
765 * .get_parent, .set_parent and .determine_rate depending on which clk_ops
766 * is used.
Jyri Sarhac873d142014-09-05 15:21:34 +0300767 */
Jyri Sarhac873d142014-09-05 15:21:34 +0300768struct clk_gpio {
769 struct clk_hw hw;
770 struct gpio_desc *gpiod;
771};
772
Geliang Tang5fd9c052016-01-08 23:51:46 +0800773#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
774
Jyri Sarhac873d142014-09-05 15:21:34 +0300775extern const struct clk_ops clk_gpio_gate_ops;
776struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200777 const char *parent_name, struct gpio_desc *gpiod,
Jyri Sarhac873d142014-09-05 15:21:34 +0300778 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800779struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200780 const char *parent_name, struct gpio_desc *gpiod,
Stephen Boydb1207432016-02-07 00:27:55 -0800781 unsigned long flags);
782void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
Jyri Sarhac873d142014-09-05 15:21:34 +0300783
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200784extern const struct clk_ops clk_gpio_mux_ops;
785struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200786 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
787 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800788struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200789 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
790 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800791void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200792
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700793struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700794struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700795
Stephen Boyd41438042016-02-05 17:02:52 -0800796int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
797int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd89a5ddcc2019-04-12 11:31:46 -0700798int __must_check of_clk_hw_register(struct device_node *node, struct clk_hw *hw);
Stephen Boyd41438042016-02-05 17:02:52 -0800799
Mark Brown1df5c932012-04-18 09:07:12 +0100800void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700801void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100802
Stephen Boyd41438042016-02-05 17:02:52 -0800803void clk_hw_unregister(struct clk_hw *hw);
804void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
805
Mike Turquetteb24764902012-03-15 23:11:19 -0700806/* helper functions */
Geert Uytterhoevenb76281c2015-10-16 14:35:21 +0200807const char *__clk_get_name(const struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700808const char *clk_hw_get_name(const struct clk_hw *hw);
Stephen Rothwell1df37992019-07-02 12:03:50 +1000809#ifdef CONFIG_COMMON_CLK
Mike Turquetteb24764902012-03-15 23:11:19 -0700810struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Rothwell1df37992019-07-02 12:03:50 +1000811#else
812static inline struct clk_hw *__clk_get_hw(struct clk *clk)
813{
814 return (struct clk_hw *)clk;
815}
816#endif
Stephen Boyde7df6f62015-08-12 13:04:56 -0700817unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
818struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
819struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700820 unsigned int index);
Sowjanya Komatinenid9b86cc2019-08-16 12:41:52 -0700821int clk_hw_get_parent_index(struct clk_hw *hw);
Neil Armstrong35678942019-07-31 10:40:16 +0200822int clk_hw_set_parent(struct clk_hw *hw, struct clk_hw *new_parent);
Linus Torvalds93874682012-12-11 11:25:08 -0800823unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700824unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700825unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700826unsigned long clk_hw_get_flags(const struct clk_hw *hw);
Katsuhiro Suzukid13501a2019-02-11 00:38:06 +0900827#define clk_hw_can_set_rate_parent(hw) \
828 (clk_hw_get_flags((hw)) & CLK_SET_RATE_PARENT)
829
Stephen Boyde7df6f62015-08-12 13:04:56 -0700830bool clk_hw_is_prepared(const struct clk_hw *hw);
Jerome Brunete55a8392017-12-01 22:51:56 +0100831bool clk_hw_rate_is_protected(const struct clk_hw *hw);
Joachim Eastwoodbe68bf82015-10-24 18:55:22 +0200832bool clk_hw_is_enabled(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700833bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700834struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200835int __clk_mux_determine_rate(struct clk_hw *hw,
836 struct clk_rate_request *req);
837int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
838int __clk_mux_determine_rate_closest(struct clk_hw *hw,
839 struct clk_rate_request *req);
Jerome Brunet4ad69b802018-04-09 15:59:20 +0200840int clk_mux_determine_rate_flags(struct clk_hw *hw,
841 struct clk_rate_request *req,
842 unsigned long flags);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100843void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700844void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
845 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700846
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100847static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
848{
849 dst->clk = src->clk;
850 dst->core = src->core;
851}
852
Maxime Ripard22833a92017-05-17 09:40:30 +0200853static inline long divider_round_rate(struct clk_hw *hw, unsigned long rate,
854 unsigned long *prate,
855 const struct clk_div_table *table,
856 u8 width, unsigned long flags)
857{
858 return divider_round_rate_parent(hw, clk_hw_get_parent(hw),
859 rate, prate, table, width, flags);
860}
861
Jerome Brunetb15ee492018-02-14 14:43:39 +0100862static inline long divider_ro_round_rate(struct clk_hw *hw, unsigned long rate,
863 unsigned long *prate,
864 const struct clk_div_table *table,
865 u8 width, unsigned long flags,
866 unsigned int val)
867{
868 return divider_ro_round_rate_parent(hw, clk_hw_get_parent(hw),
869 rate, prate, table, width, flags,
870 val);
871}
872
Mike Turquetteb24764902012-03-15 23:11:19 -0700873/*
874 * FIXME clock api without lock protection
875 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700876unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700877
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200878struct clk_onecell_data {
879 struct clk **clks;
880 unsigned int clk_num;
881};
882
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800883struct clk_hw_onecell_data {
Masahiro Yamada5963f192016-09-23 21:29:36 +0900884 unsigned int num;
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800885 struct clk_hw *hws[];
886};
887
Rob Herring54196cc2014-05-08 16:09:24 -0500888#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200889
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200890/*
891 * Use this macro when you have a driver that requires two initialization
892 * routines, one at of_clk_init(), and one at platform device probe
893 */
894#define CLK_OF_DECLARE_DRIVER(name, compat, fn) \
Shawn Guo339e1e52016-10-08 16:59:38 +0800895 static void __init name##_of_clk_init_driver(struct device_node *np) \
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200896 { \
897 of_node_clear_flag(np, OF_POPULATED); \
898 fn(np); \
899 } \
900 OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver)
901
Chunyan Zhang1ded8792017-12-07 20:57:04 +0800902#define CLK_HW_INIT(_name, _parent, _ops, _flags) \
903 (&(struct clk_init_data) { \
904 .flags = _flags, \
905 .name = _name, \
906 .parent_names = (const char *[]) { _parent }, \
907 .num_parents = 1, \
908 .ops = _ops, \
909 })
910
Chen-Yu Tsai99600fd2019-04-22 07:15:05 +0800911#define CLK_HW_INIT_HW(_name, _parent, _ops, _flags) \
912 (&(struct clk_init_data) { \
913 .flags = _flags, \
914 .name = _name, \
915 .parent_hws = (const struct clk_hw*[]) { _parent }, \
916 .num_parents = 1, \
917 .ops = _ops, \
918 })
919
920/*
921 * This macro is intended for drivers to be able to share the otherwise
922 * individual struct clk_hw[] compound literals created by the compiler
923 * when using CLK_HW_INIT_HW. It does NOT support multiple parents.
924 */
925#define CLK_HW_INIT_HWS(_name, _parent, _ops, _flags) \
926 (&(struct clk_init_data) { \
927 .flags = _flags, \
928 .name = _name, \
929 .parent_hws = _parent, \
930 .num_parents = 1, \
931 .ops = _ops, \
932 })
933
Chen-Yu Tsai2d6b4f32019-05-03 11:49:03 +0800934#define CLK_HW_INIT_FW_NAME(_name, _parent, _ops, _flags) \
935 (&(struct clk_init_data) { \
936 .flags = _flags, \
937 .name = _name, \
938 .parent_data = (const struct clk_parent_data[]) { \
939 { .fw_name = _parent }, \
940 }, \
941 .num_parents = 1, \
942 .ops = _ops, \
943 })
944
Chunyan Zhang1ded8792017-12-07 20:57:04 +0800945#define CLK_HW_INIT_PARENTS(_name, _parents, _ops, _flags) \
946 (&(struct clk_init_data) { \
947 .flags = _flags, \
948 .name = _name, \
949 .parent_names = _parents, \
950 .num_parents = ARRAY_SIZE(_parents), \
951 .ops = _ops, \
952 })
953
Chen-Yu Tsai99600fd2019-04-22 07:15:05 +0800954#define CLK_HW_INIT_PARENTS_HW(_name, _parents, _ops, _flags) \
955 (&(struct clk_init_data) { \
956 .flags = _flags, \
957 .name = _name, \
958 .parent_hws = _parents, \
959 .num_parents = ARRAY_SIZE(_parents), \
960 .ops = _ops, \
961 })
962
Chen-Yu Tsai13933102019-04-22 07:17:50 +0800963#define CLK_HW_INIT_PARENTS_DATA(_name, _parents, _ops, _flags) \
964 (&(struct clk_init_data) { \
965 .flags = _flags, \
966 .name = _name, \
967 .parent_data = _parents, \
968 .num_parents = ARRAY_SIZE(_parents), \
969 .ops = _ops, \
970 })
971
Chunyan Zhang1ded8792017-12-07 20:57:04 +0800972#define CLK_HW_INIT_NO_PARENT(_name, _ops, _flags) \
973 (&(struct clk_init_data) { \
974 .flags = _flags, \
975 .name = _name, \
976 .parent_names = NULL, \
977 .num_parents = 0, \
978 .ops = _ops, \
979 })
980
981#define CLK_FIXED_FACTOR(_struct, _name, _parent, \
982 _div, _mult, _flags) \
983 struct clk_fixed_factor _struct = { \
984 .div = _div, \
985 .mult = _mult, \
986 .hw.init = CLK_HW_INIT(_name, \
987 _parent, \
988 &clk_fixed_factor_ops, \
989 _flags), \
990 }
991
Chen-Yu Tsaid7b15112019-04-22 07:19:46 +0800992#define CLK_FIXED_FACTOR_HW(_struct, _name, _parent, \
993 _div, _mult, _flags) \
994 struct clk_fixed_factor _struct = { \
995 .div = _div, \
996 .mult = _mult, \
997 .hw.init = CLK_HW_INIT_HW(_name, \
998 _parent, \
999 &clk_fixed_factor_ops, \
1000 _flags), \
1001 }
1002
Chen-Yu Tsai1bef0042019-05-06 10:43:16 +08001003/*
1004 * This macro allows the driver to reuse the _parent array for multiple
1005 * fixed factor clk declarations.
1006 */
1007#define CLK_FIXED_FACTOR_HWS(_struct, _name, _parent, \
1008 _div, _mult, _flags) \
1009 struct clk_fixed_factor _struct = { \
1010 .div = _div, \
1011 .mult = _mult, \
1012 .hw.init = CLK_HW_INIT_HWS(_name, \
1013 _parent, \
1014 &clk_fixed_factor_ops, \
1015 _flags), \
1016 }
1017
Chen-Yu Tsai8b13a482019-05-03 11:58:20 +08001018#define CLK_FIXED_FACTOR_FW_NAME(_struct, _name, _parent, \
1019 _div, _mult, _flags) \
1020 struct clk_fixed_factor _struct = { \
1021 .div = _div, \
1022 .mult = _mult, \
1023 .hw.init = CLK_HW_INIT_FW_NAME(_name, \
1024 _parent, \
1025 &clk_fixed_factor_ops, \
1026 _flags), \
1027 }
1028
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +02001029#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -05001030int of_clk_add_provider(struct device_node *np,
1031 struct clk *(*clk_src_get)(struct of_phandle_args *args,
1032 void *data),
1033 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -08001034int of_clk_add_hw_provider(struct device_node *np,
1035 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
1036 void *data),
1037 void *data);
Stephen Boydaa795c42017-09-01 16:16:40 -07001038int devm_of_clk_add_hw_provider(struct device *dev,
1039 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
1040 void *data),
1041 void *data);
Grant Likely766e6a42012-04-09 14:50:06 -05001042void of_clk_del_provider(struct device_node *np);
Stephen Boydaa795c42017-09-01 16:16:40 -07001043void devm_of_clk_del_provider(struct device *dev);
Grant Likely766e6a42012-04-09 14:50:06 -05001044struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
1045 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -08001046struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
1047 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +08001048struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -08001049struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
1050 void *data);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -05001051int of_clk_parent_fill(struct device_node *np, const char **parents,
1052 unsigned int size);
Lee Jonesd56f8992016-02-11 13:19:11 -08001053int of_clk_detect_critical(struct device_node *np, int index,
1054 unsigned long *flags);
Grant Likely766e6a42012-04-09 14:50:06 -05001055
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +02001056#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +05301057
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +02001058static inline int of_clk_add_provider(struct device_node *np,
1059 struct clk *(*clk_src_get)(struct of_phandle_args *args,
1060 void *data),
1061 void *data)
1062{
1063 return 0;
1064}
Stephen Boyd0861e5b2016-02-05 17:38:26 -08001065static inline int of_clk_add_hw_provider(struct device_node *np,
1066 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
1067 void *data),
1068 void *data)
1069{
1070 return 0;
1071}
Stephen Boydaa795c42017-09-01 16:16:40 -07001072static inline int devm_of_clk_add_hw_provider(struct device *dev,
1073 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
1074 void *data),
1075 void *data)
1076{
1077 return 0;
1078}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +01001079static inline void of_clk_del_provider(struct device_node *np) {}
Stephen Boydaa795c42017-09-01 16:16:40 -07001080static inline void devm_of_clk_del_provider(struct device *dev) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +02001081static inline struct clk *of_clk_src_simple_get(
1082 struct of_phandle_args *clkspec, void *data)
1083{
1084 return ERR_PTR(-ENOENT);
1085}
Stephen Boyd0861e5b2016-02-05 17:38:26 -08001086static inline struct clk_hw *
1087of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
1088{
1089 return ERR_PTR(-ENOENT);
1090}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +02001091static inline struct clk *of_clk_src_onecell_get(
1092 struct of_phandle_args *clkspec, void *data)
1093{
1094 return ERR_PTR(-ENOENT);
1095}
Stephen Boyd0861e5b2016-02-05 17:38:26 -08001096static inline struct clk_hw *
1097of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
1098{
1099 return ERR_PTR(-ENOENT);
1100}
Stephen Boyd679c51c2015-10-26 11:55:34 -07001101static inline int of_clk_parent_fill(struct device_node *np,
1102 const char **parents, unsigned int size)
1103{
1104 return 0;
1105}
Lee Jonesd56f8992016-02-11 13:19:11 -08001106static inline int of_clk_detect_critical(struct device_node *np, int index,
1107 unsigned long *flags)
1108{
1109 return 0;
1110}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +02001111#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +02001112
Keerthy43536542018-09-04 12:19:36 +05301113void clk_gate_restore_context(struct clk_hw *hw);
1114
Mike Turquetteb24764902012-03-15 23:11:19 -07001115#endif /* CLK_PROVIDER_H */