blob: 9d7a36f148cfe1d0fef1cc1d1a8fdb0aab3e0cca [file] [log] [blame]
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001/*
2 * Copyright (C) 2015 Broadcom
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/**
10 * DOC: VC4 plane module
11 *
12 * Each DRM plane is a layer of pixels being scanned out by the HVS.
13 *
14 * At atomic modeset check time, we compute the HVS display element
15 * state that would be necessary for displaying the plane (giving us a
16 * chance to figure out if a plane configuration is invalid), then at
17 * atomic flush time the CRTC will ask us to write our element state
18 * into the region of the HVS that it has allocated for us.
19 */
20
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090021#include <drm/drm_atomic.h>
22#include <drm/drm_atomic_helper.h>
23#include <drm/drm_fb_cma_helper.h>
24#include <drm/drm_plane_helper.h>
25
Boris Brezillonb9f19252017-10-19 14:57:48 +020026#include "uapi/drm/vc4_drm.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080027#include "vc4_drv.h"
28#include "vc4_regs.h"
Eric Anholtc8b75bc2015-03-02 13:01:12 -080029
Eric Anholtc8b75bc2015-03-02 13:01:12 -080030static const struct hvs_format {
31 u32 drm; /* DRM_FORMAT_* */
32 u32 hvs; /* HVS_FORMAT_* */
33 u32 pixel_order;
Eric Anholtc8b75bc2015-03-02 13:01:12 -080034} hvs_formats[] = {
35 {
36 .drm = DRM_FORMAT_XRGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010037 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080038 },
39 {
40 .drm = DRM_FORMAT_ARGB8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010041 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtc8b75bc2015-03-02 13:01:12 -080042 },
Eric Anholtfe4cd842015-10-20 13:59:15 +010043 {
Rob Herring93977762016-06-09 16:19:25 -050044 .drm = DRM_FORMAT_ABGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010045 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050046 },
47 {
48 .drm = DRM_FORMAT_XBGR8888, .hvs = HVS_PIXEL_FORMAT_RGBA8888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010049 .pixel_order = HVS_PIXEL_ORDER_ARGB,
Rob Herring93977762016-06-09 16:19:25 -050050 },
51 {
Eric Anholtfe4cd842015-10-20 13:59:15 +010052 .drm = DRM_FORMAT_RGB565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010053 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Eric Anholtfe4cd842015-10-20 13:59:15 +010054 },
55 {
56 .drm = DRM_FORMAT_BGR565, .hvs = HVS_PIXEL_FORMAT_RGB565,
Maxime Ripard124e5da2017-12-22 15:31:27 +010057 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010058 },
59 {
60 .drm = DRM_FORMAT_ARGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010061 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010062 },
63 {
64 .drm = DRM_FORMAT_XRGB1555, .hvs = HVS_PIXEL_FORMAT_RGBA5551,
Maxime Ripard124e5da2017-12-22 15:31:27 +010065 .pixel_order = HVS_PIXEL_ORDER_ABGR,
Eric Anholtfe4cd842015-10-20 13:59:15 +010066 },
Eric Anholtfc040232015-12-30 12:25:44 -080067 {
Dave Stevenson88f81562017-11-16 14:22:29 +000068 .drm = DRM_FORMAT_RGB888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010069 .pixel_order = HVS_PIXEL_ORDER_XRGB,
Dave Stevenson88f81562017-11-16 14:22:29 +000070 },
71 {
72 .drm = DRM_FORMAT_BGR888, .hvs = HVS_PIXEL_FORMAT_RGB888,
Maxime Ripard124e5da2017-12-22 15:31:27 +010073 .pixel_order = HVS_PIXEL_ORDER_XBGR,
Dave Stevenson88f81562017-11-16 14:22:29 +000074 },
75 {
Eric Anholtfc040232015-12-30 12:25:44 -080076 .drm = DRM_FORMAT_YUV422,
77 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000078 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080079 },
80 {
81 .drm = DRM_FORMAT_YVU422,
82 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000083 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080084 },
85 {
86 .drm = DRM_FORMAT_YUV420,
87 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000088 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080089 },
90 {
91 .drm = DRM_FORMAT_YVU420,
92 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000093 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
Eric Anholtfc040232015-12-30 12:25:44 -080094 },
95 {
96 .drm = DRM_FORMAT_NV12,
97 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +000098 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -080099 },
100 {
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000101 .drm = DRM_FORMAT_NV21,
102 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
103 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
104 },
105 {
Eric Anholtfc040232015-12-30 12:25:44 -0800106 .drm = DRM_FORMAT_NV16,
107 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000108 .pixel_order = HVS_PIXEL_ORDER_XYCBCR,
Eric Anholtfc040232015-12-30 12:25:44 -0800109 },
Dave Stevensoncb20dd12017-11-16 14:22:31 +0000110 {
111 .drm = DRM_FORMAT_NV61,
112 .hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
113 .pixel_order = HVS_PIXEL_ORDER_XYCRCB,
114 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800115};
116
117static const struct hvs_format *vc4_get_hvs_format(u32 drm_format)
118{
119 unsigned i;
120
121 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
122 if (hvs_formats[i].drm == drm_format)
123 return &hvs_formats[i];
124 }
125
126 return NULL;
127}
128
Eric Anholt21af94c2015-10-20 16:06:57 +0100129static enum vc4_scaling_mode vc4_get_scaling_mode(u32 src, u32 dst)
130{
131 if (dst > src)
132 return VC4_SCALING_PPF;
133 else if (dst < src)
134 return VC4_SCALING_TPZ;
135 else
136 return VC4_SCALING_NONE;
137}
138
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800139static bool plane_enabled(struct drm_plane_state *state)
140{
141 return state->fb && state->crtc;
142}
143
kbuild test robot91276ae2015-10-22 11:12:26 +0800144static struct drm_plane_state *vc4_plane_duplicate_state(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800145{
146 struct vc4_plane_state *vc4_state;
147
148 if (WARN_ON(!plane->state))
149 return NULL;
150
151 vc4_state = kmemdup(plane->state, sizeof(*vc4_state), GFP_KERNEL);
152 if (!vc4_state)
153 return NULL;
154
Eric Anholt21af94c2015-10-20 16:06:57 +0100155 memset(&vc4_state->lbm, 0, sizeof(vc4_state->lbm));
156
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800157 __drm_atomic_helper_plane_duplicate_state(plane, &vc4_state->base);
158
159 if (vc4_state->dlist) {
160 vc4_state->dlist = kmemdup(vc4_state->dlist,
161 vc4_state->dlist_count * 4,
162 GFP_KERNEL);
163 if (!vc4_state->dlist) {
164 kfree(vc4_state);
165 return NULL;
166 }
167 vc4_state->dlist_size = vc4_state->dlist_count;
168 }
169
170 return &vc4_state->base;
171}
172
kbuild test robot91276ae2015-10-22 11:12:26 +0800173static void vc4_plane_destroy_state(struct drm_plane *plane,
174 struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800175{
Eric Anholt21af94c2015-10-20 16:06:57 +0100176 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800177 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
178
Eric Anholt21af94c2015-10-20 16:06:57 +0100179 if (vc4_state->lbm.allocated) {
180 unsigned long irqflags;
181
182 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
183 drm_mm_remove_node(&vc4_state->lbm);
184 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
185 }
186
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800187 kfree(vc4_state->dlist);
Daniel Vetter2f701692016-05-09 16:34:10 +0200188 __drm_atomic_helper_plane_destroy_state(&vc4_state->base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800189 kfree(state);
190}
191
192/* Called during init to allocate the plane's atomic state. */
kbuild test robot91276ae2015-10-22 11:12:26 +0800193static void vc4_plane_reset(struct drm_plane *plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800194{
195 struct vc4_plane_state *vc4_state;
196
197 WARN_ON(plane->state);
198
199 vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
200 if (!vc4_state)
201 return;
202
203 plane->state = &vc4_state->base;
Stefan Schake22445f02018-04-20 17:09:54 -0700204 plane->state->alpha = DRM_BLEND_ALPHA_OPAQUE;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800205 vc4_state->base.plane = plane;
206}
207
208static void vc4_dlist_write(struct vc4_plane_state *vc4_state, u32 val)
209{
210 if (vc4_state->dlist_count == vc4_state->dlist_size) {
211 u32 new_size = max(4u, vc4_state->dlist_count * 2);
Kees Cook6da2ec52018-06-12 13:55:00 -0700212 u32 *new_dlist = kmalloc_array(new_size, 4, GFP_KERNEL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800213
214 if (!new_dlist)
215 return;
216 memcpy(new_dlist, vc4_state->dlist, vc4_state->dlist_count * 4);
217
218 kfree(vc4_state->dlist);
219 vc4_state->dlist = new_dlist;
220 vc4_state->dlist_size = new_size;
221 }
222
223 vc4_state->dlist[vc4_state->dlist_count++] = val;
224}
225
Eric Anholt21af94c2015-10-20 16:06:57 +0100226/* Returns the scl0/scl1 field based on whether the dimensions need to
227 * be up/down/non-scaled.
228 *
229 * This is a replication of a table from the spec.
230 */
Eric Anholtfc040232015-12-30 12:25:44 -0800231static u32 vc4_get_scl_field(struct drm_plane_state *state, int plane)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800232{
233 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholt21af94c2015-10-20 16:06:57 +0100234
Eric Anholtfc040232015-12-30 12:25:44 -0800235 switch (vc4_state->x_scaling[plane] << 2 | vc4_state->y_scaling[plane]) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100236 case VC4_SCALING_PPF << 2 | VC4_SCALING_PPF:
237 return SCALER_CTL0_SCL_H_PPF_V_PPF;
238 case VC4_SCALING_TPZ << 2 | VC4_SCALING_PPF:
239 return SCALER_CTL0_SCL_H_TPZ_V_PPF;
240 case VC4_SCALING_PPF << 2 | VC4_SCALING_TPZ:
241 return SCALER_CTL0_SCL_H_PPF_V_TPZ;
242 case VC4_SCALING_TPZ << 2 | VC4_SCALING_TPZ:
243 return SCALER_CTL0_SCL_H_TPZ_V_TPZ;
244 case VC4_SCALING_PPF << 2 | VC4_SCALING_NONE:
245 return SCALER_CTL0_SCL_H_PPF_V_NONE;
246 case VC4_SCALING_NONE << 2 | VC4_SCALING_PPF:
247 return SCALER_CTL0_SCL_H_NONE_V_PPF;
248 case VC4_SCALING_NONE << 2 | VC4_SCALING_TPZ:
249 return SCALER_CTL0_SCL_H_NONE_V_TPZ;
250 case VC4_SCALING_TPZ << 2 | VC4_SCALING_NONE:
251 return SCALER_CTL0_SCL_H_TPZ_V_NONE;
252 default:
253 case VC4_SCALING_NONE << 2 | VC4_SCALING_NONE:
254 /* The unity case is independently handled by
255 * SCALER_CTL0_UNITY.
256 */
257 return 0;
258 }
259}
260
261static int vc4_plane_setup_clipping_and_scaling(struct drm_plane_state *state)
262{
263 struct drm_plane *plane = state->plane;
264 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800265 struct drm_framebuffer *fb = state->fb;
Eric Anholtfc040232015-12-30 12:25:44 -0800266 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100267 u32 subpixel_src_mask = (1 << 16) - 1;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200268 u32 format = fb->format->format;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +0200269 int num_planes = fb->format->num_planes;
Eric Anholtfc040232015-12-30 12:25:44 -0800270 u32 h_subsample = 1;
271 u32 v_subsample = 1;
272 int i;
Eric Anholt5c679992015-12-28 14:34:44 -0800273
Eric Anholtfc040232015-12-30 12:25:44 -0800274 for (i = 0; i < num_planes; i++)
275 vc4_state->offsets[i] = bo->paddr + fb->offsets[i];
Eric Anholt5c679992015-12-28 14:34:44 -0800276
Eric Anholt21af94c2015-10-20 16:06:57 +0100277 /* We don't support subpixel source positioning for scaling. */
278 if ((state->src_x & subpixel_src_mask) ||
279 (state->src_y & subpixel_src_mask) ||
280 (state->src_w & subpixel_src_mask) ||
281 (state->src_h & subpixel_src_mask)) {
Eric Anholtbf893ac2015-10-23 10:36:27 +0100282 return -EINVAL;
283 }
284
Eric Anholt21af94c2015-10-20 16:06:57 +0100285 vc4_state->src_x = state->src_x >> 16;
286 vc4_state->src_y = state->src_y >> 16;
Eric Anholtfc040232015-12-30 12:25:44 -0800287 vc4_state->src_w[0] = state->src_w >> 16;
288 vc4_state->src_h[0] = state->src_h >> 16;
Eric Anholtf863e352015-12-28 14:45:25 -0800289
290 vc4_state->crtc_x = state->crtc_x;
291 vc4_state->crtc_y = state->crtc_y;
292 vc4_state->crtc_w = state->crtc_w;
293 vc4_state->crtc_h = state->crtc_h;
294
Eric Anholtfc040232015-12-30 12:25:44 -0800295 vc4_state->x_scaling[0] = vc4_get_scaling_mode(vc4_state->src_w[0],
296 vc4_state->crtc_w);
297 vc4_state->y_scaling[0] = vc4_get_scaling_mode(vc4_state->src_h[0],
298 vc4_state->crtc_h);
299
300 if (num_planes > 1) {
301 vc4_state->is_yuv = true;
302
303 h_subsample = drm_format_horz_chroma_subsampling(format);
304 v_subsample = drm_format_vert_chroma_subsampling(format);
305 vc4_state->src_w[1] = vc4_state->src_w[0] / h_subsample;
306 vc4_state->src_h[1] = vc4_state->src_h[0] / v_subsample;
307
308 vc4_state->x_scaling[1] =
309 vc4_get_scaling_mode(vc4_state->src_w[1],
310 vc4_state->crtc_w);
311 vc4_state->y_scaling[1] =
312 vc4_get_scaling_mode(vc4_state->src_h[1],
313 vc4_state->crtc_h);
314
315 /* YUV conversion requires that scaling be enabled,
316 * even on a plane that's otherwise 1:1. Choose TPZ
317 * for simplicity.
318 */
319 if (vc4_state->x_scaling[0] == VC4_SCALING_NONE)
320 vc4_state->x_scaling[0] = VC4_SCALING_TPZ;
321 if (vc4_state->y_scaling[0] == VC4_SCALING_NONE)
322 vc4_state->y_scaling[0] = VC4_SCALING_TPZ;
323 }
324
325 vc4_state->is_unity = (vc4_state->x_scaling[0] == VC4_SCALING_NONE &&
326 vc4_state->y_scaling[0] == VC4_SCALING_NONE &&
327 vc4_state->x_scaling[1] == VC4_SCALING_NONE &&
328 vc4_state->y_scaling[1] == VC4_SCALING_NONE);
Eric Anholt21af94c2015-10-20 16:06:57 +0100329
330 /* No configuring scaling on the cursor plane, since it gets
331 non-vblank-synced updates, and scaling requires requires
332 LBM changes which have to be vblank-synced.
333 */
334 if (plane->type == DRM_PLANE_TYPE_CURSOR && !vc4_state->is_unity)
335 return -EINVAL;
336
337 /* Clamp the on-screen start x/y to 0. The hardware doesn't
338 * support negative y, and negative x wastes bandwidth.
339 */
Eric Anholt5c679992015-12-28 14:34:44 -0800340 if (vc4_state->crtc_x < 0) {
Eric Anholtfc040232015-12-30 12:25:44 -0800341 for (i = 0; i < num_planes; i++) {
Ville Syrjälä353c8592016-12-14 23:30:57 +0200342 u32 cpp = fb->format->cpp[i];
Eric Anholtfc040232015-12-30 12:25:44 -0800343 u32 subs = ((i == 0) ? 1 : h_subsample);
344
345 vc4_state->offsets[i] += (cpp *
346 (-vc4_state->crtc_x) / subs);
347 }
348 vc4_state->src_w[0] += vc4_state->crtc_x;
349 vc4_state->src_w[1] += vc4_state->crtc_x / h_subsample;
Eric Anholt5c679992015-12-28 14:34:44 -0800350 vc4_state->crtc_x = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800351 }
352
Eric Anholt5c679992015-12-28 14:34:44 -0800353 if (vc4_state->crtc_y < 0) {
Eric Anholtfc040232015-12-30 12:25:44 -0800354 for (i = 0; i < num_planes; i++) {
355 u32 subs = ((i == 0) ? 1 : v_subsample);
356
357 vc4_state->offsets[i] += (fb->pitches[i] *
358 (-vc4_state->crtc_y) / subs);
359 }
360 vc4_state->src_h[0] += vc4_state->crtc_y;
361 vc4_state->src_h[1] += vc4_state->crtc_y / v_subsample;
Eric Anholt5c679992015-12-28 14:34:44 -0800362 vc4_state->crtc_y = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800363 }
364
Eric Anholt5c679992015-12-28 14:34:44 -0800365 return 0;
366}
367
Eric Anholt21af94c2015-10-20 16:06:57 +0100368static void vc4_write_tpz(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
369{
370 u32 scale, recip;
371
372 scale = (1 << 16) * src / dst;
373
374 /* The specs note that while the reciprocal would be defined
375 * as (1<<32)/scale, ~0 is close enough.
376 */
377 recip = ~0 / scale;
378
379 vc4_dlist_write(vc4_state,
380 VC4_SET_FIELD(scale, SCALER_TPZ0_SCALE) |
381 VC4_SET_FIELD(0, SCALER_TPZ0_IPHASE));
382 vc4_dlist_write(vc4_state,
383 VC4_SET_FIELD(recip, SCALER_TPZ1_RECIP));
384}
385
386static void vc4_write_ppf(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
387{
388 u32 scale = (1 << 16) * src / dst;
389
390 vc4_dlist_write(vc4_state,
391 SCALER_PPF_AGC |
392 VC4_SET_FIELD(scale, SCALER_PPF_SCALE) |
393 VC4_SET_FIELD(0, SCALER_PPF_IPHASE));
394}
395
396static u32 vc4_lbm_size(struct drm_plane_state *state)
397{
398 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
399 /* This is the worst case number. One of the two sizes will
400 * be used depending on the scaling configuration.
401 */
Eric Anholtfc040232015-12-30 12:25:44 -0800402 u32 pix_per_line = max(vc4_state->src_w[0], (u32)vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100403 u32 lbm;
404
Eric Anholtfc040232015-12-30 12:25:44 -0800405 if (!vc4_state->is_yuv) {
406 if (vc4_state->is_unity)
407 return 0;
408 else if (vc4_state->y_scaling[0] == VC4_SCALING_TPZ)
409 lbm = pix_per_line * 8;
410 else {
411 /* In special cases, this multiplier might be 12. */
412 lbm = pix_per_line * 16;
413 }
414 } else {
415 /* There are cases for this going down to a multiplier
416 * of 2, but according to the firmware source, the
417 * table in the docs is somewhat wrong.
418 */
Eric Anholt21af94c2015-10-20 16:06:57 +0100419 lbm = pix_per_line * 16;
420 }
421
422 lbm = roundup(lbm, 32);
423
424 return lbm;
425}
426
Eric Anholtfc040232015-12-30 12:25:44 -0800427static void vc4_write_scaling_parameters(struct drm_plane_state *state,
428 int channel)
Eric Anholt21af94c2015-10-20 16:06:57 +0100429{
430 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
431
432 /* Ch0 H-PPF Word 0: Scaling Parameters */
Eric Anholtfc040232015-12-30 12:25:44 -0800433 if (vc4_state->x_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100434 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800435 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100436 }
437
438 /* Ch0 V-PPF Words 0-1: Scaling Parameters, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800439 if (vc4_state->y_scaling[channel] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100440 vc4_write_ppf(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800441 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100442 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
443 }
444
445 /* Ch0 H-TPZ Words 0-1: Scaling Parameters, Recip */
Eric Anholtfc040232015-12-30 12:25:44 -0800446 if (vc4_state->x_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100447 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800448 vc4_state->src_w[channel], vc4_state->crtc_w);
Eric Anholt21af94c2015-10-20 16:06:57 +0100449 }
450
451 /* Ch0 V-TPZ Words 0-2: Scaling Parameters, Recip, Context */
Eric Anholtfc040232015-12-30 12:25:44 -0800452 if (vc4_state->y_scaling[channel] == VC4_SCALING_TPZ) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100453 vc4_write_tpz(vc4_state,
Eric Anholtfc040232015-12-30 12:25:44 -0800454 vc4_state->src_h[channel], vc4_state->crtc_h);
Eric Anholt21af94c2015-10-20 16:06:57 +0100455 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
456 }
457}
Eric Anholt5c679992015-12-28 14:34:44 -0800458
459/* Writes out a full display list for an active plane to the plane's
460 * private dlist state.
461 */
462static int vc4_plane_mode_set(struct drm_plane *plane,
463 struct drm_plane_state *state)
464{
Eric Anholt21af94c2015-10-20 16:06:57 +0100465 struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
Eric Anholt5c679992015-12-28 14:34:44 -0800466 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
467 struct drm_framebuffer *fb = state->fb;
Eric Anholt5c679992015-12-28 14:34:44 -0800468 u32 ctl0_offset = vc4_state->dlist_count;
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200469 const struct hvs_format *format = vc4_get_hvs_format(fb->format->format);
Dave Stevensone065a8d2018-03-16 15:04:35 -0700470 u64 base_format_mod = fourcc_mod_broadcom_mod(fb->modifier);
Eric Anholtfc040232015-12-30 12:25:44 -0800471 int num_planes = drm_format_num_planes(format->drm);
Stefan Schake22445f02018-04-20 17:09:54 -0700472 bool mix_plane_alpha;
Stefan Schake3d67b682018-03-09 01:53:35 +0100473 bool covers_screen;
Eric Anholt98830d912017-06-07 17:13:35 -0700474 u32 scl0, scl1, pitch0;
475 u32 lbm_size, tiling;
Eric Anholt21af94c2015-10-20 16:06:57 +0100476 unsigned long irqflags;
Dave Stevensone065a8d2018-03-16 15:04:35 -0700477 u32 hvs_format = format->hvs;
Eric Anholtfc040232015-12-30 12:25:44 -0800478 int ret, i;
Eric Anholt5c679992015-12-28 14:34:44 -0800479
480 ret = vc4_plane_setup_clipping_and_scaling(state);
481 if (ret)
482 return ret;
483
Eric Anholt21af94c2015-10-20 16:06:57 +0100484 /* Allocate the LBM memory that the HVS will use for temporary
485 * storage due to our scaling/format conversion.
486 */
487 lbm_size = vc4_lbm_size(state);
488 if (lbm_size) {
489 if (!vc4_state->lbm.allocated) {
490 spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
Chris Wilson4e64e552017-02-02 21:04:38 +0000491 ret = drm_mm_insert_node_generic(&vc4->hvs->lbm_mm,
492 &vc4_state->lbm,
493 lbm_size, 32, 0, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100494 spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
495 } else {
496 WARN_ON_ONCE(lbm_size != vc4_state->lbm.size);
497 }
498 }
499
500 if (ret)
501 return ret;
502
Eric Anholtfc040232015-12-30 12:25:44 -0800503 /* SCL1 is used for Cb/Cr scaling of planar formats. For RGB
504 * and 4:4:4, scl1 should be set to scl0 so both channels of
505 * the scaler do the same thing. For YUV, the Y plane needs
506 * to be put in channel 1 and Cb/Cr in channel 0, so we swap
507 * the scl fields here.
508 */
509 if (num_planes == 1) {
Boris Brezillon9a0e9802018-05-07 14:13:03 +0200510 scl0 = vc4_get_scl_field(state, 0);
Eric Anholtfc040232015-12-30 12:25:44 -0800511 scl1 = scl0;
512 } else {
513 scl0 = vc4_get_scl_field(state, 1);
514 scl1 = vc4_get_scl_field(state, 0);
515 }
Eric Anholt21af94c2015-10-20 16:06:57 +0100516
Dave Stevensone065a8d2018-03-16 15:04:35 -0700517 switch (base_format_mod) {
Eric Anholt98830d912017-06-07 17:13:35 -0700518 case DRM_FORMAT_MOD_LINEAR:
519 tiling = SCALER_CTL0_TILING_LINEAR;
520 pitch0 = VC4_SET_FIELD(fb->pitches[0], SCALER_SRC_PITCH);
521 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700522
523 case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED: {
524 /* For T-tiled, the FB pitch is "how many bytes from
525 * one row to the next, such that pitch * tile_h ==
526 * tile_size * tiles_per_row."
527 */
528 u32 tile_size_shift = 12; /* T tiles are 4kb */
529 u32 tile_h_shift = 5; /* 16 and 32bpp are 32 pixels high */
530 u32 tiles_w = fb->pitches[0] >> (tile_size_shift - tile_h_shift);
531
Eric Anholt98830d912017-06-07 17:13:35 -0700532 tiling = SCALER_CTL0_TILING_256B_OR_T;
533
Eric Anholt652badb2017-09-27 12:32:09 -0700534 pitch0 = (VC4_SET_FIELD(0, SCALER_PITCH0_TILE_Y_OFFSET) |
535 VC4_SET_FIELD(0, SCALER_PITCH0_TILE_WIDTH_L) |
536 VC4_SET_FIELD(tiles_w, SCALER_PITCH0_TILE_WIDTH_R));
Eric Anholt98830d912017-06-07 17:13:35 -0700537 break;
Eric Anholt652badb2017-09-27 12:32:09 -0700538 }
539
Dave Stevensone065a8d2018-03-16 15:04:35 -0700540 case DRM_FORMAT_MOD_BROADCOM_SAND64:
541 case DRM_FORMAT_MOD_BROADCOM_SAND128:
542 case DRM_FORMAT_MOD_BROADCOM_SAND256: {
543 uint32_t param = fourcc_mod_broadcom_param(fb->modifier);
544
545 /* Column-based NV12 or RGBA.
546 */
547 if (fb->format->num_planes > 1) {
548 if (hvs_format != HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE) {
549 DRM_DEBUG_KMS("SAND format only valid for NV12/21");
550 return -EINVAL;
551 }
552 hvs_format = HVS_PIXEL_FORMAT_H264;
553 } else {
554 if (base_format_mod == DRM_FORMAT_MOD_BROADCOM_SAND256) {
555 DRM_DEBUG_KMS("SAND256 format only valid for H.264");
556 return -EINVAL;
557 }
558 }
559
560 switch (base_format_mod) {
561 case DRM_FORMAT_MOD_BROADCOM_SAND64:
562 tiling = SCALER_CTL0_TILING_64B;
563 break;
564 case DRM_FORMAT_MOD_BROADCOM_SAND128:
565 tiling = SCALER_CTL0_TILING_128B;
566 break;
567 case DRM_FORMAT_MOD_BROADCOM_SAND256:
568 tiling = SCALER_CTL0_TILING_256B_OR_T;
569 break;
570 default:
571 break;
572 }
573
574 if (param > SCALER_TILE_HEIGHT_MASK) {
575 DRM_DEBUG_KMS("SAND height too large (%d)\n", param);
576 return -EINVAL;
577 }
578
579 pitch0 = VC4_SET_FIELD(param, SCALER_TILE_HEIGHT);
580 break;
581 }
582
Eric Anholt98830d912017-06-07 17:13:35 -0700583 default:
584 DRM_DEBUG_KMS("Unsupported FB tiling flag 0x%16llx",
585 (long long)fb->modifier);
586 return -EINVAL;
587 }
588
Eric Anholt21af94c2015-10-20 16:06:57 +0100589 /* Control word */
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800590 vc4_dlist_write(vc4_state,
591 SCALER_CTL0_VALID |
Maxime Ripard3257ec72018-05-17 15:37:59 +0200592 VC4_SET_FIELD(SCALER_CTL0_RGBA_EXPAND_ROUND, SCALER_CTL0_RGBA_EXPAND) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800593 (format->pixel_order << SCALER_CTL0_ORDER_SHIFT) |
Dave Stevensone065a8d2018-03-16 15:04:35 -0700594 (hvs_format << SCALER_CTL0_PIXEL_FORMAT_SHIFT) |
Eric Anholt98830d912017-06-07 17:13:35 -0700595 VC4_SET_FIELD(tiling, SCALER_CTL0_TILING) |
Eric Anholt21af94c2015-10-20 16:06:57 +0100596 (vc4_state->is_unity ? SCALER_CTL0_UNITY : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800597 VC4_SET_FIELD(scl0, SCALER_CTL0_SCL0) |
598 VC4_SET_FIELD(scl1, SCALER_CTL0_SCL1));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800599
600 /* Position Word 0: Image Positions and Alpha Value */
Eric Anholt6674a902015-12-30 11:50:22 -0800601 vc4_state->pos0_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800602 vc4_dlist_write(vc4_state,
Stefan Schake22445f02018-04-20 17:09:54 -0700603 VC4_SET_FIELD(state->alpha >> 8, SCALER_POS0_FIXED_ALPHA) |
Eric Anholt5c679992015-12-28 14:34:44 -0800604 VC4_SET_FIELD(vc4_state->crtc_x, SCALER_POS0_START_X) |
605 VC4_SET_FIELD(vc4_state->crtc_y, SCALER_POS0_START_Y));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800606
Eric Anholt21af94c2015-10-20 16:06:57 +0100607 /* Position Word 1: Scaled Image Dimensions. */
608 if (!vc4_state->is_unity) {
609 vc4_dlist_write(vc4_state,
610 VC4_SET_FIELD(vc4_state->crtc_w,
611 SCALER_POS1_SCL_WIDTH) |
612 VC4_SET_FIELD(vc4_state->crtc_h,
613 SCALER_POS1_SCL_HEIGHT));
614 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800615
Stefan Schake22445f02018-04-20 17:09:54 -0700616 /* Don't waste cycles mixing with plane alpha if the set alpha
617 * is opaque or there is no per-pixel alpha information.
618 * In any case we use the alpha property value as the fixed alpha.
619 */
620 mix_plane_alpha = state->alpha != DRM_BLEND_ALPHA_OPAQUE &&
621 fb->format->has_alpha;
622
Stefan Schake05202c22018-03-09 01:53:34 +0100623 /* Position Word 2: Source Image Size, Alpha */
Eric Anholt6674a902015-12-30 11:50:22 -0800624 vc4_state->pos2_offset = vc4_state->dlist_count;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800625 vc4_dlist_write(vc4_state,
Maxime Ripard124e5da2017-12-22 15:31:27 +0100626 VC4_SET_FIELD(fb->format->has_alpha ?
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800627 SCALER_POS2_ALPHA_MODE_PIPELINE :
628 SCALER_POS2_ALPHA_MODE_FIXED,
629 SCALER_POS2_ALPHA_MODE) |
Stefan Schake22445f02018-04-20 17:09:54 -0700630 (mix_plane_alpha ? SCALER_POS2_ALPHA_MIX : 0) |
Stefan Schake05202c22018-03-09 01:53:34 +0100631 (fb->format->has_alpha ? SCALER_POS2_ALPHA_PREMULT : 0) |
Eric Anholtfc040232015-12-30 12:25:44 -0800632 VC4_SET_FIELD(vc4_state->src_w[0], SCALER_POS2_WIDTH) |
633 VC4_SET_FIELD(vc4_state->src_h[0], SCALER_POS2_HEIGHT));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800634
635 /* Position Word 3: Context. Written by the HVS. */
636 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
637
Eric Anholtfc040232015-12-30 12:25:44 -0800638
639 /* Pointer Word 0/1/2: RGB / Y / Cb / Cr Pointers
640 *
641 * The pointers may be any byte address.
642 */
Eric Anholt6674a902015-12-30 11:50:22 -0800643 vc4_state->ptr0_offset = vc4_state->dlist_count;
Dave Stevenson090cb0c2017-11-16 14:22:30 +0000644 for (i = 0; i < num_planes; i++)
645 vc4_dlist_write(vc4_state, vc4_state->offsets[i]);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800646
Eric Anholtfc040232015-12-30 12:25:44 -0800647 /* Pointer Context Word 0/1/2: Written by the HVS */
648 for (i = 0; i < num_planes; i++)
649 vc4_dlist_write(vc4_state, 0xc0c0c0c0);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800650
Eric Anholt98830d912017-06-07 17:13:35 -0700651 /* Pitch word 0 */
652 vc4_dlist_write(vc4_state, pitch0);
653
654 /* Pitch word 1/2 */
655 for (i = 1; i < num_planes; i++) {
Dave Stevensone065a8d2018-03-16 15:04:35 -0700656 if (hvs_format != HVS_PIXEL_FORMAT_H264) {
657 vc4_dlist_write(vc4_state,
658 VC4_SET_FIELD(fb->pitches[i],
659 SCALER_SRC_PITCH));
660 } else {
661 vc4_dlist_write(vc4_state, pitch0);
662 }
Eric Anholtfc040232015-12-30 12:25:44 -0800663 }
664
665 /* Colorspace conversion words */
666 if (vc4_state->is_yuv) {
667 vc4_dlist_write(vc4_state, SCALER_CSC0_ITR_R_601_5);
668 vc4_dlist_write(vc4_state, SCALER_CSC1_ITR_R_601_5);
669 vc4_dlist_write(vc4_state, SCALER_CSC2_ITR_R_601_5);
670 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800671
Eric Anholt21af94c2015-10-20 16:06:57 +0100672 if (!vc4_state->is_unity) {
673 /* LBM Base Address. */
Eric Anholtfc040232015-12-30 12:25:44 -0800674 if (vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
675 vc4_state->y_scaling[1] != VC4_SCALING_NONE) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100676 vc4_dlist_write(vc4_state, vc4_state->lbm.start);
Eric Anholtfc040232015-12-30 12:25:44 -0800677 }
Eric Anholt21af94c2015-10-20 16:06:57 +0100678
Eric Anholtfc040232015-12-30 12:25:44 -0800679 if (num_planes > 1) {
680 /* Emit Cb/Cr as channel 0 and Y as channel
681 * 1. This matches how we set up scl0/scl1
682 * above.
683 */
684 vc4_write_scaling_parameters(state, 1);
685 }
686 vc4_write_scaling_parameters(state, 0);
Eric Anholt21af94c2015-10-20 16:06:57 +0100687
688 /* If any PPF setup was done, then all the kernel
689 * pointers get uploaded.
690 */
Eric Anholtfc040232015-12-30 12:25:44 -0800691 if (vc4_state->x_scaling[0] == VC4_SCALING_PPF ||
692 vc4_state->y_scaling[0] == VC4_SCALING_PPF ||
693 vc4_state->x_scaling[1] == VC4_SCALING_PPF ||
694 vc4_state->y_scaling[1] == VC4_SCALING_PPF) {
Eric Anholt21af94c2015-10-20 16:06:57 +0100695 u32 kernel = VC4_SET_FIELD(vc4->hvs->mitchell_netravali_filter.start,
696 SCALER_PPF_KERNEL_OFFSET);
697
698 /* HPPF plane 0 */
699 vc4_dlist_write(vc4_state, kernel);
700 /* VPPF plane 0 */
701 vc4_dlist_write(vc4_state, kernel);
702 /* HPPF plane 1 */
703 vc4_dlist_write(vc4_state, kernel);
704 /* VPPF plane 1 */
705 vc4_dlist_write(vc4_state, kernel);
706 }
707 }
708
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800709 vc4_state->dlist[ctl0_offset] |=
710 VC4_SET_FIELD(vc4_state->dlist_count, SCALER_CTL0_SIZE);
711
Stefan Schake3d67b682018-03-09 01:53:35 +0100712 /* crtc_* are already clipped coordinates. */
713 covers_screen = vc4_state->crtc_x == 0 && vc4_state->crtc_y == 0 &&
714 vc4_state->crtc_w == state->crtc->mode.hdisplay &&
715 vc4_state->crtc_h == state->crtc->mode.vdisplay;
716 /* Background fill might be necessary when the plane has per-pixel
Stefan Schake22445f02018-04-20 17:09:54 -0700717 * alpha content or a non-opaque plane alpha and could blend from the
718 * background or does not cover the entire screen.
Stefan Schake3d67b682018-03-09 01:53:35 +0100719 */
Stefan Schake22445f02018-04-20 17:09:54 -0700720 vc4_state->needs_bg_fill = fb->format->has_alpha || !covers_screen ||
721 state->alpha != DRM_BLEND_ALPHA_OPAQUE;
Stefan Schake3d67b682018-03-09 01:53:35 +0100722
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800723 return 0;
724}
725
726/* If a modeset involves changing the setup of a plane, the atomic
727 * infrastructure will call this to validate a proposed plane setup.
728 * However, if a plane isn't getting updated, this (and the
729 * corresponding vc4_plane_atomic_update) won't get called. Thus, we
730 * compute the dlist here and have all active plane dlists get updated
731 * in the CRTC's flush.
732 */
733static int vc4_plane_atomic_check(struct drm_plane *plane,
734 struct drm_plane_state *state)
735{
736 struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
737
738 vc4_state->dlist_count = 0;
739
740 if (plane_enabled(state))
741 return vc4_plane_mode_set(plane, state);
742 else
743 return 0;
744}
745
746static void vc4_plane_atomic_update(struct drm_plane *plane,
747 struct drm_plane_state *old_state)
748{
749 /* No contents here. Since we don't know where in the CRTC's
750 * dlist we should be stored, our dlist is uploaded to the
751 * hardware with vc4_plane_write_dlist() at CRTC atomic_flush
752 * time.
753 */
754}
755
756u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist)
757{
758 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
759 int i;
760
Eric Anholtb501bac2015-11-30 12:34:01 -0800761 vc4_state->hw_dlist = dlist;
762
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800763 /* Can't memcpy_toio() because it needs to be 32-bit writes. */
764 for (i = 0; i < vc4_state->dlist_count; i++)
765 writel(vc4_state->dlist[i], &dlist[i]);
766
767 return vc4_state->dlist_count;
768}
769
Daniel Vetter2f196b72016-06-02 16:21:44 +0200770u32 vc4_plane_dlist_size(const struct drm_plane_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800771{
Daniel Vetter2f196b72016-06-02 16:21:44 +0200772 const struct vc4_plane_state *vc4_state =
773 container_of(state, typeof(*vc4_state), base);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800774
775 return vc4_state->dlist_count;
776}
777
Eric Anholtb501bac2015-11-30 12:34:01 -0800778/* Updates the plane to immediately (well, once the FIFO needs
779 * refilling) scan out from at a new framebuffer.
780 */
781void vc4_plane_async_set_fb(struct drm_plane *plane, struct drm_framebuffer *fb)
782{
783 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
784 struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
785 uint32_t addr;
786
787 /* We're skipping the address adjustment for negative origin,
788 * because this is only called on the primary plane.
789 */
790 WARN_ON_ONCE(plane->state->crtc_x < 0 || plane->state->crtc_y < 0);
791 addr = bo->paddr + fb->offsets[0];
792
793 /* Write the new address into the hardware immediately. The
794 * scanout will start from this address as soon as the FIFO
795 * needs to refill with pixels.
796 */
Eric Anholt6674a902015-12-30 11:50:22 -0800797 writel(addr, &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
Eric Anholtb501bac2015-11-30 12:34:01 -0800798
799 /* Also update the CPU-side dlist copy, so that any later
800 * atomic updates that don't do a new modeset on our plane
801 * also use our updated address.
802 */
Eric Anholt6674a902015-12-30 11:50:22 -0800803 vc4_state->dlist[vc4_state->ptr0_offset] = addr;
Eric Anholtb501bac2015-11-30 12:34:01 -0800804}
805
Gustavo Padovan539c3202018-03-30 10:54:45 +0200806static void vc4_plane_atomic_async_update(struct drm_plane *plane,
807 struct drm_plane_state *state)
808{
809 struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
810
811 if (plane->state->fb != state->fb) {
812 vc4_plane_async_set_fb(plane, state->fb);
813 drm_atomic_set_fb_for_plane(plane->state, state->fb);
814 }
815
816 /* Set the cursor's position on the screen. This is the
817 * expected change from the drm_mode_cursor_universal()
818 * helper.
819 */
820 plane->state->crtc_x = state->crtc_x;
821 plane->state->crtc_y = state->crtc_y;
822
823 /* Allow changing the start position within the cursor BO, if
824 * that matters.
825 */
826 plane->state->src_x = state->src_x;
827 plane->state->src_y = state->src_y;
828
829 /* Update the display list based on the new crtc_x/y. */
830 vc4_plane_atomic_check(plane, plane->state);
831
832 /* Note that we can't just call vc4_plane_write_dlist()
833 * because that would smash the context data that the HVS is
834 * currently using.
835 */
836 writel(vc4_state->dlist[vc4_state->pos0_offset],
837 &vc4_state->hw_dlist[vc4_state->pos0_offset]);
838 writel(vc4_state->dlist[vc4_state->pos2_offset],
839 &vc4_state->hw_dlist[vc4_state->pos2_offset]);
840 writel(vc4_state->dlist[vc4_state->ptr0_offset],
841 &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
842}
843
844static int vc4_plane_atomic_async_check(struct drm_plane *plane,
845 struct drm_plane_state *state)
846{
847 /* No configuring new scaling in the fast path. */
848 if (plane->state->crtc_w != state->crtc_w ||
849 plane->state->crtc_h != state->crtc_h ||
850 plane->state->src_w != state->src_w ||
851 plane->state->src_h != state->src_h)
852 return -EINVAL;
853
854 return 0;
855}
856
Eric Anholt334dbd62017-06-21 11:49:59 -0700857static int vc4_prepare_fb(struct drm_plane *plane,
858 struct drm_plane_state *state)
859{
860 struct vc4_bo *bo;
861 struct dma_fence *fence;
Boris Brezillonb9f19252017-10-19 14:57:48 +0200862 int ret;
Eric Anholt334dbd62017-06-21 11:49:59 -0700863
Daniel Vetter2227a7a2018-04-05 17:44:48 +0200864 if (!state->fb)
Eric Anholt334dbd62017-06-21 11:49:59 -0700865 return 0;
866
867 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
Boris Brezillonb9f19252017-10-19 14:57:48 +0200868
Daniel Vetter2227a7a2018-04-05 17:44:48 +0200869 fence = reservation_object_get_excl_rcu(bo->resv);
870 drm_atomic_set_fence_for_plane(state, fence);
871
872 if (plane->state->fb == state->fb)
873 return 0;
874
Boris Brezillonb9f19252017-10-19 14:57:48 +0200875 ret = vc4_bo_inc_usecnt(bo);
876 if (ret)
877 return ret;
878
Eric Anholt334dbd62017-06-21 11:49:59 -0700879 return 0;
880}
881
Boris Brezillonb9f19252017-10-19 14:57:48 +0200882static void vc4_cleanup_fb(struct drm_plane *plane,
883 struct drm_plane_state *state)
884{
885 struct vc4_bo *bo;
886
887 if (plane->state->fb == state->fb || !state->fb)
888 return;
889
890 bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
891 vc4_bo_dec_usecnt(bo);
892}
893
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800894static const struct drm_plane_helper_funcs vc4_plane_helper_funcs = {
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800895 .atomic_check = vc4_plane_atomic_check,
896 .atomic_update = vc4_plane_atomic_update,
Eric Anholt334dbd62017-06-21 11:49:59 -0700897 .prepare_fb = vc4_prepare_fb,
Boris Brezillonb9f19252017-10-19 14:57:48 +0200898 .cleanup_fb = vc4_cleanup_fb,
Gustavo Padovan539c3202018-03-30 10:54:45 +0200899 .atomic_async_check = vc4_plane_atomic_async_check,
900 .atomic_async_update = vc4_plane_atomic_async_update,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800901};
902
903static void vc4_plane_destroy(struct drm_plane *plane)
904{
Russell King070473b2018-07-02 17:21:23 +0100905 drm_plane_helper_disable(plane, NULL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800906 drm_plane_cleanup(plane);
907}
908
Daniel Stone423ad7b2017-08-08 17:44:48 +0100909static bool vc4_format_mod_supported(struct drm_plane *plane,
910 uint32_t format,
911 uint64_t modifier)
912{
913 /* Support T_TILING for RGB formats only. */
914 switch (format) {
915 case DRM_FORMAT_XRGB8888:
916 case DRM_FORMAT_ARGB8888:
917 case DRM_FORMAT_ABGR8888:
918 case DRM_FORMAT_XBGR8888:
919 case DRM_FORMAT_RGB565:
920 case DRM_FORMAT_BGR565:
921 case DRM_FORMAT_ARGB1555:
922 case DRM_FORMAT_XRGB1555:
Dave Stevensone065a8d2018-03-16 15:04:35 -0700923 switch (fourcc_mod_broadcom_mod(modifier)) {
924 case DRM_FORMAT_MOD_LINEAR:
925 case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED:
926 case DRM_FORMAT_MOD_BROADCOM_SAND64:
927 case DRM_FORMAT_MOD_BROADCOM_SAND128:
928 return true;
929 default:
930 return false;
931 }
932 case DRM_FORMAT_NV12:
933 case DRM_FORMAT_NV21:
934 switch (fourcc_mod_broadcom_mod(modifier)) {
935 case DRM_FORMAT_MOD_LINEAR:
936 case DRM_FORMAT_MOD_BROADCOM_SAND64:
937 case DRM_FORMAT_MOD_BROADCOM_SAND128:
938 case DRM_FORMAT_MOD_BROADCOM_SAND256:
939 return true;
940 default:
941 return false;
942 }
Daniel Stone423ad7b2017-08-08 17:44:48 +0100943 case DRM_FORMAT_YUV422:
944 case DRM_FORMAT_YVU422:
945 case DRM_FORMAT_YUV420:
946 case DRM_FORMAT_YVU420:
Daniel Stone423ad7b2017-08-08 17:44:48 +0100947 case DRM_FORMAT_NV16:
Eric Anholt1e871d62018-03-16 15:04:34 -0700948 case DRM_FORMAT_NV61:
Daniel Stone423ad7b2017-08-08 17:44:48 +0100949 default:
950 return (modifier == DRM_FORMAT_MOD_LINEAR);
951 }
952}
953
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800954static const struct drm_plane_funcs vc4_plane_funcs = {
Gustavo Padovan539c3202018-03-30 10:54:45 +0200955 .update_plane = drm_atomic_helper_update_plane,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800956 .disable_plane = drm_atomic_helper_disable_plane,
957 .destroy = vc4_plane_destroy,
958 .set_property = NULL,
959 .reset = vc4_plane_reset,
960 .atomic_duplicate_state = vc4_plane_duplicate_state,
961 .atomic_destroy_state = vc4_plane_destroy_state,
Daniel Stone423ad7b2017-08-08 17:44:48 +0100962 .format_mod_supported = vc4_format_mod_supported,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800963};
964
965struct drm_plane *vc4_plane_init(struct drm_device *dev,
966 enum drm_plane_type type)
967{
968 struct drm_plane *plane = NULL;
969 struct vc4_plane *vc4_plane;
970 u32 formats[ARRAY_SIZE(hvs_formats)];
Eric Anholtfc040232015-12-30 12:25:44 -0800971 u32 num_formats = 0;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800972 int ret = 0;
973 unsigned i;
Daniel Stone423ad7b2017-08-08 17:44:48 +0100974 static const uint64_t modifiers[] = {
975 DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED,
Dave Stevensone065a8d2018-03-16 15:04:35 -0700976 DRM_FORMAT_MOD_BROADCOM_SAND128,
977 DRM_FORMAT_MOD_BROADCOM_SAND64,
978 DRM_FORMAT_MOD_BROADCOM_SAND256,
Daniel Stone423ad7b2017-08-08 17:44:48 +0100979 DRM_FORMAT_MOD_LINEAR,
980 DRM_FORMAT_MOD_INVALID
981 };
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800982
983 vc4_plane = devm_kzalloc(dev->dev, sizeof(*vc4_plane),
984 GFP_KERNEL);
Colin Ian King7b347342017-03-16 18:54:18 +0000985 if (!vc4_plane)
986 return ERR_PTR(-ENOMEM);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800987
Eric Anholtfc040232015-12-30 12:25:44 -0800988 for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
989 /* Don't allow YUV in cursor planes, since that means
990 * tuning on the scaler, which we don't allow for the
991 * cursor.
992 */
993 if (type != DRM_PLANE_TYPE_CURSOR ||
994 hvs_formats[i].hvs < HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE) {
995 formats[num_formats++] = hvs_formats[i].drm;
996 }
997 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800998 plane = &vc4_plane->base;
Andrzej Pietrasiewicz49d29a02017-02-01 10:35:08 +0100999 ret = drm_universal_plane_init(dev, plane, 0,
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001000 &vc4_plane_funcs,
Eric Anholtfc040232015-12-30 12:25:44 -08001001 formats, num_formats,
Daniel Stone423ad7b2017-08-08 17:44:48 +01001002 modifiers, type, NULL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001003
1004 drm_plane_helper_add(plane, &vc4_plane_helper_funcs);
1005
Stefan Schake22445f02018-04-20 17:09:54 -07001006 drm_plane_create_alpha_property(plane);
1007
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001008 return plane;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001009}